pwm-tiehrpwm.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580
  1. // SPDX-License-Identifier: GPL-2.0-or-later
  2. /*
  3. * EHRPWM PWM driver
  4. *
  5. * Copyright (C) 2012 Texas Instruments, Inc. - https://www.ti.com/
  6. */
  7. #include <linux/module.h>
  8. #include <linux/platform_device.h>
  9. #include <linux/pwm.h>
  10. #include <linux/io.h>
  11. #include <linux/err.h>
  12. #include <linux/clk.h>
  13. #include <linux/pm_runtime.h>
  14. #include <linux/of.h>
  15. /* EHRPWM registers and bits definitions */
  16. /* Time base module registers */
  17. #define TBCTL 0x00
  18. #define TBPRD 0x0A
  19. #define TBCTL_PRDLD_MASK BIT(3)
  20. #define TBCTL_PRDLD_SHDW 0
  21. #define TBCTL_PRDLD_IMDT BIT(3)
  22. #define TBCTL_CLKDIV_MASK (BIT(12) | BIT(11) | BIT(10) | BIT(9) | \
  23. BIT(8) | BIT(7))
  24. #define TBCTL_CTRMODE_MASK (BIT(1) | BIT(0))
  25. #define TBCTL_CTRMODE_UP 0
  26. #define TBCTL_CTRMODE_DOWN BIT(0)
  27. #define TBCTL_CTRMODE_UPDOWN BIT(1)
  28. #define TBCTL_CTRMODE_FREEZE (BIT(1) | BIT(0))
  29. #define TBCTL_HSPCLKDIV_SHIFT 7
  30. #define TBCTL_CLKDIV_SHIFT 10
  31. #define CLKDIV_MAX 7
  32. #define HSPCLKDIV_MAX 7
  33. #define PERIOD_MAX 0x10000
  34. /* compare module registers */
  35. #define CMPA 0x12
  36. #define CMPB 0x14
  37. /* Action qualifier module registers */
  38. #define AQCTLA 0x16
  39. #define AQCTLB 0x18
  40. #define AQSFRC 0x1A
  41. #define AQCSFRC 0x1C
  42. #define AQCTL_CBU_MASK (BIT(9) | BIT(8))
  43. #define AQCTL_CBU_FRCLOW BIT(8)
  44. #define AQCTL_CBU_FRCHIGH BIT(9)
  45. #define AQCTL_CBU_FRCTOGGLE (BIT(9) | BIT(8))
  46. #define AQCTL_CAU_MASK (BIT(5) | BIT(4))
  47. #define AQCTL_CAU_FRCLOW BIT(4)
  48. #define AQCTL_CAU_FRCHIGH BIT(5)
  49. #define AQCTL_CAU_FRCTOGGLE (BIT(5) | BIT(4))
  50. #define AQCTL_PRD_MASK (BIT(3) | BIT(2))
  51. #define AQCTL_PRD_FRCLOW BIT(2)
  52. #define AQCTL_PRD_FRCHIGH BIT(3)
  53. #define AQCTL_PRD_FRCTOGGLE (BIT(3) | BIT(2))
  54. #define AQCTL_ZRO_MASK (BIT(1) | BIT(0))
  55. #define AQCTL_ZRO_FRCLOW BIT(0)
  56. #define AQCTL_ZRO_FRCHIGH BIT(1)
  57. #define AQCTL_ZRO_FRCTOGGLE (BIT(1) | BIT(0))
  58. #define AQCTL_CHANA_POLNORMAL (AQCTL_CAU_FRCLOW | AQCTL_ZRO_FRCHIGH)
  59. #define AQCTL_CHANA_POLINVERSED (AQCTL_CAU_FRCHIGH | AQCTL_ZRO_FRCLOW)
  60. #define AQCTL_CHANB_POLNORMAL (AQCTL_CBU_FRCLOW | AQCTL_ZRO_FRCHIGH)
  61. #define AQCTL_CHANB_POLINVERSED (AQCTL_CBU_FRCHIGH | AQCTL_ZRO_FRCLOW)
  62. #define AQSFRC_RLDCSF_MASK (BIT(7) | BIT(6))
  63. #define AQSFRC_RLDCSF_ZRO 0
  64. #define AQSFRC_RLDCSF_PRD BIT(6)
  65. #define AQSFRC_RLDCSF_ZROPRD BIT(7)
  66. #define AQSFRC_RLDCSF_IMDT (BIT(7) | BIT(6))
  67. #define AQCSFRC_CSFB_MASK (BIT(3) | BIT(2))
  68. #define AQCSFRC_CSFB_FRCDIS 0
  69. #define AQCSFRC_CSFB_FRCLOW BIT(2)
  70. #define AQCSFRC_CSFB_FRCHIGH BIT(3)
  71. #define AQCSFRC_CSFB_DISSWFRC (BIT(3) | BIT(2))
  72. #define AQCSFRC_CSFA_MASK (BIT(1) | BIT(0))
  73. #define AQCSFRC_CSFA_FRCDIS 0
  74. #define AQCSFRC_CSFA_FRCLOW BIT(0)
  75. #define AQCSFRC_CSFA_FRCHIGH BIT(1)
  76. #define AQCSFRC_CSFA_DISSWFRC (BIT(1) | BIT(0))
  77. #define NUM_PWM_CHANNEL 2 /* EHRPWM channels */
  78. struct ehrpwm_context {
  79. u16 tbctl;
  80. u16 tbprd;
  81. u16 cmpa;
  82. u16 cmpb;
  83. u16 aqctla;
  84. u16 aqctlb;
  85. u16 aqsfrc;
  86. u16 aqcsfrc;
  87. };
  88. struct ehrpwm_pwm_chip {
  89. unsigned long clk_rate;
  90. void __iomem *mmio_base;
  91. unsigned long period_cycles[NUM_PWM_CHANNEL];
  92. struct clk *tbclk;
  93. struct ehrpwm_context ctx;
  94. };
  95. static inline struct ehrpwm_pwm_chip *to_ehrpwm_pwm_chip(struct pwm_chip *chip)
  96. {
  97. return pwmchip_get_drvdata(chip);
  98. }
  99. static inline u16 ehrpwm_read(void __iomem *base, unsigned int offset)
  100. {
  101. return readw(base + offset);
  102. }
  103. static inline void ehrpwm_write(void __iomem *base, unsigned int offset,
  104. u16 value)
  105. {
  106. writew(value, base + offset);
  107. }
  108. static void ehrpwm_modify(void __iomem *base, unsigned int offset, u16 mask,
  109. u16 value)
  110. {
  111. unsigned short val;
  112. val = readw(base + offset);
  113. val &= ~mask;
  114. val |= value & mask;
  115. writew(val, base + offset);
  116. }
  117. /**
  118. * set_prescale_div - Set up the prescaler divider function
  119. * @rqst_prescaler: prescaler value min
  120. * @prescale_div: prescaler value set
  121. * @tb_clk_div: Time Base Control prescaler bits
  122. */
  123. static int set_prescale_div(unsigned long rqst_prescaler, u16 *prescale_div,
  124. u16 *tb_clk_div)
  125. {
  126. unsigned int clkdiv, hspclkdiv;
  127. for (clkdiv = 0; clkdiv <= CLKDIV_MAX; clkdiv++) {
  128. for (hspclkdiv = 0; hspclkdiv <= HSPCLKDIV_MAX; hspclkdiv++) {
  129. /*
  130. * calculations for prescaler value :
  131. * prescale_div = HSPCLKDIVIDER * CLKDIVIDER.
  132. * HSPCLKDIVIDER = 2 ** hspclkdiv
  133. * CLKDIVIDER = (1), if clkdiv == 0 *OR*
  134. * (2 * clkdiv), if clkdiv != 0
  135. *
  136. * Configure prescale_div value such that period
  137. * register value is less than 65535.
  138. */
  139. *prescale_div = (1 << clkdiv) *
  140. (hspclkdiv ? (hspclkdiv * 2) : 1);
  141. if (*prescale_div >= rqst_prescaler) {
  142. *tb_clk_div = (clkdiv << TBCTL_CLKDIV_SHIFT) |
  143. (hspclkdiv << TBCTL_HSPCLKDIV_SHIFT);
  144. return 0;
  145. }
  146. }
  147. }
  148. return 1;
  149. }
  150. /*
  151. * period_ns = 10^9 * (ps_divval * period_cycles) / PWM_CLK_RATE
  152. * duty_ns = 10^9 * (ps_divval * duty_cycles) / PWM_CLK_RATE
  153. */
  154. static int ehrpwm_pwm_config(struct pwm_chip *chip, struct pwm_device *pwm,
  155. u64 duty_ns, u64 period_ns, enum pwm_polarity polarity)
  156. {
  157. struct ehrpwm_pwm_chip *pc = to_ehrpwm_pwm_chip(chip);
  158. u32 period_cycles, duty_cycles;
  159. u16 ps_divval, tb_divval;
  160. unsigned int i, cmp_reg;
  161. unsigned long long c;
  162. u16 aqctl_val, aqctl_mask;
  163. unsigned int aqctl_reg;
  164. if (period_ns > NSEC_PER_SEC)
  165. return -ERANGE;
  166. c = pc->clk_rate;
  167. c = c * period_ns;
  168. do_div(c, NSEC_PER_SEC);
  169. period_cycles = (unsigned long)c;
  170. c = pc->clk_rate;
  171. c = c * duty_ns;
  172. do_div(c, NSEC_PER_SEC);
  173. duty_cycles = (unsigned long)c;
  174. /*
  175. * Period values should be same for multiple PWM channels as IP uses
  176. * same period register for multiple channels.
  177. */
  178. for (i = 0; i < NUM_PWM_CHANNEL; i++) {
  179. if (pc->period_cycles[i] &&
  180. (pc->period_cycles[i] != period_cycles)) {
  181. /*
  182. * Allow channel to reconfigure period if no other
  183. * channels being configured.
  184. */
  185. if (i == pwm->hwpwm)
  186. continue;
  187. dev_err(pwmchip_parent(chip),
  188. "period value conflicts with channel %u\n",
  189. i);
  190. return -EINVAL;
  191. }
  192. }
  193. pc->period_cycles[pwm->hwpwm] = period_cycles;
  194. /* Configure clock prescaler to support Low frequency PWM wave */
  195. if (set_prescale_div(DIV_ROUND_UP(period_cycles, PERIOD_MAX), &ps_divval,
  196. &tb_divval)) {
  197. dev_err(pwmchip_parent(chip), "Unsupported values\n");
  198. return -EINVAL;
  199. }
  200. /* Update period & duty cycle with presacler division */
  201. period_cycles = period_cycles / ps_divval;
  202. duty_cycles = duty_cycles / ps_divval;
  203. if (period_cycles < 1)
  204. period_cycles = 1;
  205. pm_runtime_get_sync(pwmchip_parent(chip));
  206. /* Update clock prescaler values */
  207. ehrpwm_modify(pc->mmio_base, TBCTL, TBCTL_CLKDIV_MASK, tb_divval);
  208. if (pwm->hwpwm == 1) {
  209. /* Channel 1 configured with compare B register */
  210. cmp_reg = CMPB;
  211. aqctl_reg = AQCTLB;
  212. aqctl_mask = AQCTL_CBU_MASK;
  213. if (polarity == PWM_POLARITY_INVERSED)
  214. aqctl_val = AQCTL_CHANB_POLINVERSED;
  215. else
  216. aqctl_val = AQCTL_CHANB_POLNORMAL;
  217. /* if duty_cycle is big, don't toggle on CBU */
  218. if (duty_cycles > period_cycles)
  219. aqctl_val &= ~AQCTL_CBU_MASK;
  220. } else {
  221. /* Channel 0 configured with compare A register */
  222. cmp_reg = CMPA;
  223. aqctl_reg = AQCTLA;
  224. aqctl_mask = AQCTL_CAU_MASK;
  225. if (polarity == PWM_POLARITY_INVERSED)
  226. aqctl_val = AQCTL_CHANA_POLINVERSED;
  227. else
  228. aqctl_val = AQCTL_CHANA_POLNORMAL;
  229. /* if duty_cycle is big, don't toggle on CAU */
  230. if (duty_cycles > period_cycles)
  231. aqctl_val &= ~AQCTL_CAU_MASK;
  232. }
  233. aqctl_mask |= AQCTL_PRD_MASK | AQCTL_ZRO_MASK;
  234. ehrpwm_modify(pc->mmio_base, aqctl_reg, aqctl_mask, aqctl_val);
  235. /* Configure shadow loading on Period register */
  236. ehrpwm_modify(pc->mmio_base, TBCTL, TBCTL_PRDLD_MASK, TBCTL_PRDLD_SHDW);
  237. ehrpwm_write(pc->mmio_base, TBPRD, period_cycles - 1);
  238. /* Configure ehrpwm counter for up-count mode */
  239. ehrpwm_modify(pc->mmio_base, TBCTL, TBCTL_CTRMODE_MASK,
  240. TBCTL_CTRMODE_UP);
  241. if (!(duty_cycles > period_cycles))
  242. ehrpwm_write(pc->mmio_base, cmp_reg, duty_cycles);
  243. pm_runtime_put_sync(pwmchip_parent(chip));
  244. return 0;
  245. }
  246. static int ehrpwm_pwm_enable(struct pwm_chip *chip, struct pwm_device *pwm)
  247. {
  248. struct ehrpwm_pwm_chip *pc = to_ehrpwm_pwm_chip(chip);
  249. u16 aqcsfrc_val, aqcsfrc_mask;
  250. int ret;
  251. /* Leave clock enabled on enabling PWM */
  252. pm_runtime_get_sync(pwmchip_parent(chip));
  253. /* Disabling Action Qualifier on PWM output */
  254. if (pwm->hwpwm) {
  255. aqcsfrc_val = AQCSFRC_CSFB_FRCDIS;
  256. aqcsfrc_mask = AQCSFRC_CSFB_MASK;
  257. } else {
  258. aqcsfrc_val = AQCSFRC_CSFA_FRCDIS;
  259. aqcsfrc_mask = AQCSFRC_CSFA_MASK;
  260. }
  261. /* Changes to shadow mode */
  262. ehrpwm_modify(pc->mmio_base, AQSFRC, AQSFRC_RLDCSF_MASK,
  263. AQSFRC_RLDCSF_ZRO);
  264. ehrpwm_modify(pc->mmio_base, AQCSFRC, aqcsfrc_mask, aqcsfrc_val);
  265. /* Enable TBCLK */
  266. ret = clk_enable(pc->tbclk);
  267. if (ret) {
  268. dev_err(pwmchip_parent(chip), "Failed to enable TBCLK for %s: %d\n",
  269. dev_name(pwmchip_parent(chip)), ret);
  270. return ret;
  271. }
  272. return 0;
  273. }
  274. static void ehrpwm_pwm_disable(struct pwm_chip *chip, struct pwm_device *pwm)
  275. {
  276. struct ehrpwm_pwm_chip *pc = to_ehrpwm_pwm_chip(chip);
  277. u16 aqcsfrc_val, aqcsfrc_mask;
  278. /* Action Qualifier puts PWM output low forcefully */
  279. if (pwm->hwpwm) {
  280. aqcsfrc_val = AQCSFRC_CSFB_FRCLOW;
  281. aqcsfrc_mask = AQCSFRC_CSFB_MASK;
  282. } else {
  283. aqcsfrc_val = AQCSFRC_CSFA_FRCLOW;
  284. aqcsfrc_mask = AQCSFRC_CSFA_MASK;
  285. }
  286. /* Update shadow register first before modifying active register */
  287. ehrpwm_modify(pc->mmio_base, AQSFRC, AQSFRC_RLDCSF_MASK,
  288. AQSFRC_RLDCSF_ZRO);
  289. ehrpwm_modify(pc->mmio_base, AQCSFRC, aqcsfrc_mask, aqcsfrc_val);
  290. /*
  291. * Changes to immediate action on Action Qualifier. This puts
  292. * Action Qualifier control on PWM output from next TBCLK
  293. */
  294. ehrpwm_modify(pc->mmio_base, AQSFRC, AQSFRC_RLDCSF_MASK,
  295. AQSFRC_RLDCSF_IMDT);
  296. ehrpwm_modify(pc->mmio_base, AQCSFRC, aqcsfrc_mask, aqcsfrc_val);
  297. /* Disabling TBCLK on PWM disable */
  298. clk_disable(pc->tbclk);
  299. /* Disable clock on PWM disable */
  300. pm_runtime_put_sync(pwmchip_parent(chip));
  301. }
  302. static void ehrpwm_pwm_free(struct pwm_chip *chip, struct pwm_device *pwm)
  303. {
  304. struct ehrpwm_pwm_chip *pc = to_ehrpwm_pwm_chip(chip);
  305. /* Don't let a pwm without consumer block requests to the other channel */
  306. pc->period_cycles[pwm->hwpwm] = 0;
  307. }
  308. static int ehrpwm_pwm_apply(struct pwm_chip *chip, struct pwm_device *pwm,
  309. const struct pwm_state *state)
  310. {
  311. int err;
  312. bool enabled = pwm->state.enabled;
  313. if (state->polarity != pwm->state.polarity) {
  314. if (enabled) {
  315. ehrpwm_pwm_disable(chip, pwm);
  316. enabled = false;
  317. }
  318. }
  319. if (!state->enabled) {
  320. if (enabled)
  321. ehrpwm_pwm_disable(chip, pwm);
  322. return 0;
  323. }
  324. err = ehrpwm_pwm_config(chip, pwm, state->duty_cycle, state->period, state->polarity);
  325. if (err)
  326. return err;
  327. if (!enabled)
  328. err = ehrpwm_pwm_enable(chip, pwm);
  329. return err;
  330. }
  331. static const struct pwm_ops ehrpwm_pwm_ops = {
  332. .free = ehrpwm_pwm_free,
  333. .apply = ehrpwm_pwm_apply,
  334. };
  335. static const struct of_device_id ehrpwm_of_match[] = {
  336. { .compatible = "ti,am3352-ehrpwm" },
  337. { .compatible = "ti,am33xx-ehrpwm" },
  338. {},
  339. };
  340. MODULE_DEVICE_TABLE(of, ehrpwm_of_match);
  341. static int ehrpwm_pwm_probe(struct platform_device *pdev)
  342. {
  343. struct device_node *np = pdev->dev.of_node;
  344. struct ehrpwm_pwm_chip *pc;
  345. struct pwm_chip *chip;
  346. struct clk *clk;
  347. int ret;
  348. chip = devm_pwmchip_alloc(&pdev->dev, NUM_PWM_CHANNEL, sizeof(*pc));
  349. if (IS_ERR(chip))
  350. return PTR_ERR(chip);
  351. pc = to_ehrpwm_pwm_chip(chip);
  352. clk = devm_clk_get(&pdev->dev, "fck");
  353. if (IS_ERR(clk)) {
  354. if (of_device_is_compatible(np, "ti,am33xx-ecap")) {
  355. dev_warn(&pdev->dev, "Binding is obsolete.\n");
  356. clk = devm_clk_get(pdev->dev.parent, "fck");
  357. }
  358. }
  359. if (IS_ERR(clk))
  360. return dev_err_probe(&pdev->dev, PTR_ERR(clk), "Failed to get fck\n");
  361. pc->clk_rate = clk_get_rate(clk);
  362. if (!pc->clk_rate) {
  363. dev_err(&pdev->dev, "failed to get clock rate\n");
  364. return -EINVAL;
  365. }
  366. chip->ops = &ehrpwm_pwm_ops;
  367. pc->mmio_base = devm_platform_ioremap_resource(pdev, 0);
  368. if (IS_ERR(pc->mmio_base))
  369. return PTR_ERR(pc->mmio_base);
  370. /* Acquire tbclk for Time Base EHRPWM submodule */
  371. pc->tbclk = devm_clk_get(&pdev->dev, "tbclk");
  372. if (IS_ERR(pc->tbclk))
  373. return dev_err_probe(&pdev->dev, PTR_ERR(pc->tbclk), "Failed to get tbclk\n");
  374. ret = clk_prepare(pc->tbclk);
  375. if (ret < 0) {
  376. dev_err(&pdev->dev, "clk_prepare() failed: %d\n", ret);
  377. return ret;
  378. }
  379. ret = pwmchip_add(chip);
  380. if (ret < 0) {
  381. dev_err(&pdev->dev, "pwmchip_add() failed: %d\n", ret);
  382. goto err_clk_unprepare;
  383. }
  384. platform_set_drvdata(pdev, chip);
  385. pm_runtime_enable(&pdev->dev);
  386. return 0;
  387. err_clk_unprepare:
  388. clk_unprepare(pc->tbclk);
  389. return ret;
  390. }
  391. static void ehrpwm_pwm_remove(struct platform_device *pdev)
  392. {
  393. struct pwm_chip *chip = platform_get_drvdata(pdev);
  394. struct ehrpwm_pwm_chip *pc = to_ehrpwm_pwm_chip(chip);
  395. pwmchip_remove(chip);
  396. clk_unprepare(pc->tbclk);
  397. pm_runtime_disable(&pdev->dev);
  398. }
  399. static void ehrpwm_pwm_save_context(struct pwm_chip *chip)
  400. {
  401. struct ehrpwm_pwm_chip *pc = to_ehrpwm_pwm_chip(chip);
  402. pm_runtime_get_sync(pwmchip_parent(chip));
  403. pc->ctx.tbctl = ehrpwm_read(pc->mmio_base, TBCTL);
  404. pc->ctx.tbprd = ehrpwm_read(pc->mmio_base, TBPRD);
  405. pc->ctx.cmpa = ehrpwm_read(pc->mmio_base, CMPA);
  406. pc->ctx.cmpb = ehrpwm_read(pc->mmio_base, CMPB);
  407. pc->ctx.aqctla = ehrpwm_read(pc->mmio_base, AQCTLA);
  408. pc->ctx.aqctlb = ehrpwm_read(pc->mmio_base, AQCTLB);
  409. pc->ctx.aqsfrc = ehrpwm_read(pc->mmio_base, AQSFRC);
  410. pc->ctx.aqcsfrc = ehrpwm_read(pc->mmio_base, AQCSFRC);
  411. pm_runtime_put_sync(pwmchip_parent(chip));
  412. }
  413. static void ehrpwm_pwm_restore_context(struct pwm_chip *chip)
  414. {
  415. struct ehrpwm_pwm_chip *pc = to_ehrpwm_pwm_chip(chip);
  416. ehrpwm_write(pc->mmio_base, TBPRD, pc->ctx.tbprd);
  417. ehrpwm_write(pc->mmio_base, CMPA, pc->ctx.cmpa);
  418. ehrpwm_write(pc->mmio_base, CMPB, pc->ctx.cmpb);
  419. ehrpwm_write(pc->mmio_base, AQCTLA, pc->ctx.aqctla);
  420. ehrpwm_write(pc->mmio_base, AQCTLB, pc->ctx.aqctlb);
  421. ehrpwm_write(pc->mmio_base, AQSFRC, pc->ctx.aqsfrc);
  422. ehrpwm_write(pc->mmio_base, AQCSFRC, pc->ctx.aqcsfrc);
  423. ehrpwm_write(pc->mmio_base, TBCTL, pc->ctx.tbctl);
  424. }
  425. static int ehrpwm_pwm_suspend(struct device *dev)
  426. {
  427. struct pwm_chip *chip = dev_get_drvdata(dev);
  428. unsigned int i;
  429. ehrpwm_pwm_save_context(chip);
  430. for (i = 0; i < chip->npwm; i++) {
  431. struct pwm_device *pwm = &chip->pwms[i];
  432. if (!pwm_is_enabled(pwm))
  433. continue;
  434. /* Disable explicitly if PWM is running */
  435. pm_runtime_put_sync(dev);
  436. }
  437. return 0;
  438. }
  439. static int ehrpwm_pwm_resume(struct device *dev)
  440. {
  441. struct pwm_chip *chip = dev_get_drvdata(dev);
  442. unsigned int i;
  443. for (i = 0; i < chip->npwm; i++) {
  444. struct pwm_device *pwm = &chip->pwms[i];
  445. if (!pwm_is_enabled(pwm))
  446. continue;
  447. /* Enable explicitly if PWM was running */
  448. pm_runtime_get_sync(dev);
  449. }
  450. ehrpwm_pwm_restore_context(chip);
  451. return 0;
  452. }
  453. static DEFINE_SIMPLE_DEV_PM_OPS(ehrpwm_pwm_pm_ops, ehrpwm_pwm_suspend,
  454. ehrpwm_pwm_resume);
  455. static struct platform_driver ehrpwm_pwm_driver = {
  456. .driver = {
  457. .name = "ehrpwm",
  458. .of_match_table = ehrpwm_of_match,
  459. .pm = pm_ptr(&ehrpwm_pwm_pm_ops),
  460. },
  461. .probe = ehrpwm_pwm_probe,
  462. .remove = ehrpwm_pwm_remove,
  463. };
  464. module_platform_driver(ehrpwm_pwm_driver);
  465. MODULE_DESCRIPTION("EHRPWM PWM driver");
  466. MODULE_AUTHOR("Texas Instruments");
  467. MODULE_LICENSE("GPL");