qcom-ctrl.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Copyright (c) 2011-2017, The Linux Foundation
  4. */
  5. #include <linux/irq.h>
  6. #include <linux/kernel.h>
  7. #include <linux/init.h>
  8. #include <linux/slab.h>
  9. #include <linux/io.h>
  10. #include <linux/interrupt.h>
  11. #include <linux/platform_device.h>
  12. #include <linux/delay.h>
  13. #include <linux/clk.h>
  14. #include <linux/of.h>
  15. #include <linux/pm_runtime.h>
  16. #include "slimbus.h"
  17. /* Manager registers */
  18. #define MGR_CFG 0x200
  19. #define MGR_STATUS 0x204
  20. #define MGR_INT_EN 0x210
  21. #define MGR_INT_STAT 0x214
  22. #define MGR_INT_CLR 0x218
  23. #define MGR_TX_MSG 0x230
  24. #define MGR_RX_MSG 0x270
  25. #define MGR_IE_STAT 0x2F0
  26. #define MGR_VE_STAT 0x300
  27. #define MGR_CFG_ENABLE 1
  28. /* Framer registers */
  29. #define FRM_CFG 0x400
  30. #define FRM_STAT 0x404
  31. #define FRM_INT_EN 0x410
  32. #define FRM_INT_STAT 0x414
  33. #define FRM_INT_CLR 0x418
  34. #define FRM_WAKEUP 0x41C
  35. #define FRM_CLKCTL_DONE 0x420
  36. #define FRM_IE_STAT 0x430
  37. #define FRM_VE_STAT 0x440
  38. /* Interface registers */
  39. #define INTF_CFG 0x600
  40. #define INTF_STAT 0x604
  41. #define INTF_INT_EN 0x610
  42. #define INTF_INT_STAT 0x614
  43. #define INTF_INT_CLR 0x618
  44. #define INTF_IE_STAT 0x630
  45. #define INTF_VE_STAT 0x640
  46. /* Interrupt status bits */
  47. #define MGR_INT_TX_NACKED_2 BIT(25)
  48. #define MGR_INT_MSG_BUF_CONTE BIT(26)
  49. #define MGR_INT_RX_MSG_RCVD BIT(30)
  50. #define MGR_INT_TX_MSG_SENT BIT(31)
  51. /* Framer config register settings */
  52. #define FRM_ACTIVE 1
  53. #define CLK_GEAR 7
  54. #define ROOT_FREQ 11
  55. #define REF_CLK_GEAR 15
  56. #define INTR_WAKE 19
  57. #define SLIM_MSG_ASM_FIRST_WORD(l, mt, mc, dt, ad) \
  58. ((l) | ((mt) << 5) | ((mc) << 8) | ((dt) << 15) | ((ad) << 16))
  59. #define SLIM_ROOT_FREQ 24576000
  60. #define QCOM_SLIM_AUTOSUSPEND 1000
  61. /* MAX message size over control channel */
  62. #define SLIM_MSGQ_BUF_LEN 40
  63. #define QCOM_TX_MSGS 2
  64. #define QCOM_RX_MSGS 8
  65. #define QCOM_BUF_ALLOC_RETRIES 10
  66. #define CFG_PORT(r, v) ((v) ? CFG_PORT_V2(r) : CFG_PORT_V1(r))
  67. /* V2 Component registers */
  68. #define CFG_PORT_V2(r) ((r ## _V2))
  69. #define COMP_CFG_V2 4
  70. #define COMP_TRUST_CFG_V2 0x3000
  71. /* V1 Component registers */
  72. #define CFG_PORT_V1(r) ((r ## _V1))
  73. #define COMP_CFG_V1 0
  74. #define COMP_TRUST_CFG_V1 0x14
  75. /* Resource group info for manager, and non-ported generic device-components */
  76. #define EE_MGR_RSC_GRP (1 << 10)
  77. #define EE_NGD_2 (2 << 6)
  78. #define EE_NGD_1 0
  79. struct slim_ctrl_buf {
  80. void *base;
  81. spinlock_t lock;
  82. int head;
  83. int tail;
  84. int sl_sz;
  85. int n;
  86. };
  87. struct qcom_slim_ctrl {
  88. struct slim_controller ctrl;
  89. struct slim_framer framer;
  90. struct device *dev;
  91. void __iomem *base;
  92. void __iomem *slew_reg;
  93. struct slim_ctrl_buf rx;
  94. struct slim_ctrl_buf tx;
  95. struct completion **wr_comp;
  96. int irq;
  97. struct workqueue_struct *rxwq;
  98. struct work_struct wd;
  99. struct clk *rclk;
  100. struct clk *hclk;
  101. };
  102. static void qcom_slim_queue_tx(struct qcom_slim_ctrl *ctrl, void *buf,
  103. u8 len, u32 tx_reg)
  104. {
  105. int count = (len + 3) >> 2;
  106. __iowrite32_copy(ctrl->base + tx_reg, buf, count);
  107. /* Ensure Oder of subsequent writes */
  108. mb();
  109. }
  110. static void *slim_alloc_rxbuf(struct qcom_slim_ctrl *ctrl)
  111. {
  112. unsigned long flags;
  113. int idx;
  114. spin_lock_irqsave(&ctrl->rx.lock, flags);
  115. if ((ctrl->rx.tail + 1) % ctrl->rx.n == ctrl->rx.head) {
  116. spin_unlock_irqrestore(&ctrl->rx.lock, flags);
  117. dev_err(ctrl->dev, "RX QUEUE full!");
  118. return NULL;
  119. }
  120. idx = ctrl->rx.tail;
  121. ctrl->rx.tail = (ctrl->rx.tail + 1) % ctrl->rx.n;
  122. spin_unlock_irqrestore(&ctrl->rx.lock, flags);
  123. return ctrl->rx.base + (idx * ctrl->rx.sl_sz);
  124. }
  125. static void slim_ack_txn(struct qcom_slim_ctrl *ctrl, int err)
  126. {
  127. struct completion *comp;
  128. unsigned long flags;
  129. int idx;
  130. spin_lock_irqsave(&ctrl->tx.lock, flags);
  131. idx = ctrl->tx.head;
  132. ctrl->tx.head = (ctrl->tx.head + 1) % ctrl->tx.n;
  133. spin_unlock_irqrestore(&ctrl->tx.lock, flags);
  134. comp = ctrl->wr_comp[idx];
  135. ctrl->wr_comp[idx] = NULL;
  136. complete(comp);
  137. }
  138. static irqreturn_t qcom_slim_handle_tx_irq(struct qcom_slim_ctrl *ctrl,
  139. u32 stat)
  140. {
  141. int err = 0;
  142. if (stat & MGR_INT_TX_MSG_SENT)
  143. writel_relaxed(MGR_INT_TX_MSG_SENT,
  144. ctrl->base + MGR_INT_CLR);
  145. if (stat & MGR_INT_TX_NACKED_2) {
  146. u32 mgr_stat = readl_relaxed(ctrl->base + MGR_STATUS);
  147. u32 mgr_ie_stat = readl_relaxed(ctrl->base + MGR_IE_STAT);
  148. u32 frm_stat = readl_relaxed(ctrl->base + FRM_STAT);
  149. u32 frm_cfg = readl_relaxed(ctrl->base + FRM_CFG);
  150. u32 frm_intr_stat = readl_relaxed(ctrl->base + FRM_INT_STAT);
  151. u32 frm_ie_stat = readl_relaxed(ctrl->base + FRM_IE_STAT);
  152. u32 intf_stat = readl_relaxed(ctrl->base + INTF_STAT);
  153. u32 intf_intr_stat = readl_relaxed(ctrl->base + INTF_INT_STAT);
  154. u32 intf_ie_stat = readl_relaxed(ctrl->base + INTF_IE_STAT);
  155. writel_relaxed(MGR_INT_TX_NACKED_2, ctrl->base + MGR_INT_CLR);
  156. dev_err(ctrl->dev, "TX Nack MGR:int:0x%x, stat:0x%x\n",
  157. stat, mgr_stat);
  158. dev_err(ctrl->dev, "TX Nack MGR:ie:0x%x\n", mgr_ie_stat);
  159. dev_err(ctrl->dev, "TX Nack FRM:int:0x%x, stat:0x%x\n",
  160. frm_intr_stat, frm_stat);
  161. dev_err(ctrl->dev, "TX Nack FRM:cfg:0x%x, ie:0x%x\n",
  162. frm_cfg, frm_ie_stat);
  163. dev_err(ctrl->dev, "TX Nack INTF:intr:0x%x, stat:0x%x\n",
  164. intf_intr_stat, intf_stat);
  165. dev_err(ctrl->dev, "TX Nack INTF:ie:0x%x\n",
  166. intf_ie_stat);
  167. err = -ENOTCONN;
  168. }
  169. slim_ack_txn(ctrl, err);
  170. return IRQ_HANDLED;
  171. }
  172. static irqreturn_t qcom_slim_handle_rx_irq(struct qcom_slim_ctrl *ctrl,
  173. u32 stat)
  174. {
  175. u32 *rx_buf, pkt[10];
  176. bool q_rx = false;
  177. u8 mc, mt, len;
  178. pkt[0] = readl_relaxed(ctrl->base + MGR_RX_MSG);
  179. mt = SLIM_HEADER_GET_MT(pkt[0]);
  180. len = SLIM_HEADER_GET_RL(pkt[0]);
  181. mc = SLIM_HEADER_GET_MC(pkt[0]>>8);
  182. /*
  183. * this message cannot be handled by ISR, so
  184. * let work-queue handle it
  185. */
  186. if (mt == SLIM_MSG_MT_CORE && mc == SLIM_MSG_MC_REPORT_PRESENT) {
  187. rx_buf = (u32 *)slim_alloc_rxbuf(ctrl);
  188. if (!rx_buf) {
  189. dev_err(ctrl->dev, "dropping RX:0x%x due to RX full\n",
  190. pkt[0]);
  191. goto rx_ret_irq;
  192. }
  193. rx_buf[0] = pkt[0];
  194. } else {
  195. rx_buf = pkt;
  196. }
  197. __ioread32_copy(rx_buf + 1, ctrl->base + MGR_RX_MSG + 4,
  198. DIV_ROUND_UP(len, 4));
  199. switch (mc) {
  200. case SLIM_MSG_MC_REPORT_PRESENT:
  201. q_rx = true;
  202. break;
  203. case SLIM_MSG_MC_REPLY_INFORMATION:
  204. case SLIM_MSG_MC_REPLY_VALUE:
  205. slim_msg_response(&ctrl->ctrl, (u8 *)(rx_buf + 1),
  206. (u8)(*rx_buf >> 24), (len - 4));
  207. break;
  208. default:
  209. dev_err(ctrl->dev, "unsupported MC,%x MT:%x\n",
  210. mc, mt);
  211. break;
  212. }
  213. rx_ret_irq:
  214. writel(MGR_INT_RX_MSG_RCVD, ctrl->base +
  215. MGR_INT_CLR);
  216. if (q_rx)
  217. queue_work(ctrl->rxwq, &ctrl->wd);
  218. return IRQ_HANDLED;
  219. }
  220. static irqreturn_t qcom_slim_interrupt(int irq, void *d)
  221. {
  222. struct qcom_slim_ctrl *ctrl = d;
  223. u32 stat = readl_relaxed(ctrl->base + MGR_INT_STAT);
  224. int ret = IRQ_NONE;
  225. if (stat & MGR_INT_TX_MSG_SENT || stat & MGR_INT_TX_NACKED_2)
  226. ret = qcom_slim_handle_tx_irq(ctrl, stat);
  227. if (stat & MGR_INT_RX_MSG_RCVD)
  228. ret = qcom_slim_handle_rx_irq(ctrl, stat);
  229. return ret;
  230. }
  231. static int qcom_clk_pause_wakeup(struct slim_controller *sctrl)
  232. {
  233. struct qcom_slim_ctrl *ctrl = dev_get_drvdata(sctrl->dev);
  234. clk_prepare_enable(ctrl->hclk);
  235. clk_prepare_enable(ctrl->rclk);
  236. enable_irq(ctrl->irq);
  237. writel_relaxed(1, ctrl->base + FRM_WAKEUP);
  238. /* Make sure framer wakeup write goes through before ISR fires */
  239. mb();
  240. /*
  241. * HW Workaround: Currently, slave is reporting lost-sync messages
  242. * after SLIMbus comes out of clock pause.
  243. * Transaction with slave fail before slave reports that message
  244. * Give some time for that report to come
  245. * SLIMbus wakes up in clock gear 10 at 24.576MHz. With each superframe
  246. * being 250 usecs, we wait for 5-10 superframes here to ensure
  247. * we get the message
  248. */
  249. usleep_range(1250, 2500);
  250. return 0;
  251. }
  252. static void *slim_alloc_txbuf(struct qcom_slim_ctrl *ctrl,
  253. struct slim_msg_txn *txn,
  254. struct completion *done)
  255. {
  256. unsigned long flags;
  257. int idx;
  258. spin_lock_irqsave(&ctrl->tx.lock, flags);
  259. if (((ctrl->tx.head + 1) % ctrl->tx.n) == ctrl->tx.tail) {
  260. spin_unlock_irqrestore(&ctrl->tx.lock, flags);
  261. dev_err(ctrl->dev, "controller TX buf unavailable");
  262. return NULL;
  263. }
  264. idx = ctrl->tx.tail;
  265. ctrl->wr_comp[idx] = done;
  266. ctrl->tx.tail = (ctrl->tx.tail + 1) % ctrl->tx.n;
  267. spin_unlock_irqrestore(&ctrl->tx.lock, flags);
  268. return ctrl->tx.base + (idx * ctrl->tx.sl_sz);
  269. }
  270. static int qcom_xfer_msg(struct slim_controller *sctrl,
  271. struct slim_msg_txn *txn)
  272. {
  273. struct qcom_slim_ctrl *ctrl = dev_get_drvdata(sctrl->dev);
  274. DECLARE_COMPLETION_ONSTACK(done);
  275. void *pbuf = slim_alloc_txbuf(ctrl, txn, &done);
  276. unsigned long ms = txn->rl + HZ;
  277. u8 *puc;
  278. int ret = 0, retries = QCOM_BUF_ALLOC_RETRIES;
  279. unsigned long time_left;
  280. u8 la = txn->la;
  281. u32 *head;
  282. /* HW expects length field to be excluded */
  283. txn->rl--;
  284. /* spin till buffer is made available */
  285. if (!pbuf) {
  286. while (retries--) {
  287. usleep_range(10000, 15000);
  288. pbuf = slim_alloc_txbuf(ctrl, txn, &done);
  289. if (pbuf)
  290. break;
  291. }
  292. }
  293. if (retries < 0 && !pbuf)
  294. return -ENOMEM;
  295. puc = (u8 *)pbuf;
  296. head = (u32 *)pbuf;
  297. if (txn->dt == SLIM_MSG_DEST_LOGICALADDR) {
  298. *head = SLIM_MSG_ASM_FIRST_WORD(txn->rl, txn->mt,
  299. txn->mc, 0, la);
  300. puc += 3;
  301. } else {
  302. *head = SLIM_MSG_ASM_FIRST_WORD(txn->rl, txn->mt,
  303. txn->mc, 1, la);
  304. puc += 2;
  305. }
  306. if (slim_tid_txn(txn->mt, txn->mc))
  307. *(puc++) = txn->tid;
  308. if (slim_ec_txn(txn->mt, txn->mc)) {
  309. *(puc++) = (txn->ec & 0xFF);
  310. *(puc++) = (txn->ec >> 8) & 0xFF;
  311. }
  312. if (txn->msg && txn->msg->wbuf)
  313. memcpy(puc, txn->msg->wbuf, txn->msg->num_bytes);
  314. qcom_slim_queue_tx(ctrl, head, txn->rl, MGR_TX_MSG);
  315. time_left = wait_for_completion_timeout(&done, msecs_to_jiffies(ms));
  316. if (!time_left) {
  317. dev_err(ctrl->dev, "TX timed out:MC:0x%x,mt:0x%x", txn->mc,
  318. txn->mt);
  319. ret = -ETIMEDOUT;
  320. }
  321. return ret;
  322. }
  323. static int qcom_set_laddr(struct slim_controller *sctrl,
  324. struct slim_eaddr *ead, u8 laddr)
  325. {
  326. struct qcom_slim_ctrl *ctrl = dev_get_drvdata(sctrl->dev);
  327. struct {
  328. __be16 manf_id;
  329. __be16 prod_code;
  330. u8 dev_index;
  331. u8 instance;
  332. u8 laddr;
  333. } __packed p;
  334. struct slim_val_inf msg = {0};
  335. DEFINE_SLIM_EDEST_TXN(txn, SLIM_MSG_MC_ASSIGN_LOGICAL_ADDRESS,
  336. 10, laddr, &msg);
  337. int ret;
  338. p.manf_id = cpu_to_be16(ead->manf_id);
  339. p.prod_code = cpu_to_be16(ead->prod_code);
  340. p.dev_index = ead->dev_index;
  341. p.instance = ead->instance;
  342. p.laddr = laddr;
  343. msg.wbuf = (void *)&p;
  344. msg.num_bytes = 7;
  345. ret = slim_do_transfer(&ctrl->ctrl, &txn);
  346. if (ret)
  347. dev_err(ctrl->dev, "set LA:0x%x failed:ret:%d\n",
  348. laddr, ret);
  349. return ret;
  350. }
  351. static int slim_get_current_rxbuf(struct qcom_slim_ctrl *ctrl, void *buf)
  352. {
  353. unsigned long flags;
  354. spin_lock_irqsave(&ctrl->rx.lock, flags);
  355. if (ctrl->rx.tail == ctrl->rx.head) {
  356. spin_unlock_irqrestore(&ctrl->rx.lock, flags);
  357. return -ENODATA;
  358. }
  359. memcpy(buf, ctrl->rx.base + (ctrl->rx.head * ctrl->rx.sl_sz),
  360. ctrl->rx.sl_sz);
  361. ctrl->rx.head = (ctrl->rx.head + 1) % ctrl->rx.n;
  362. spin_unlock_irqrestore(&ctrl->rx.lock, flags);
  363. return 0;
  364. }
  365. static void qcom_slim_rxwq(struct work_struct *work)
  366. {
  367. u8 buf[SLIM_MSGQ_BUF_LEN];
  368. u8 mc, mt;
  369. int ret;
  370. struct qcom_slim_ctrl *ctrl = container_of(work, struct qcom_slim_ctrl,
  371. wd);
  372. while ((slim_get_current_rxbuf(ctrl, buf)) != -ENODATA) {
  373. mt = SLIM_HEADER_GET_MT(buf[0]);
  374. mc = SLIM_HEADER_GET_MC(buf[1]);
  375. if (mt == SLIM_MSG_MT_CORE &&
  376. mc == SLIM_MSG_MC_REPORT_PRESENT) {
  377. struct slim_eaddr ea;
  378. u8 laddr;
  379. ea.manf_id = be16_to_cpup((__be16 *)&buf[2]);
  380. ea.prod_code = be16_to_cpup((__be16 *)&buf[4]);
  381. ea.dev_index = buf[6];
  382. ea.instance = buf[7];
  383. ret = slim_device_report_present(&ctrl->ctrl, &ea,
  384. &laddr);
  385. if (ret < 0)
  386. dev_err(ctrl->dev, "assign laddr failed:%d\n",
  387. ret);
  388. } else {
  389. dev_err(ctrl->dev, "unexpected message:mc:%x, mt:%x\n",
  390. mc, mt);
  391. }
  392. }
  393. }
  394. static void qcom_slim_prg_slew(struct platform_device *pdev,
  395. struct qcom_slim_ctrl *ctrl)
  396. {
  397. if (!ctrl->slew_reg) {
  398. /* SLEW RATE register for this SLIMbus */
  399. ctrl->slew_reg = devm_platform_ioremap_resource_byname(pdev, "slew");
  400. if (IS_ERR(ctrl->slew_reg))
  401. return;
  402. }
  403. writel_relaxed(1, ctrl->slew_reg);
  404. /* Make sure SLIMbus-slew rate enabling goes through */
  405. wmb();
  406. }
  407. static int qcom_slim_probe(struct platform_device *pdev)
  408. {
  409. struct qcom_slim_ctrl *ctrl;
  410. struct slim_controller *sctrl;
  411. int ret, ver;
  412. ctrl = devm_kzalloc(&pdev->dev, sizeof(*ctrl), GFP_KERNEL);
  413. if (!ctrl)
  414. return -ENOMEM;
  415. ctrl->hclk = devm_clk_get(&pdev->dev, "iface");
  416. if (IS_ERR(ctrl->hclk))
  417. return PTR_ERR(ctrl->hclk);
  418. ctrl->rclk = devm_clk_get(&pdev->dev, "core");
  419. if (IS_ERR(ctrl->rclk))
  420. return PTR_ERR(ctrl->rclk);
  421. ret = clk_set_rate(ctrl->rclk, SLIM_ROOT_FREQ);
  422. if (ret) {
  423. dev_err(&pdev->dev, "ref-clock set-rate failed:%d\n", ret);
  424. return ret;
  425. }
  426. ctrl->irq = platform_get_irq(pdev, 0);
  427. if (ctrl->irq < 0)
  428. return ctrl->irq;
  429. sctrl = &ctrl->ctrl;
  430. sctrl->dev = &pdev->dev;
  431. ctrl->dev = &pdev->dev;
  432. platform_set_drvdata(pdev, ctrl);
  433. dev_set_drvdata(ctrl->dev, ctrl);
  434. ctrl->base = devm_platform_ioremap_resource_byname(pdev, "ctrl");
  435. if (IS_ERR(ctrl->base))
  436. return PTR_ERR(ctrl->base);
  437. sctrl->set_laddr = qcom_set_laddr;
  438. sctrl->xfer_msg = qcom_xfer_msg;
  439. sctrl->wakeup = qcom_clk_pause_wakeup;
  440. ctrl->tx.n = QCOM_TX_MSGS;
  441. ctrl->tx.sl_sz = SLIM_MSGQ_BUF_LEN;
  442. ctrl->rx.n = QCOM_RX_MSGS;
  443. ctrl->rx.sl_sz = SLIM_MSGQ_BUF_LEN;
  444. ctrl->wr_comp = kcalloc(QCOM_TX_MSGS, sizeof(struct completion *),
  445. GFP_KERNEL);
  446. if (!ctrl->wr_comp)
  447. return -ENOMEM;
  448. spin_lock_init(&ctrl->rx.lock);
  449. spin_lock_init(&ctrl->tx.lock);
  450. INIT_WORK(&ctrl->wd, qcom_slim_rxwq);
  451. ctrl->rxwq = create_singlethread_workqueue("qcom_slim_rx");
  452. if (!ctrl->rxwq) {
  453. dev_err(ctrl->dev, "Failed to start Rx WQ\n");
  454. return -ENOMEM;
  455. }
  456. ctrl->framer.rootfreq = SLIM_ROOT_FREQ / 8;
  457. ctrl->framer.superfreq =
  458. ctrl->framer.rootfreq / SLIM_CL_PER_SUPERFRAME_DIV8;
  459. sctrl->a_framer = &ctrl->framer;
  460. sctrl->clkgear = SLIM_MAX_CLK_GEAR;
  461. qcom_slim_prg_slew(pdev, ctrl);
  462. ret = devm_request_irq(&pdev->dev, ctrl->irq, qcom_slim_interrupt,
  463. IRQF_TRIGGER_HIGH, "qcom_slim_irq", ctrl);
  464. if (ret) {
  465. dev_err(&pdev->dev, "request IRQ failed\n");
  466. goto err_request_irq_failed;
  467. }
  468. ret = clk_prepare_enable(ctrl->hclk);
  469. if (ret)
  470. goto err_hclk_enable_failed;
  471. ret = clk_prepare_enable(ctrl->rclk);
  472. if (ret)
  473. goto err_rclk_enable_failed;
  474. ctrl->tx.base = devm_kcalloc(&pdev->dev, ctrl->tx.n, ctrl->tx.sl_sz,
  475. GFP_KERNEL);
  476. if (!ctrl->tx.base) {
  477. ret = -ENOMEM;
  478. goto err;
  479. }
  480. ctrl->rx.base = devm_kcalloc(&pdev->dev,ctrl->rx.n, ctrl->rx.sl_sz,
  481. GFP_KERNEL);
  482. if (!ctrl->rx.base) {
  483. ret = -ENOMEM;
  484. goto err;
  485. }
  486. /* Register with framework before enabling frame, clock */
  487. ret = slim_register_controller(&ctrl->ctrl);
  488. if (ret) {
  489. dev_err(ctrl->dev, "error adding controller\n");
  490. goto err;
  491. }
  492. ver = readl_relaxed(ctrl->base);
  493. /* Version info in 16 MSbits */
  494. ver >>= 16;
  495. /* Component register initialization */
  496. writel(1, ctrl->base + CFG_PORT(COMP_CFG, ver));
  497. writel((EE_MGR_RSC_GRP | EE_NGD_2 | EE_NGD_1),
  498. ctrl->base + CFG_PORT(COMP_TRUST_CFG, ver));
  499. writel((MGR_INT_TX_NACKED_2 |
  500. MGR_INT_MSG_BUF_CONTE | MGR_INT_RX_MSG_RCVD |
  501. MGR_INT_TX_MSG_SENT), ctrl->base + MGR_INT_EN);
  502. writel(1, ctrl->base + MGR_CFG);
  503. /* Framer register initialization */
  504. writel((1 << INTR_WAKE) | (0xA << REF_CLK_GEAR) |
  505. (0xA << CLK_GEAR) | (1 << ROOT_FREQ) | (1 << FRM_ACTIVE) | 1,
  506. ctrl->base + FRM_CFG);
  507. writel(MGR_CFG_ENABLE, ctrl->base + MGR_CFG);
  508. writel(1, ctrl->base + INTF_CFG);
  509. writel(1, ctrl->base + CFG_PORT(COMP_CFG, ver));
  510. pm_runtime_use_autosuspend(&pdev->dev);
  511. pm_runtime_set_autosuspend_delay(&pdev->dev, QCOM_SLIM_AUTOSUSPEND);
  512. pm_runtime_set_active(&pdev->dev);
  513. pm_runtime_mark_last_busy(&pdev->dev);
  514. pm_runtime_enable(&pdev->dev);
  515. dev_dbg(ctrl->dev, "QCOM SB controller is up:ver:0x%x!\n", ver);
  516. return 0;
  517. err:
  518. clk_disable_unprepare(ctrl->rclk);
  519. err_rclk_enable_failed:
  520. clk_disable_unprepare(ctrl->hclk);
  521. err_hclk_enable_failed:
  522. err_request_irq_failed:
  523. destroy_workqueue(ctrl->rxwq);
  524. return ret;
  525. }
  526. static void qcom_slim_remove(struct platform_device *pdev)
  527. {
  528. struct qcom_slim_ctrl *ctrl = platform_get_drvdata(pdev);
  529. pm_runtime_disable(&pdev->dev);
  530. slim_unregister_controller(&ctrl->ctrl);
  531. clk_disable_unprepare(ctrl->rclk);
  532. clk_disable_unprepare(ctrl->hclk);
  533. destroy_workqueue(ctrl->rxwq);
  534. }
  535. /*
  536. * If PM_RUNTIME is not defined, these 2 functions become helper
  537. * functions to be called from system suspend/resume.
  538. */
  539. #ifdef CONFIG_PM
  540. static int qcom_slim_runtime_suspend(struct device *device)
  541. {
  542. struct qcom_slim_ctrl *ctrl = dev_get_drvdata(device);
  543. int ret;
  544. dev_dbg(device, "pm_runtime: suspending...\n");
  545. ret = slim_ctrl_clk_pause(&ctrl->ctrl, false, SLIM_CLK_UNSPECIFIED);
  546. if (ret) {
  547. dev_err(device, "clk pause not entered:%d", ret);
  548. } else {
  549. disable_irq(ctrl->irq);
  550. clk_disable_unprepare(ctrl->hclk);
  551. clk_disable_unprepare(ctrl->rclk);
  552. }
  553. return ret;
  554. }
  555. static int qcom_slim_runtime_resume(struct device *device)
  556. {
  557. struct qcom_slim_ctrl *ctrl = dev_get_drvdata(device);
  558. int ret = 0;
  559. dev_dbg(device, "pm_runtime: resuming...\n");
  560. ret = slim_ctrl_clk_pause(&ctrl->ctrl, true, 0);
  561. if (ret)
  562. dev_err(device, "clk pause not exited:%d", ret);
  563. return ret;
  564. }
  565. #endif
  566. #ifdef CONFIG_PM_SLEEP
  567. static int qcom_slim_suspend(struct device *dev)
  568. {
  569. int ret = 0;
  570. if (!pm_runtime_enabled(dev) ||
  571. (!pm_runtime_suspended(dev))) {
  572. dev_dbg(dev, "system suspend");
  573. ret = qcom_slim_runtime_suspend(dev);
  574. }
  575. return ret;
  576. }
  577. static int qcom_slim_resume(struct device *dev)
  578. {
  579. if (!pm_runtime_enabled(dev) || !pm_runtime_suspended(dev)) {
  580. int ret;
  581. dev_dbg(dev, "system resume");
  582. ret = qcom_slim_runtime_resume(dev);
  583. if (!ret) {
  584. pm_runtime_mark_last_busy(dev);
  585. pm_request_autosuspend(dev);
  586. }
  587. return ret;
  588. }
  589. return 0;
  590. }
  591. #endif /* CONFIG_PM_SLEEP */
  592. static const struct dev_pm_ops qcom_slim_dev_pm_ops = {
  593. SET_SYSTEM_SLEEP_PM_OPS(qcom_slim_suspend, qcom_slim_resume)
  594. SET_RUNTIME_PM_OPS(
  595. qcom_slim_runtime_suspend,
  596. qcom_slim_runtime_resume,
  597. NULL
  598. )
  599. };
  600. static const struct of_device_id qcom_slim_dt_match[] = {
  601. { .compatible = "qcom,slim", },
  602. {}
  603. };
  604. MODULE_DEVICE_TABLE(of, qcom_slim_dt_match);
  605. static struct platform_driver qcom_slim_driver = {
  606. .probe = qcom_slim_probe,
  607. .remove_new = qcom_slim_remove,
  608. .driver = {
  609. .name = "qcom_slim_ctrl",
  610. .of_match_table = qcom_slim_dt_match,
  611. .pm = &qcom_slim_dev_pm_ops,
  612. },
  613. };
  614. module_platform_driver(qcom_slim_driver);
  615. MODULE_LICENSE("GPL v2");
  616. MODULE_DESCRIPTION("Qualcomm SLIMbus Controller");