qcom-ngd-ctrl.c 43 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764
  1. // SPDX-License-Identifier: GPL-2.0
  2. // Copyright (c) 2011-2017, The Linux Foundation. All rights reserved.
  3. // Copyright (c) 2018, Linaro Limited
  4. #include <linux/irq.h>
  5. #include <linux/kernel.h>
  6. #include <linux/init.h>
  7. #include <linux/slab.h>
  8. #include <linux/interrupt.h>
  9. #include <linux/platform_device.h>
  10. #include <linux/dma-mapping.h>
  11. #include <linux/dmaengine.h>
  12. #include <linux/slimbus.h>
  13. #include <linux/delay.h>
  14. #include <linux/pm_runtime.h>
  15. #include <linux/mutex.h>
  16. #include <linux/notifier.h>
  17. #include <linux/remoteproc/qcom_rproc.h>
  18. #include <linux/of.h>
  19. #include <linux/io.h>
  20. #include <linux/soc/qcom/qmi.h>
  21. #include <linux/soc/qcom/pdr.h>
  22. #include <net/sock.h>
  23. #include "slimbus.h"
  24. /* NGD (Non-ported Generic Device) registers */
  25. #define NGD_CFG 0x0
  26. #define NGD_CFG_ENABLE BIT(0)
  27. #define NGD_CFG_RX_MSGQ_EN BIT(1)
  28. #define NGD_CFG_TX_MSGQ_EN BIT(2)
  29. #define NGD_STATUS 0x4
  30. #define NGD_LADDR BIT(1)
  31. #define NGD_RX_MSGQ_CFG 0x8
  32. #define NGD_INT_EN 0x10
  33. #define NGD_INT_RECFG_DONE BIT(24)
  34. #define NGD_INT_TX_NACKED_2 BIT(25)
  35. #define NGD_INT_MSG_BUF_CONTE BIT(26)
  36. #define NGD_INT_MSG_TX_INVAL BIT(27)
  37. #define NGD_INT_IE_VE_CHG BIT(28)
  38. #define NGD_INT_DEV_ERR BIT(29)
  39. #define NGD_INT_RX_MSG_RCVD BIT(30)
  40. #define NGD_INT_TX_MSG_SENT BIT(31)
  41. #define NGD_INT_STAT 0x14
  42. #define NGD_INT_CLR 0x18
  43. #define DEF_NGD_INT_MASK (NGD_INT_TX_NACKED_2 | NGD_INT_MSG_BUF_CONTE | \
  44. NGD_INT_MSG_TX_INVAL | NGD_INT_IE_VE_CHG | \
  45. NGD_INT_DEV_ERR | NGD_INT_TX_MSG_SENT | \
  46. NGD_INT_RX_MSG_RCVD)
  47. /* Slimbus QMI service */
  48. #define SLIMBUS_QMI_SVC_ID 0x0301
  49. #define SLIMBUS_QMI_SVC_V1 1
  50. #define SLIMBUS_QMI_INS_ID 0
  51. #define SLIMBUS_QMI_SELECT_INSTANCE_REQ_V01 0x0020
  52. #define SLIMBUS_QMI_SELECT_INSTANCE_RESP_V01 0x0020
  53. #define SLIMBUS_QMI_POWER_REQ_V01 0x0021
  54. #define SLIMBUS_QMI_POWER_RESP_V01 0x0021
  55. #define SLIMBUS_QMI_CHECK_FRAMER_STATUS_REQ 0x0022
  56. #define SLIMBUS_QMI_CHECK_FRAMER_STATUS_RESP 0x0022
  57. #define SLIMBUS_QMI_POWER_REQ_MAX_MSG_LEN 14
  58. #define SLIMBUS_QMI_POWER_RESP_MAX_MSG_LEN 7
  59. #define SLIMBUS_QMI_SELECT_INSTANCE_REQ_MAX_MSG_LEN 14
  60. #define SLIMBUS_QMI_SELECT_INSTANCE_RESP_MAX_MSG_LEN 7
  61. #define SLIMBUS_QMI_CHECK_FRAMER_STAT_RESP_MAX_MSG_LEN 7
  62. /* QMI response timeout of 500ms */
  63. #define SLIMBUS_QMI_RESP_TOUT 1000
  64. /* User defined commands */
  65. #define SLIM_USR_MC_GENERIC_ACK 0x25
  66. #define SLIM_USR_MC_MASTER_CAPABILITY 0x0
  67. #define SLIM_USR_MC_REPORT_SATELLITE 0x1
  68. #define SLIM_USR_MC_ADDR_QUERY 0xD
  69. #define SLIM_USR_MC_ADDR_REPLY 0xE
  70. #define SLIM_USR_MC_DEFINE_CHAN 0x20
  71. #define SLIM_USR_MC_DEF_ACT_CHAN 0x21
  72. #define SLIM_USR_MC_CHAN_CTRL 0x23
  73. #define SLIM_USR_MC_RECONFIG_NOW 0x24
  74. #define SLIM_USR_MC_REQ_BW 0x28
  75. #define SLIM_USR_MC_CONNECT_SRC 0x2C
  76. #define SLIM_USR_MC_CONNECT_SINK 0x2D
  77. #define SLIM_USR_MC_DISCONNECT_PORT 0x2E
  78. #define SLIM_USR_MC_REPEAT_CHANGE_VALUE 0x0
  79. #define SLIM_RX_MSGQ_TIMEOUT_VAL 0x10000
  80. #define SLIM_LA_MGR 0xFF
  81. #define SLIM_ROOT_FREQ 24576000
  82. #define LADDR_RETRY 5
  83. /* Per spec.max 40 bytes per received message */
  84. #define SLIM_MSGQ_BUF_LEN 40
  85. #define QCOM_SLIM_NGD_DESC_NUM 32
  86. #define SLIM_MSG_ASM_FIRST_WORD(l, mt, mc, dt, ad) \
  87. ((l) | ((mt) << 5) | ((mc) << 8) | ((dt) << 15) | ((ad) << 16))
  88. #define INIT_MX_RETRIES 10
  89. #define DEF_RETRY_MS 10
  90. #define SAT_MAGIC_LSB 0xD9
  91. #define SAT_MAGIC_MSB 0xC5
  92. #define SAT_MSG_VER 0x1
  93. #define SAT_MSG_PROT 0x1
  94. #define to_ngd(d) container_of(d, struct qcom_slim_ngd, dev)
  95. struct ngd_reg_offset_data {
  96. u32 offset, size;
  97. };
  98. static const struct ngd_reg_offset_data ngd_v1_5_offset_info = {
  99. .offset = 0x1000,
  100. .size = 0x1000,
  101. };
  102. enum qcom_slim_ngd_state {
  103. QCOM_SLIM_NGD_CTRL_AWAKE,
  104. QCOM_SLIM_NGD_CTRL_IDLE,
  105. QCOM_SLIM_NGD_CTRL_ASLEEP,
  106. QCOM_SLIM_NGD_CTRL_DOWN,
  107. };
  108. struct qcom_slim_ngd_qmi {
  109. struct qmi_handle qmi;
  110. struct sockaddr_qrtr svc_info;
  111. struct qmi_handle svc_event_hdl;
  112. struct qmi_response_type_v01 resp;
  113. struct qmi_handle *handle;
  114. struct completion qmi_comp;
  115. };
  116. struct qcom_slim_ngd_ctrl;
  117. struct qcom_slim_ngd;
  118. struct qcom_slim_ngd_dma_desc {
  119. struct dma_async_tx_descriptor *desc;
  120. struct qcom_slim_ngd_ctrl *ctrl;
  121. struct completion *comp;
  122. dma_cookie_t cookie;
  123. dma_addr_t phys;
  124. void *base;
  125. };
  126. struct qcom_slim_ngd {
  127. struct platform_device *pdev;
  128. void __iomem *base;
  129. int id;
  130. };
  131. struct qcom_slim_ngd_ctrl {
  132. struct slim_framer framer;
  133. struct slim_controller ctrl;
  134. struct qcom_slim_ngd_qmi qmi;
  135. struct qcom_slim_ngd *ngd;
  136. struct device *dev;
  137. void __iomem *base;
  138. struct dma_chan *dma_rx_channel;
  139. struct dma_chan *dma_tx_channel;
  140. struct qcom_slim_ngd_dma_desc rx_desc[QCOM_SLIM_NGD_DESC_NUM];
  141. struct qcom_slim_ngd_dma_desc txdesc[QCOM_SLIM_NGD_DESC_NUM];
  142. struct completion reconf;
  143. struct work_struct m_work;
  144. struct work_struct ngd_up_work;
  145. struct workqueue_struct *mwq;
  146. struct completion qmi_up;
  147. spinlock_t tx_buf_lock;
  148. struct mutex tx_lock;
  149. struct mutex ssr_lock;
  150. struct notifier_block nb;
  151. void *notifier;
  152. struct pdr_handle *pdr;
  153. enum qcom_slim_ngd_state state;
  154. dma_addr_t rx_phys_base;
  155. dma_addr_t tx_phys_base;
  156. void *rx_base;
  157. void *tx_base;
  158. int tx_tail;
  159. int tx_head;
  160. u32 ver;
  161. };
  162. enum slimbus_mode_enum_type_v01 {
  163. /* To force a 32 bit signed enum. Do not change or use*/
  164. SLIMBUS_MODE_ENUM_TYPE_MIN_ENUM_VAL_V01 = INT_MIN,
  165. SLIMBUS_MODE_SATELLITE_V01 = 1,
  166. SLIMBUS_MODE_MASTER_V01 = 2,
  167. SLIMBUS_MODE_ENUM_TYPE_MAX_ENUM_VAL_V01 = INT_MAX,
  168. };
  169. enum slimbus_pm_enum_type_v01 {
  170. /* To force a 32 bit signed enum. Do not change or use*/
  171. SLIMBUS_PM_ENUM_TYPE_MIN_ENUM_VAL_V01 = INT_MIN,
  172. SLIMBUS_PM_INACTIVE_V01 = 1,
  173. SLIMBUS_PM_ACTIVE_V01 = 2,
  174. SLIMBUS_PM_ENUM_TYPE_MAX_ENUM_VAL_V01 = INT_MAX,
  175. };
  176. enum slimbus_resp_enum_type_v01 {
  177. SLIMBUS_RESP_ENUM_TYPE_MIN_VAL_V01 = INT_MIN,
  178. SLIMBUS_RESP_SYNCHRONOUS_V01 = 1,
  179. SLIMBUS_RESP_ENUM_TYPE_MAX_VAL_V01 = INT_MAX,
  180. };
  181. struct slimbus_select_inst_req_msg_v01 {
  182. uint32_t instance;
  183. uint8_t mode_valid;
  184. enum slimbus_mode_enum_type_v01 mode;
  185. };
  186. struct slimbus_select_inst_resp_msg_v01 {
  187. struct qmi_response_type_v01 resp;
  188. };
  189. struct slimbus_power_req_msg_v01 {
  190. enum slimbus_pm_enum_type_v01 pm_req;
  191. uint8_t resp_type_valid;
  192. enum slimbus_resp_enum_type_v01 resp_type;
  193. };
  194. struct slimbus_power_resp_msg_v01 {
  195. struct qmi_response_type_v01 resp;
  196. };
  197. static const struct qmi_elem_info slimbus_select_inst_req_msg_v01_ei[] = {
  198. {
  199. .data_type = QMI_UNSIGNED_4_BYTE,
  200. .elem_len = 1,
  201. .elem_size = sizeof(uint32_t),
  202. .array_type = NO_ARRAY,
  203. .tlv_type = 0x01,
  204. .offset = offsetof(struct slimbus_select_inst_req_msg_v01,
  205. instance),
  206. .ei_array = NULL,
  207. },
  208. {
  209. .data_type = QMI_OPT_FLAG,
  210. .elem_len = 1,
  211. .elem_size = sizeof(uint8_t),
  212. .array_type = NO_ARRAY,
  213. .tlv_type = 0x10,
  214. .offset = offsetof(struct slimbus_select_inst_req_msg_v01,
  215. mode_valid),
  216. .ei_array = NULL,
  217. },
  218. {
  219. .data_type = QMI_UNSIGNED_4_BYTE,
  220. .elem_len = 1,
  221. .elem_size = sizeof(enum slimbus_mode_enum_type_v01),
  222. .array_type = NO_ARRAY,
  223. .tlv_type = 0x10,
  224. .offset = offsetof(struct slimbus_select_inst_req_msg_v01,
  225. mode),
  226. .ei_array = NULL,
  227. },
  228. {
  229. .data_type = QMI_EOTI,
  230. .elem_len = 0,
  231. .elem_size = 0,
  232. .array_type = NO_ARRAY,
  233. .tlv_type = 0x00,
  234. .offset = 0,
  235. .ei_array = NULL,
  236. },
  237. };
  238. static const struct qmi_elem_info slimbus_select_inst_resp_msg_v01_ei[] = {
  239. {
  240. .data_type = QMI_STRUCT,
  241. .elem_len = 1,
  242. .elem_size = sizeof(struct qmi_response_type_v01),
  243. .array_type = NO_ARRAY,
  244. .tlv_type = 0x02,
  245. .offset = offsetof(struct slimbus_select_inst_resp_msg_v01,
  246. resp),
  247. .ei_array = qmi_response_type_v01_ei,
  248. },
  249. {
  250. .data_type = QMI_EOTI,
  251. .elem_len = 0,
  252. .elem_size = 0,
  253. .array_type = NO_ARRAY,
  254. .tlv_type = 0x00,
  255. .offset = 0,
  256. .ei_array = NULL,
  257. },
  258. };
  259. static const struct qmi_elem_info slimbus_power_req_msg_v01_ei[] = {
  260. {
  261. .data_type = QMI_UNSIGNED_4_BYTE,
  262. .elem_len = 1,
  263. .elem_size = sizeof(enum slimbus_pm_enum_type_v01),
  264. .array_type = NO_ARRAY,
  265. .tlv_type = 0x01,
  266. .offset = offsetof(struct slimbus_power_req_msg_v01,
  267. pm_req),
  268. .ei_array = NULL,
  269. },
  270. {
  271. .data_type = QMI_OPT_FLAG,
  272. .elem_len = 1,
  273. .elem_size = sizeof(uint8_t),
  274. .array_type = NO_ARRAY,
  275. .tlv_type = 0x10,
  276. .offset = offsetof(struct slimbus_power_req_msg_v01,
  277. resp_type_valid),
  278. },
  279. {
  280. .data_type = QMI_SIGNED_4_BYTE_ENUM,
  281. .elem_len = 1,
  282. .elem_size = sizeof(enum slimbus_resp_enum_type_v01),
  283. .array_type = NO_ARRAY,
  284. .tlv_type = 0x10,
  285. .offset = offsetof(struct slimbus_power_req_msg_v01,
  286. resp_type),
  287. },
  288. {
  289. .data_type = QMI_EOTI,
  290. .elem_len = 0,
  291. .elem_size = 0,
  292. .array_type = NO_ARRAY,
  293. .tlv_type = 0x00,
  294. .offset = 0,
  295. .ei_array = NULL,
  296. },
  297. };
  298. static const struct qmi_elem_info slimbus_power_resp_msg_v01_ei[] = {
  299. {
  300. .data_type = QMI_STRUCT,
  301. .elem_len = 1,
  302. .elem_size = sizeof(struct qmi_response_type_v01),
  303. .array_type = NO_ARRAY,
  304. .tlv_type = 0x02,
  305. .offset = offsetof(struct slimbus_power_resp_msg_v01, resp),
  306. .ei_array = qmi_response_type_v01_ei,
  307. },
  308. {
  309. .data_type = QMI_EOTI,
  310. .elem_len = 0,
  311. .elem_size = 0,
  312. .array_type = NO_ARRAY,
  313. .tlv_type = 0x00,
  314. .offset = 0,
  315. .ei_array = NULL,
  316. },
  317. };
  318. static int qcom_slim_qmi_send_select_inst_req(struct qcom_slim_ngd_ctrl *ctrl,
  319. struct slimbus_select_inst_req_msg_v01 *req)
  320. {
  321. struct slimbus_select_inst_resp_msg_v01 resp = { { 0, 0 } };
  322. struct qmi_txn txn;
  323. int rc;
  324. rc = qmi_txn_init(ctrl->qmi.handle, &txn,
  325. slimbus_select_inst_resp_msg_v01_ei, &resp);
  326. if (rc < 0) {
  327. dev_err(ctrl->dev, "QMI TXN init fail: %d\n", rc);
  328. return rc;
  329. }
  330. rc = qmi_send_request(ctrl->qmi.handle, NULL, &txn,
  331. SLIMBUS_QMI_SELECT_INSTANCE_REQ_V01,
  332. SLIMBUS_QMI_SELECT_INSTANCE_REQ_MAX_MSG_LEN,
  333. slimbus_select_inst_req_msg_v01_ei, req);
  334. if (rc < 0) {
  335. dev_err(ctrl->dev, "QMI send req fail %d\n", rc);
  336. qmi_txn_cancel(&txn);
  337. return rc;
  338. }
  339. rc = qmi_txn_wait(&txn, SLIMBUS_QMI_RESP_TOUT);
  340. if (rc < 0) {
  341. dev_err(ctrl->dev, "QMI TXN wait fail: %d\n", rc);
  342. return rc;
  343. }
  344. /* Check the response */
  345. if (resp.resp.result != QMI_RESULT_SUCCESS_V01) {
  346. dev_err(ctrl->dev, "QMI request failed 0x%x\n",
  347. resp.resp.result);
  348. return -EREMOTEIO;
  349. }
  350. return 0;
  351. }
  352. static void qcom_slim_qmi_power_resp_cb(struct qmi_handle *handle,
  353. struct sockaddr_qrtr *sq,
  354. struct qmi_txn *txn, const void *data)
  355. {
  356. struct slimbus_power_resp_msg_v01 *resp;
  357. resp = (struct slimbus_power_resp_msg_v01 *)data;
  358. if (resp->resp.result != QMI_RESULT_SUCCESS_V01)
  359. pr_err("QMI power request failed 0x%x\n",
  360. resp->resp.result);
  361. complete(&txn->completion);
  362. }
  363. static int qcom_slim_qmi_send_power_request(struct qcom_slim_ngd_ctrl *ctrl,
  364. struct slimbus_power_req_msg_v01 *req)
  365. {
  366. struct slimbus_power_resp_msg_v01 resp = { { 0, 0 } };
  367. struct qmi_txn txn;
  368. int rc;
  369. rc = qmi_txn_init(ctrl->qmi.handle, &txn,
  370. slimbus_power_resp_msg_v01_ei, &resp);
  371. rc = qmi_send_request(ctrl->qmi.handle, NULL, &txn,
  372. SLIMBUS_QMI_POWER_REQ_V01,
  373. SLIMBUS_QMI_POWER_REQ_MAX_MSG_LEN,
  374. slimbus_power_req_msg_v01_ei, req);
  375. if (rc < 0) {
  376. dev_err(ctrl->dev, "QMI send req fail %d\n", rc);
  377. qmi_txn_cancel(&txn);
  378. return rc;
  379. }
  380. rc = qmi_txn_wait(&txn, SLIMBUS_QMI_RESP_TOUT);
  381. if (rc < 0) {
  382. dev_err(ctrl->dev, "QMI TXN wait fail: %d\n", rc);
  383. return rc;
  384. }
  385. /* Check the response */
  386. if (resp.resp.result != QMI_RESULT_SUCCESS_V01) {
  387. dev_err(ctrl->dev, "QMI request failed 0x%x\n",
  388. resp.resp.result);
  389. return -EREMOTEIO;
  390. }
  391. return 0;
  392. }
  393. static const struct qmi_msg_handler qcom_slim_qmi_msg_handlers[] = {
  394. {
  395. .type = QMI_RESPONSE,
  396. .msg_id = SLIMBUS_QMI_POWER_RESP_V01,
  397. .ei = slimbus_power_resp_msg_v01_ei,
  398. .decoded_size = sizeof(struct slimbus_power_resp_msg_v01),
  399. .fn = qcom_slim_qmi_power_resp_cb,
  400. },
  401. {}
  402. };
  403. static int qcom_slim_qmi_init(struct qcom_slim_ngd_ctrl *ctrl,
  404. bool apps_is_master)
  405. {
  406. struct slimbus_select_inst_req_msg_v01 req;
  407. struct qmi_handle *handle;
  408. int rc;
  409. handle = devm_kzalloc(ctrl->dev, sizeof(*handle), GFP_KERNEL);
  410. if (!handle)
  411. return -ENOMEM;
  412. rc = qmi_handle_init(handle, SLIMBUS_QMI_POWER_REQ_MAX_MSG_LEN,
  413. NULL, qcom_slim_qmi_msg_handlers);
  414. if (rc < 0) {
  415. dev_err(ctrl->dev, "QMI client init failed: %d\n", rc);
  416. goto qmi_handle_init_failed;
  417. }
  418. rc = kernel_connect(handle->sock,
  419. (struct sockaddr *)&ctrl->qmi.svc_info,
  420. sizeof(ctrl->qmi.svc_info), 0);
  421. if (rc < 0) {
  422. dev_err(ctrl->dev, "Remote Service connect failed: %d\n", rc);
  423. goto qmi_connect_to_service_failed;
  424. }
  425. /* Instance is 0 based */
  426. req.instance = (ctrl->ngd->id >> 1);
  427. req.mode_valid = 1;
  428. /* Mode indicates the role of the ADSP */
  429. if (apps_is_master)
  430. req.mode = SLIMBUS_MODE_SATELLITE_V01;
  431. else
  432. req.mode = SLIMBUS_MODE_MASTER_V01;
  433. ctrl->qmi.handle = handle;
  434. rc = qcom_slim_qmi_send_select_inst_req(ctrl, &req);
  435. if (rc) {
  436. dev_err(ctrl->dev, "failed to select h/w instance\n");
  437. goto qmi_select_instance_failed;
  438. }
  439. return 0;
  440. qmi_select_instance_failed:
  441. ctrl->qmi.handle = NULL;
  442. qmi_connect_to_service_failed:
  443. qmi_handle_release(handle);
  444. qmi_handle_init_failed:
  445. devm_kfree(ctrl->dev, handle);
  446. return rc;
  447. }
  448. static void qcom_slim_qmi_exit(struct qcom_slim_ngd_ctrl *ctrl)
  449. {
  450. if (!ctrl->qmi.handle)
  451. return;
  452. qmi_handle_release(ctrl->qmi.handle);
  453. devm_kfree(ctrl->dev, ctrl->qmi.handle);
  454. ctrl->qmi.handle = NULL;
  455. }
  456. static int qcom_slim_qmi_power_request(struct qcom_slim_ngd_ctrl *ctrl,
  457. bool active)
  458. {
  459. struct slimbus_power_req_msg_v01 req;
  460. if (active)
  461. req.pm_req = SLIMBUS_PM_ACTIVE_V01;
  462. else
  463. req.pm_req = SLIMBUS_PM_INACTIVE_V01;
  464. req.resp_type_valid = 0;
  465. return qcom_slim_qmi_send_power_request(ctrl, &req);
  466. }
  467. static u32 *qcom_slim_ngd_tx_msg_get(struct qcom_slim_ngd_ctrl *ctrl, int len,
  468. struct completion *comp)
  469. {
  470. struct qcom_slim_ngd_dma_desc *desc;
  471. unsigned long flags;
  472. spin_lock_irqsave(&ctrl->tx_buf_lock, flags);
  473. if ((ctrl->tx_tail + 1) % QCOM_SLIM_NGD_DESC_NUM == ctrl->tx_head) {
  474. spin_unlock_irqrestore(&ctrl->tx_buf_lock, flags);
  475. return NULL;
  476. }
  477. desc = &ctrl->txdesc[ctrl->tx_tail];
  478. desc->base = ctrl->tx_base + ctrl->tx_tail * SLIM_MSGQ_BUF_LEN;
  479. desc->comp = comp;
  480. ctrl->tx_tail = (ctrl->tx_tail + 1) % QCOM_SLIM_NGD_DESC_NUM;
  481. spin_unlock_irqrestore(&ctrl->tx_buf_lock, flags);
  482. return desc->base;
  483. }
  484. static void qcom_slim_ngd_tx_msg_dma_cb(void *args)
  485. {
  486. struct qcom_slim_ngd_dma_desc *desc = args;
  487. struct qcom_slim_ngd_ctrl *ctrl = desc->ctrl;
  488. unsigned long flags;
  489. spin_lock_irqsave(&ctrl->tx_buf_lock, flags);
  490. if (desc->comp) {
  491. complete(desc->comp);
  492. desc->comp = NULL;
  493. }
  494. ctrl->tx_head = (ctrl->tx_head + 1) % QCOM_SLIM_NGD_DESC_NUM;
  495. spin_unlock_irqrestore(&ctrl->tx_buf_lock, flags);
  496. }
  497. static int qcom_slim_ngd_tx_msg_post(struct qcom_slim_ngd_ctrl *ctrl,
  498. void *buf, int len)
  499. {
  500. struct qcom_slim_ngd_dma_desc *desc;
  501. unsigned long flags;
  502. int index, offset;
  503. spin_lock_irqsave(&ctrl->tx_buf_lock, flags);
  504. offset = buf - ctrl->tx_base;
  505. index = offset/SLIM_MSGQ_BUF_LEN;
  506. desc = &ctrl->txdesc[index];
  507. desc->phys = ctrl->tx_phys_base + offset;
  508. desc->base = ctrl->tx_base + offset;
  509. desc->ctrl = ctrl;
  510. len = (len + 3) & 0xfc;
  511. desc->desc = dmaengine_prep_slave_single(ctrl->dma_tx_channel,
  512. desc->phys, len,
  513. DMA_MEM_TO_DEV,
  514. DMA_PREP_INTERRUPT);
  515. if (!desc->desc) {
  516. dev_err(ctrl->dev, "unable to prepare channel\n");
  517. spin_unlock_irqrestore(&ctrl->tx_buf_lock, flags);
  518. return -EINVAL;
  519. }
  520. desc->desc->callback = qcom_slim_ngd_tx_msg_dma_cb;
  521. desc->desc->callback_param = desc;
  522. desc->desc->cookie = dmaengine_submit(desc->desc);
  523. dma_async_issue_pending(ctrl->dma_tx_channel);
  524. spin_unlock_irqrestore(&ctrl->tx_buf_lock, flags);
  525. return 0;
  526. }
  527. static void qcom_slim_ngd_rx(struct qcom_slim_ngd_ctrl *ctrl, u8 *buf)
  528. {
  529. u8 mc, mt, len;
  530. mt = SLIM_HEADER_GET_MT(buf[0]);
  531. len = SLIM_HEADER_GET_RL(buf[0]);
  532. mc = SLIM_HEADER_GET_MC(buf[1]);
  533. if (mc == SLIM_USR_MC_MASTER_CAPABILITY &&
  534. mt == SLIM_MSG_MT_SRC_REFERRED_USER)
  535. queue_work(ctrl->mwq, &ctrl->m_work);
  536. if (mc == SLIM_MSG_MC_REPLY_INFORMATION ||
  537. mc == SLIM_MSG_MC_REPLY_VALUE || (mc == SLIM_USR_MC_ADDR_REPLY &&
  538. mt == SLIM_MSG_MT_SRC_REFERRED_USER) ||
  539. (mc == SLIM_USR_MC_GENERIC_ACK &&
  540. mt == SLIM_MSG_MT_SRC_REFERRED_USER)) {
  541. slim_msg_response(&ctrl->ctrl, &buf[4], buf[3], len - 4);
  542. pm_runtime_mark_last_busy(ctrl->ctrl.dev);
  543. }
  544. }
  545. static void qcom_slim_ngd_rx_msgq_cb(void *args)
  546. {
  547. struct qcom_slim_ngd_dma_desc *desc = args;
  548. struct qcom_slim_ngd_ctrl *ctrl = desc->ctrl;
  549. qcom_slim_ngd_rx(ctrl, (u8 *)desc->base);
  550. /* Add descriptor back to the queue */
  551. desc->desc = dmaengine_prep_slave_single(ctrl->dma_rx_channel,
  552. desc->phys, SLIM_MSGQ_BUF_LEN,
  553. DMA_DEV_TO_MEM,
  554. DMA_PREP_INTERRUPT);
  555. if (!desc->desc) {
  556. dev_err(ctrl->dev, "Unable to prepare rx channel\n");
  557. return;
  558. }
  559. desc->desc->callback = qcom_slim_ngd_rx_msgq_cb;
  560. desc->desc->callback_param = desc;
  561. desc->desc->cookie = dmaengine_submit(desc->desc);
  562. dma_async_issue_pending(ctrl->dma_rx_channel);
  563. }
  564. static int qcom_slim_ngd_post_rx_msgq(struct qcom_slim_ngd_ctrl *ctrl)
  565. {
  566. struct qcom_slim_ngd_dma_desc *desc;
  567. int i;
  568. for (i = 0; i < QCOM_SLIM_NGD_DESC_NUM; i++) {
  569. desc = &ctrl->rx_desc[i];
  570. desc->phys = ctrl->rx_phys_base + i * SLIM_MSGQ_BUF_LEN;
  571. desc->ctrl = ctrl;
  572. desc->base = ctrl->rx_base + i * SLIM_MSGQ_BUF_LEN;
  573. desc->desc = dmaengine_prep_slave_single(ctrl->dma_rx_channel,
  574. desc->phys, SLIM_MSGQ_BUF_LEN,
  575. DMA_DEV_TO_MEM,
  576. DMA_PREP_INTERRUPT);
  577. if (!desc->desc) {
  578. dev_err(ctrl->dev, "Unable to prepare rx channel\n");
  579. return -EINVAL;
  580. }
  581. desc->desc->callback = qcom_slim_ngd_rx_msgq_cb;
  582. desc->desc->callback_param = desc;
  583. desc->desc->cookie = dmaengine_submit(desc->desc);
  584. }
  585. dma_async_issue_pending(ctrl->dma_rx_channel);
  586. return 0;
  587. }
  588. static int qcom_slim_ngd_init_rx_msgq(struct qcom_slim_ngd_ctrl *ctrl)
  589. {
  590. struct device *dev = ctrl->dev;
  591. int ret, size;
  592. ctrl->dma_rx_channel = dma_request_chan(dev, "rx");
  593. if (IS_ERR(ctrl->dma_rx_channel)) {
  594. dev_err(dev, "Failed to request RX dma channel");
  595. ret = PTR_ERR(ctrl->dma_rx_channel);
  596. ctrl->dma_rx_channel = NULL;
  597. return ret;
  598. }
  599. size = QCOM_SLIM_NGD_DESC_NUM * SLIM_MSGQ_BUF_LEN;
  600. ctrl->rx_base = dma_alloc_coherent(dev, size, &ctrl->rx_phys_base,
  601. GFP_KERNEL);
  602. if (!ctrl->rx_base) {
  603. ret = -ENOMEM;
  604. goto rel_rx;
  605. }
  606. ret = qcom_slim_ngd_post_rx_msgq(ctrl);
  607. if (ret) {
  608. dev_err(dev, "post_rx_msgq() failed 0x%x\n", ret);
  609. goto rx_post_err;
  610. }
  611. return 0;
  612. rx_post_err:
  613. dma_free_coherent(dev, size, ctrl->rx_base, ctrl->rx_phys_base);
  614. rel_rx:
  615. dma_release_channel(ctrl->dma_rx_channel);
  616. return ret;
  617. }
  618. static int qcom_slim_ngd_init_tx_msgq(struct qcom_slim_ngd_ctrl *ctrl)
  619. {
  620. struct device *dev = ctrl->dev;
  621. unsigned long flags;
  622. int ret = 0;
  623. int size;
  624. ctrl->dma_tx_channel = dma_request_chan(dev, "tx");
  625. if (IS_ERR(ctrl->dma_tx_channel)) {
  626. dev_err(dev, "Failed to request TX dma channel");
  627. ret = PTR_ERR(ctrl->dma_tx_channel);
  628. ctrl->dma_tx_channel = NULL;
  629. return ret;
  630. }
  631. size = ((QCOM_SLIM_NGD_DESC_NUM + 1) * SLIM_MSGQ_BUF_LEN);
  632. ctrl->tx_base = dma_alloc_coherent(dev, size, &ctrl->tx_phys_base,
  633. GFP_KERNEL);
  634. if (!ctrl->tx_base) {
  635. ret = -EINVAL;
  636. goto rel_tx;
  637. }
  638. spin_lock_irqsave(&ctrl->tx_buf_lock, flags);
  639. ctrl->tx_tail = 0;
  640. ctrl->tx_head = 0;
  641. spin_unlock_irqrestore(&ctrl->tx_buf_lock, flags);
  642. return 0;
  643. rel_tx:
  644. dma_release_channel(ctrl->dma_tx_channel);
  645. return ret;
  646. }
  647. static int qcom_slim_ngd_init_dma(struct qcom_slim_ngd_ctrl *ctrl)
  648. {
  649. int ret = 0;
  650. ret = qcom_slim_ngd_init_rx_msgq(ctrl);
  651. if (ret) {
  652. dev_err(ctrl->dev, "rx dma init failed\n");
  653. return ret;
  654. }
  655. ret = qcom_slim_ngd_init_tx_msgq(ctrl);
  656. if (ret)
  657. dev_err(ctrl->dev, "tx dma init failed\n");
  658. return ret;
  659. }
  660. static irqreturn_t qcom_slim_ngd_interrupt(int irq, void *d)
  661. {
  662. struct qcom_slim_ngd_ctrl *ctrl = d;
  663. void __iomem *base = ctrl->ngd->base;
  664. u32 stat;
  665. if (pm_runtime_suspended(ctrl->ctrl.dev)) {
  666. dev_warn_once(ctrl->dev, "Interrupt received while suspended\n");
  667. return IRQ_NONE;
  668. }
  669. stat = readl(base + NGD_INT_STAT);
  670. if ((stat & NGD_INT_MSG_BUF_CONTE) ||
  671. (stat & NGD_INT_MSG_TX_INVAL) || (stat & NGD_INT_DEV_ERR) ||
  672. (stat & NGD_INT_TX_NACKED_2)) {
  673. dev_err(ctrl->dev, "Error Interrupt received 0x%x\n", stat);
  674. }
  675. writel(stat, base + NGD_INT_CLR);
  676. return IRQ_HANDLED;
  677. }
  678. static int qcom_slim_ngd_xfer_msg(struct slim_controller *sctrl,
  679. struct slim_msg_txn *txn)
  680. {
  681. struct qcom_slim_ngd_ctrl *ctrl = dev_get_drvdata(sctrl->dev);
  682. DECLARE_COMPLETION_ONSTACK(tx_sent);
  683. DECLARE_COMPLETION_ONSTACK(done);
  684. int ret, i;
  685. unsigned long time_left;
  686. u8 wbuf[SLIM_MSGQ_BUF_LEN];
  687. u8 rbuf[SLIM_MSGQ_BUF_LEN];
  688. u32 *pbuf;
  689. u8 *puc;
  690. u8 la = txn->la;
  691. bool usr_msg = false;
  692. if (txn->mt == SLIM_MSG_MT_CORE &&
  693. (txn->mc >= SLIM_MSG_MC_BEGIN_RECONFIGURATION &&
  694. txn->mc <= SLIM_MSG_MC_RECONFIGURE_NOW))
  695. return 0;
  696. if (txn->dt == SLIM_MSG_DEST_ENUMADDR)
  697. return -EPROTONOSUPPORT;
  698. if (txn->msg->num_bytes > SLIM_MSGQ_BUF_LEN ||
  699. txn->rl > SLIM_MSGQ_BUF_LEN) {
  700. dev_err(ctrl->dev, "msg exceeds HW limit\n");
  701. return -EINVAL;
  702. }
  703. pbuf = qcom_slim_ngd_tx_msg_get(ctrl, txn->rl, &tx_sent);
  704. if (!pbuf) {
  705. dev_err(ctrl->dev, "Message buffer unavailable\n");
  706. return -ENOMEM;
  707. }
  708. if (txn->mt == SLIM_MSG_MT_CORE &&
  709. (txn->mc == SLIM_MSG_MC_CONNECT_SOURCE ||
  710. txn->mc == SLIM_MSG_MC_CONNECT_SINK ||
  711. txn->mc == SLIM_MSG_MC_DISCONNECT_PORT)) {
  712. txn->mt = SLIM_MSG_MT_DEST_REFERRED_USER;
  713. switch (txn->mc) {
  714. case SLIM_MSG_MC_CONNECT_SOURCE:
  715. txn->mc = SLIM_USR_MC_CONNECT_SRC;
  716. break;
  717. case SLIM_MSG_MC_CONNECT_SINK:
  718. txn->mc = SLIM_USR_MC_CONNECT_SINK;
  719. break;
  720. case SLIM_MSG_MC_DISCONNECT_PORT:
  721. txn->mc = SLIM_USR_MC_DISCONNECT_PORT;
  722. break;
  723. default:
  724. return -EINVAL;
  725. }
  726. usr_msg = true;
  727. i = 0;
  728. wbuf[i++] = txn->la;
  729. la = SLIM_LA_MGR;
  730. wbuf[i++] = txn->msg->wbuf[0];
  731. if (txn->mc != SLIM_USR_MC_DISCONNECT_PORT)
  732. wbuf[i++] = txn->msg->wbuf[1];
  733. txn->comp = &done;
  734. ret = slim_alloc_txn_tid(sctrl, txn);
  735. if (ret) {
  736. dev_err(ctrl->dev, "Unable to allocate TID\n");
  737. return ret;
  738. }
  739. wbuf[i++] = txn->tid;
  740. txn->msg->num_bytes = i;
  741. txn->msg->wbuf = wbuf;
  742. txn->msg->rbuf = rbuf;
  743. txn->rl = txn->msg->num_bytes + 4;
  744. }
  745. /* HW expects length field to be excluded */
  746. txn->rl--;
  747. puc = (u8 *)pbuf;
  748. *pbuf = 0;
  749. if (txn->dt == SLIM_MSG_DEST_LOGICALADDR) {
  750. *pbuf = SLIM_MSG_ASM_FIRST_WORD(txn->rl, txn->mt, txn->mc, 0,
  751. la);
  752. puc += 3;
  753. } else {
  754. *pbuf = SLIM_MSG_ASM_FIRST_WORD(txn->rl, txn->mt, txn->mc, 1,
  755. la);
  756. puc += 2;
  757. }
  758. if (slim_tid_txn(txn->mt, txn->mc))
  759. *(puc++) = txn->tid;
  760. if (slim_ec_txn(txn->mt, txn->mc)) {
  761. *(puc++) = (txn->ec & 0xFF);
  762. *(puc++) = (txn->ec >> 8) & 0xFF;
  763. }
  764. if (txn->msg && txn->msg->wbuf)
  765. memcpy(puc, txn->msg->wbuf, txn->msg->num_bytes);
  766. mutex_lock(&ctrl->tx_lock);
  767. ret = qcom_slim_ngd_tx_msg_post(ctrl, pbuf, txn->rl);
  768. if (ret) {
  769. mutex_unlock(&ctrl->tx_lock);
  770. return ret;
  771. }
  772. time_left = wait_for_completion_timeout(&tx_sent, HZ);
  773. if (!time_left) {
  774. dev_err(sctrl->dev, "TX timed out:MC:0x%x,mt:0x%x", txn->mc,
  775. txn->mt);
  776. mutex_unlock(&ctrl->tx_lock);
  777. return -ETIMEDOUT;
  778. }
  779. if (usr_msg) {
  780. time_left = wait_for_completion_timeout(&done, HZ);
  781. if (!time_left) {
  782. dev_err(sctrl->dev, "TX timed out:MC:0x%x,mt:0x%x",
  783. txn->mc, txn->mt);
  784. mutex_unlock(&ctrl->tx_lock);
  785. return -ETIMEDOUT;
  786. }
  787. }
  788. mutex_unlock(&ctrl->tx_lock);
  789. return 0;
  790. }
  791. static int qcom_slim_ngd_xfer_msg_sync(struct slim_controller *ctrl,
  792. struct slim_msg_txn *txn)
  793. {
  794. DECLARE_COMPLETION_ONSTACK(done);
  795. int ret;
  796. unsigned long time_left;
  797. ret = pm_runtime_get_sync(ctrl->dev);
  798. if (ret < 0)
  799. goto pm_put;
  800. txn->comp = &done;
  801. ret = qcom_slim_ngd_xfer_msg(ctrl, txn);
  802. if (ret)
  803. goto pm_put;
  804. time_left = wait_for_completion_timeout(&done, HZ);
  805. if (!time_left) {
  806. dev_err(ctrl->dev, "TX timed out:MC:0x%x,mt:0x%x", txn->mc,
  807. txn->mt);
  808. ret = -ETIMEDOUT;
  809. goto pm_put;
  810. }
  811. return 0;
  812. pm_put:
  813. pm_runtime_put(ctrl->dev);
  814. return ret;
  815. }
  816. static int qcom_slim_calc_coef(struct slim_stream_runtime *rt, int *exp)
  817. {
  818. struct slim_controller *ctrl = rt->dev->ctrl;
  819. int coef;
  820. if (rt->ratem * ctrl->a_framer->superfreq < rt->rate)
  821. rt->ratem++;
  822. coef = rt->ratem;
  823. *exp = 0;
  824. /*
  825. * CRM = Cx(2^E) is the formula we are using.
  826. * Here C is the coffecient and E is the exponent.
  827. * CRM is the Channel Rate Multiplier.
  828. * Coefficeint should be either 1 or 3 and exponenet
  829. * should be an integer between 0 to 9, inclusive.
  830. */
  831. while (1) {
  832. while ((coef & 0x1) != 0x1) {
  833. coef >>= 1;
  834. *exp = *exp + 1;
  835. }
  836. if (coef <= 3)
  837. break;
  838. coef++;
  839. }
  840. /*
  841. * we rely on the coef value (1 or 3) to set a bit
  842. * in the slimbus message packet. This bit is
  843. * BIT(5) which is the segment rate coefficient.
  844. */
  845. if (coef == 1) {
  846. if (*exp > 9)
  847. return -EIO;
  848. coef = 0;
  849. } else {
  850. if (*exp > 8)
  851. return -EIO;
  852. coef = 1;
  853. }
  854. return coef;
  855. }
  856. static int qcom_slim_ngd_enable_stream(struct slim_stream_runtime *rt)
  857. {
  858. struct slim_device *sdev = rt->dev;
  859. struct slim_controller *ctrl = sdev->ctrl;
  860. struct slim_val_inf msg = {0};
  861. u8 wbuf[SLIM_MSGQ_BUF_LEN];
  862. u8 rbuf[SLIM_MSGQ_BUF_LEN];
  863. struct slim_msg_txn txn = {0,};
  864. int i, ret;
  865. txn.mt = SLIM_MSG_MT_DEST_REFERRED_USER;
  866. txn.dt = SLIM_MSG_DEST_LOGICALADDR;
  867. txn.la = SLIM_LA_MGR;
  868. txn.ec = 0;
  869. txn.msg = &msg;
  870. txn.msg->num_bytes = 0;
  871. txn.msg->wbuf = wbuf;
  872. txn.msg->rbuf = rbuf;
  873. for (i = 0; i < rt->num_ports; i++) {
  874. struct slim_port *port = &rt->ports[i];
  875. if (txn.msg->num_bytes == 0) {
  876. int exp = 0, coef = 0;
  877. wbuf[txn.msg->num_bytes++] = sdev->laddr;
  878. wbuf[txn.msg->num_bytes] = rt->bps >> 2 |
  879. (port->ch.aux_fmt << 6);
  880. /* calculate coef dynamically */
  881. coef = qcom_slim_calc_coef(rt, &exp);
  882. if (coef < 0) {
  883. dev_err(&sdev->dev,
  884. "%s: error calculating coef %d\n", __func__,
  885. coef);
  886. return -EIO;
  887. }
  888. if (coef)
  889. wbuf[txn.msg->num_bytes] |= BIT(5);
  890. txn.msg->num_bytes++;
  891. wbuf[txn.msg->num_bytes++] = exp << 4 | rt->prot;
  892. if (rt->prot == SLIM_PROTO_ISO)
  893. wbuf[txn.msg->num_bytes++] =
  894. port->ch.prrate |
  895. SLIM_CHANNEL_CONTENT_FL;
  896. else
  897. wbuf[txn.msg->num_bytes++] = port->ch.prrate;
  898. ret = slim_alloc_txn_tid(ctrl, &txn);
  899. if (ret) {
  900. dev_err(&sdev->dev, "Fail to allocate TID\n");
  901. return -ENXIO;
  902. }
  903. wbuf[txn.msg->num_bytes++] = txn.tid;
  904. }
  905. wbuf[txn.msg->num_bytes++] = port->ch.id;
  906. }
  907. txn.mc = SLIM_USR_MC_DEF_ACT_CHAN;
  908. txn.rl = txn.msg->num_bytes + 4;
  909. ret = qcom_slim_ngd_xfer_msg_sync(ctrl, &txn);
  910. if (ret) {
  911. slim_free_txn_tid(ctrl, &txn);
  912. dev_err(&sdev->dev, "TX timed out:MC:0x%x,mt:0x%x", txn.mc,
  913. txn.mt);
  914. return ret;
  915. }
  916. txn.mc = SLIM_USR_MC_RECONFIG_NOW;
  917. txn.msg->num_bytes = 2;
  918. wbuf[1] = sdev->laddr;
  919. txn.rl = txn.msg->num_bytes + 4;
  920. ret = slim_alloc_txn_tid(ctrl, &txn);
  921. if (ret) {
  922. dev_err(ctrl->dev, "Fail to allocate TID\n");
  923. return ret;
  924. }
  925. wbuf[0] = txn.tid;
  926. ret = qcom_slim_ngd_xfer_msg_sync(ctrl, &txn);
  927. if (ret) {
  928. slim_free_txn_tid(ctrl, &txn);
  929. dev_err(&sdev->dev, "TX timed out:MC:0x%x,mt:0x%x", txn.mc,
  930. txn.mt);
  931. }
  932. return ret;
  933. }
  934. static int qcom_slim_ngd_get_laddr(struct slim_controller *ctrl,
  935. struct slim_eaddr *ea, u8 *laddr)
  936. {
  937. struct slim_val_inf msg = {0};
  938. u8 failed_ea[6] = {0, 0, 0, 0, 0, 0};
  939. struct slim_msg_txn txn;
  940. u8 wbuf[10] = {0};
  941. u8 rbuf[10] = {0};
  942. int ret;
  943. txn.mt = SLIM_MSG_MT_DEST_REFERRED_USER;
  944. txn.dt = SLIM_MSG_DEST_LOGICALADDR;
  945. txn.la = SLIM_LA_MGR;
  946. txn.ec = 0;
  947. txn.mc = SLIM_USR_MC_ADDR_QUERY;
  948. txn.rl = 11;
  949. txn.msg = &msg;
  950. txn.msg->num_bytes = 7;
  951. txn.msg->wbuf = wbuf;
  952. txn.msg->rbuf = rbuf;
  953. ret = slim_alloc_txn_tid(ctrl, &txn);
  954. if (ret < 0)
  955. return ret;
  956. wbuf[0] = (u8)txn.tid;
  957. memcpy(&wbuf[1], ea, sizeof(*ea));
  958. ret = qcom_slim_ngd_xfer_msg_sync(ctrl, &txn);
  959. if (ret) {
  960. slim_free_txn_tid(ctrl, &txn);
  961. return ret;
  962. }
  963. if (!memcmp(rbuf, failed_ea, 6))
  964. return -ENXIO;
  965. *laddr = rbuf[6];
  966. return ret;
  967. }
  968. static int qcom_slim_ngd_exit_dma(struct qcom_slim_ngd_ctrl *ctrl)
  969. {
  970. if (ctrl->dma_rx_channel) {
  971. dmaengine_terminate_sync(ctrl->dma_rx_channel);
  972. dma_release_channel(ctrl->dma_rx_channel);
  973. }
  974. if (ctrl->dma_tx_channel) {
  975. dmaengine_terminate_sync(ctrl->dma_tx_channel);
  976. dma_release_channel(ctrl->dma_tx_channel);
  977. }
  978. ctrl->dma_tx_channel = ctrl->dma_rx_channel = NULL;
  979. return 0;
  980. }
  981. static void qcom_slim_ngd_setup(struct qcom_slim_ngd_ctrl *ctrl)
  982. {
  983. u32 cfg = readl_relaxed(ctrl->ngd->base);
  984. if (ctrl->state == QCOM_SLIM_NGD_CTRL_DOWN ||
  985. ctrl->state == QCOM_SLIM_NGD_CTRL_ASLEEP)
  986. qcom_slim_ngd_init_dma(ctrl);
  987. /* By default enable message queues */
  988. cfg |= NGD_CFG_RX_MSGQ_EN;
  989. cfg |= NGD_CFG_TX_MSGQ_EN;
  990. /* Enable NGD if it's not already enabled*/
  991. if (!(cfg & NGD_CFG_ENABLE))
  992. cfg |= NGD_CFG_ENABLE;
  993. writel_relaxed(cfg, ctrl->ngd->base);
  994. }
  995. static int qcom_slim_ngd_power_up(struct qcom_slim_ngd_ctrl *ctrl)
  996. {
  997. enum qcom_slim_ngd_state cur_state = ctrl->state;
  998. struct qcom_slim_ngd *ngd = ctrl->ngd;
  999. u32 laddr, rx_msgq;
  1000. int ret = 0;
  1001. unsigned long time_left;
  1002. if (ctrl->state == QCOM_SLIM_NGD_CTRL_DOWN) {
  1003. time_left = wait_for_completion_timeout(&ctrl->qmi.qmi_comp, HZ);
  1004. if (!time_left)
  1005. return -EREMOTEIO;
  1006. }
  1007. if (ctrl->state == QCOM_SLIM_NGD_CTRL_ASLEEP ||
  1008. ctrl->state == QCOM_SLIM_NGD_CTRL_DOWN) {
  1009. ret = qcom_slim_qmi_power_request(ctrl, true);
  1010. if (ret) {
  1011. dev_err(ctrl->dev, "SLIM QMI power request failed:%d\n",
  1012. ret);
  1013. return ret;
  1014. }
  1015. }
  1016. ctrl->ver = readl_relaxed(ctrl->base);
  1017. /* Version info in 16 MSbits */
  1018. ctrl->ver >>= 16;
  1019. laddr = readl_relaxed(ngd->base + NGD_STATUS);
  1020. if (laddr & NGD_LADDR) {
  1021. /*
  1022. * external MDM restart case where ADSP itself was active framer
  1023. * For example, modem restarted when playback was active
  1024. */
  1025. if (cur_state == QCOM_SLIM_NGD_CTRL_AWAKE) {
  1026. dev_info(ctrl->dev, "Subsys restart: ADSP active framer\n");
  1027. return 0;
  1028. }
  1029. qcom_slim_ngd_setup(ctrl);
  1030. return 0;
  1031. }
  1032. /*
  1033. * Reinitialize only when registers are not retained or when enumeration
  1034. * is lost for ngd.
  1035. */
  1036. reinit_completion(&ctrl->reconf);
  1037. writel_relaxed(DEF_NGD_INT_MASK, ngd->base + NGD_INT_EN);
  1038. rx_msgq = readl_relaxed(ngd->base + NGD_RX_MSGQ_CFG);
  1039. writel_relaxed(rx_msgq|SLIM_RX_MSGQ_TIMEOUT_VAL,
  1040. ngd->base + NGD_RX_MSGQ_CFG);
  1041. qcom_slim_ngd_setup(ctrl);
  1042. time_left = wait_for_completion_timeout(&ctrl->reconf, HZ);
  1043. if (!time_left) {
  1044. dev_err(ctrl->dev, "capability exchange timed-out\n");
  1045. return -ETIMEDOUT;
  1046. }
  1047. return 0;
  1048. }
  1049. static void qcom_slim_ngd_notify_slaves(struct qcom_slim_ngd_ctrl *ctrl)
  1050. {
  1051. struct slim_device *sbdev;
  1052. struct device_node *node;
  1053. for_each_child_of_node(ctrl->ngd->pdev->dev.of_node, node) {
  1054. sbdev = of_slim_get_device(&ctrl->ctrl, node);
  1055. if (!sbdev)
  1056. continue;
  1057. if (slim_get_logical_addr(sbdev))
  1058. dev_err(ctrl->dev, "Failed to get logical address\n");
  1059. }
  1060. }
  1061. static void qcom_slim_ngd_master_worker(struct work_struct *work)
  1062. {
  1063. struct qcom_slim_ngd_ctrl *ctrl;
  1064. struct slim_msg_txn txn;
  1065. struct slim_val_inf msg = {0};
  1066. int retries = 0;
  1067. u8 wbuf[8];
  1068. int ret = 0;
  1069. ctrl = container_of(work, struct qcom_slim_ngd_ctrl, m_work);
  1070. txn.dt = SLIM_MSG_DEST_LOGICALADDR;
  1071. txn.ec = 0;
  1072. txn.mc = SLIM_USR_MC_REPORT_SATELLITE;
  1073. txn.mt = SLIM_MSG_MT_SRC_REFERRED_USER;
  1074. txn.la = SLIM_LA_MGR;
  1075. wbuf[0] = SAT_MAGIC_LSB;
  1076. wbuf[1] = SAT_MAGIC_MSB;
  1077. wbuf[2] = SAT_MSG_VER;
  1078. wbuf[3] = SAT_MSG_PROT;
  1079. txn.msg = &msg;
  1080. txn.msg->wbuf = wbuf;
  1081. txn.msg->num_bytes = 4;
  1082. txn.rl = 8;
  1083. dev_info(ctrl->dev, "SLIM SAT: Rcvd master capability\n");
  1084. capability_retry:
  1085. ret = qcom_slim_ngd_xfer_msg(&ctrl->ctrl, &txn);
  1086. if (!ret) {
  1087. if (ctrl->state >= QCOM_SLIM_NGD_CTRL_ASLEEP)
  1088. complete(&ctrl->reconf);
  1089. else
  1090. dev_err(ctrl->dev, "unexpected state:%d\n",
  1091. ctrl->state);
  1092. if (ctrl->state == QCOM_SLIM_NGD_CTRL_DOWN)
  1093. qcom_slim_ngd_notify_slaves(ctrl);
  1094. } else if (ret == -EIO) {
  1095. dev_err(ctrl->dev, "capability message NACKed, retrying\n");
  1096. if (retries < INIT_MX_RETRIES) {
  1097. msleep(DEF_RETRY_MS);
  1098. retries++;
  1099. goto capability_retry;
  1100. }
  1101. } else {
  1102. dev_err(ctrl->dev, "SLIM: capability TX failed:%d\n", ret);
  1103. }
  1104. }
  1105. static int qcom_slim_ngd_update_device_status(struct device *dev, void *null)
  1106. {
  1107. slim_report_absent(to_slim_device(dev));
  1108. return 0;
  1109. }
  1110. static int qcom_slim_ngd_runtime_resume(struct device *dev)
  1111. {
  1112. struct qcom_slim_ngd_ctrl *ctrl = dev_get_drvdata(dev);
  1113. int ret = 0;
  1114. if (!ctrl->qmi.handle)
  1115. return 0;
  1116. if (ctrl->state >= QCOM_SLIM_NGD_CTRL_ASLEEP)
  1117. ret = qcom_slim_ngd_power_up(ctrl);
  1118. if (ret) {
  1119. /* Did SSR cause this power up failure */
  1120. if (ctrl->state != QCOM_SLIM_NGD_CTRL_DOWN)
  1121. ctrl->state = QCOM_SLIM_NGD_CTRL_ASLEEP;
  1122. else
  1123. dev_err(ctrl->dev, "HW wakeup attempt during SSR\n");
  1124. } else {
  1125. ctrl->state = QCOM_SLIM_NGD_CTRL_AWAKE;
  1126. }
  1127. return 0;
  1128. }
  1129. static int qcom_slim_ngd_enable(struct qcom_slim_ngd_ctrl *ctrl, bool enable)
  1130. {
  1131. if (enable) {
  1132. int ret = qcom_slim_qmi_init(ctrl, false);
  1133. if (ret) {
  1134. dev_err(ctrl->dev, "qmi init fail, ret:%d, state:%d\n",
  1135. ret, ctrl->state);
  1136. return ret;
  1137. }
  1138. /* controller state should be in sync with framework state */
  1139. complete(&ctrl->qmi.qmi_comp);
  1140. if (!pm_runtime_enabled(ctrl->ctrl.dev) ||
  1141. !pm_runtime_suspended(ctrl->ctrl.dev))
  1142. qcom_slim_ngd_runtime_resume(ctrl->ctrl.dev);
  1143. else
  1144. pm_runtime_resume(ctrl->ctrl.dev);
  1145. pm_runtime_mark_last_busy(ctrl->ctrl.dev);
  1146. pm_runtime_put(ctrl->ctrl.dev);
  1147. ret = slim_register_controller(&ctrl->ctrl);
  1148. if (ret) {
  1149. dev_err(ctrl->dev, "error adding slim controller\n");
  1150. return ret;
  1151. }
  1152. dev_info(ctrl->dev, "SLIM controller Registered\n");
  1153. } else {
  1154. qcom_slim_qmi_exit(ctrl);
  1155. slim_unregister_controller(&ctrl->ctrl);
  1156. }
  1157. return 0;
  1158. }
  1159. static int qcom_slim_ngd_qmi_new_server(struct qmi_handle *hdl,
  1160. struct qmi_service *service)
  1161. {
  1162. struct qcom_slim_ngd_qmi *qmi =
  1163. container_of(hdl, struct qcom_slim_ngd_qmi, svc_event_hdl);
  1164. struct qcom_slim_ngd_ctrl *ctrl =
  1165. container_of(qmi, struct qcom_slim_ngd_ctrl, qmi);
  1166. qmi->svc_info.sq_family = AF_QIPCRTR;
  1167. qmi->svc_info.sq_node = service->node;
  1168. qmi->svc_info.sq_port = service->port;
  1169. complete(&ctrl->qmi_up);
  1170. return 0;
  1171. }
  1172. static void qcom_slim_ngd_qmi_del_server(struct qmi_handle *hdl,
  1173. struct qmi_service *service)
  1174. {
  1175. struct qcom_slim_ngd_qmi *qmi =
  1176. container_of(hdl, struct qcom_slim_ngd_qmi, svc_event_hdl);
  1177. struct qcom_slim_ngd_ctrl *ctrl =
  1178. container_of(qmi, struct qcom_slim_ngd_ctrl, qmi);
  1179. reinit_completion(&ctrl->qmi_up);
  1180. qmi->svc_info.sq_node = 0;
  1181. qmi->svc_info.sq_port = 0;
  1182. }
  1183. static const struct qmi_ops qcom_slim_ngd_qmi_svc_event_ops = {
  1184. .new_server = qcom_slim_ngd_qmi_new_server,
  1185. .del_server = qcom_slim_ngd_qmi_del_server,
  1186. };
  1187. static int qcom_slim_ngd_qmi_svc_event_init(struct qcom_slim_ngd_ctrl *ctrl)
  1188. {
  1189. struct qcom_slim_ngd_qmi *qmi = &ctrl->qmi;
  1190. int ret;
  1191. ret = qmi_handle_init(&qmi->svc_event_hdl, 0,
  1192. &qcom_slim_ngd_qmi_svc_event_ops, NULL);
  1193. if (ret < 0) {
  1194. dev_err(ctrl->dev, "qmi_handle_init failed: %d\n", ret);
  1195. return ret;
  1196. }
  1197. ret = qmi_add_lookup(&qmi->svc_event_hdl, SLIMBUS_QMI_SVC_ID,
  1198. SLIMBUS_QMI_SVC_V1, SLIMBUS_QMI_INS_ID);
  1199. if (ret < 0) {
  1200. dev_err(ctrl->dev, "qmi_add_lookup failed: %d\n", ret);
  1201. qmi_handle_release(&qmi->svc_event_hdl);
  1202. }
  1203. return ret;
  1204. }
  1205. static void qcom_slim_ngd_qmi_svc_event_deinit(struct qcom_slim_ngd_qmi *qmi)
  1206. {
  1207. qmi_handle_release(&qmi->svc_event_hdl);
  1208. }
  1209. static struct platform_driver qcom_slim_ngd_driver;
  1210. #define QCOM_SLIM_NGD_DRV_NAME "qcom,slim-ngd"
  1211. static const struct of_device_id qcom_slim_ngd_dt_match[] = {
  1212. {
  1213. .compatible = "qcom,slim-ngd-v1.5.0",
  1214. .data = &ngd_v1_5_offset_info,
  1215. },{
  1216. .compatible = "qcom,slim-ngd-v2.1.0",
  1217. .data = &ngd_v1_5_offset_info,
  1218. },
  1219. {}
  1220. };
  1221. MODULE_DEVICE_TABLE(of, qcom_slim_ngd_dt_match);
  1222. static void qcom_slim_ngd_down(struct qcom_slim_ngd_ctrl *ctrl)
  1223. {
  1224. mutex_lock(&ctrl->ssr_lock);
  1225. device_for_each_child(ctrl->ctrl.dev, NULL,
  1226. qcom_slim_ngd_update_device_status);
  1227. qcom_slim_ngd_enable(ctrl, false);
  1228. mutex_unlock(&ctrl->ssr_lock);
  1229. }
  1230. static void qcom_slim_ngd_up_worker(struct work_struct *work)
  1231. {
  1232. struct qcom_slim_ngd_ctrl *ctrl;
  1233. ctrl = container_of(work, struct qcom_slim_ngd_ctrl, ngd_up_work);
  1234. /* Make sure qmi service is up before continuing */
  1235. if (!wait_for_completion_interruptible_timeout(&ctrl->qmi_up,
  1236. msecs_to_jiffies(MSEC_PER_SEC))) {
  1237. dev_err(ctrl->dev, "QMI wait timeout\n");
  1238. return;
  1239. }
  1240. mutex_lock(&ctrl->ssr_lock);
  1241. qcom_slim_ngd_enable(ctrl, true);
  1242. mutex_unlock(&ctrl->ssr_lock);
  1243. }
  1244. static int qcom_slim_ngd_ssr_pdr_notify(struct qcom_slim_ngd_ctrl *ctrl,
  1245. unsigned long action)
  1246. {
  1247. switch (action) {
  1248. case QCOM_SSR_BEFORE_SHUTDOWN:
  1249. case SERVREG_SERVICE_STATE_DOWN:
  1250. /* Make sure the last dma xfer is finished */
  1251. mutex_lock(&ctrl->tx_lock);
  1252. if (ctrl->state != QCOM_SLIM_NGD_CTRL_DOWN) {
  1253. pm_runtime_get_noresume(ctrl->ctrl.dev);
  1254. ctrl->state = QCOM_SLIM_NGD_CTRL_DOWN;
  1255. qcom_slim_ngd_down(ctrl);
  1256. qcom_slim_ngd_exit_dma(ctrl);
  1257. }
  1258. mutex_unlock(&ctrl->tx_lock);
  1259. break;
  1260. case QCOM_SSR_AFTER_POWERUP:
  1261. case SERVREG_SERVICE_STATE_UP:
  1262. schedule_work(&ctrl->ngd_up_work);
  1263. break;
  1264. default:
  1265. break;
  1266. }
  1267. return NOTIFY_OK;
  1268. }
  1269. static int qcom_slim_ngd_ssr_notify(struct notifier_block *nb,
  1270. unsigned long action,
  1271. void *data)
  1272. {
  1273. struct qcom_slim_ngd_ctrl *ctrl = container_of(nb,
  1274. struct qcom_slim_ngd_ctrl, nb);
  1275. return qcom_slim_ngd_ssr_pdr_notify(ctrl, action);
  1276. }
  1277. static void slim_pd_status(int state, char *svc_path, void *priv)
  1278. {
  1279. struct qcom_slim_ngd_ctrl *ctrl = (struct qcom_slim_ngd_ctrl *)priv;
  1280. qcom_slim_ngd_ssr_pdr_notify(ctrl, state);
  1281. }
  1282. static int of_qcom_slim_ngd_register(struct device *parent,
  1283. struct qcom_slim_ngd_ctrl *ctrl)
  1284. {
  1285. const struct ngd_reg_offset_data *data;
  1286. struct qcom_slim_ngd *ngd;
  1287. const struct of_device_id *match;
  1288. struct device_node *node;
  1289. u32 id;
  1290. int ret;
  1291. match = of_match_node(qcom_slim_ngd_dt_match, parent->of_node);
  1292. data = match->data;
  1293. for_each_available_child_of_node(parent->of_node, node) {
  1294. if (of_property_read_u32(node, "reg", &id))
  1295. continue;
  1296. ngd = kzalloc(sizeof(*ngd), GFP_KERNEL);
  1297. if (!ngd) {
  1298. of_node_put(node);
  1299. return -ENOMEM;
  1300. }
  1301. ngd->pdev = platform_device_alloc(QCOM_SLIM_NGD_DRV_NAME, id);
  1302. if (!ngd->pdev) {
  1303. kfree(ngd);
  1304. of_node_put(node);
  1305. return -ENOMEM;
  1306. }
  1307. ngd->id = id;
  1308. ngd->pdev->dev.parent = parent;
  1309. ret = driver_set_override(&ngd->pdev->dev,
  1310. &ngd->pdev->driver_override,
  1311. QCOM_SLIM_NGD_DRV_NAME,
  1312. strlen(QCOM_SLIM_NGD_DRV_NAME));
  1313. if (ret) {
  1314. platform_device_put(ngd->pdev);
  1315. kfree(ngd);
  1316. of_node_put(node);
  1317. return ret;
  1318. }
  1319. ngd->pdev->dev.of_node = node;
  1320. ctrl->ngd = ngd;
  1321. ret = platform_device_add(ngd->pdev);
  1322. if (ret) {
  1323. platform_device_put(ngd->pdev);
  1324. kfree(ngd);
  1325. of_node_put(node);
  1326. return ret;
  1327. }
  1328. ngd->base = ctrl->base + ngd->id * data->offset +
  1329. (ngd->id - 1) * data->size;
  1330. return 0;
  1331. }
  1332. return -ENODEV;
  1333. }
  1334. static int qcom_slim_ngd_probe(struct platform_device *pdev)
  1335. {
  1336. struct device *dev = &pdev->dev;
  1337. struct qcom_slim_ngd_ctrl *ctrl = dev_get_drvdata(dev->parent);
  1338. int ret;
  1339. ctrl->ctrl.dev = dev;
  1340. platform_set_drvdata(pdev, ctrl);
  1341. pm_runtime_use_autosuspend(dev);
  1342. pm_runtime_set_autosuspend_delay(dev, 100);
  1343. pm_runtime_set_suspended(dev);
  1344. pm_runtime_enable(dev);
  1345. pm_runtime_get_noresume(dev);
  1346. ret = qcom_slim_ngd_qmi_svc_event_init(ctrl);
  1347. if (ret) {
  1348. dev_err(&pdev->dev, "QMI service registration failed:%d", ret);
  1349. return ret;
  1350. }
  1351. INIT_WORK(&ctrl->m_work, qcom_slim_ngd_master_worker);
  1352. INIT_WORK(&ctrl->ngd_up_work, qcom_slim_ngd_up_worker);
  1353. ctrl->mwq = create_singlethread_workqueue("ngd_master");
  1354. if (!ctrl->mwq) {
  1355. dev_err(&pdev->dev, "Failed to start master worker\n");
  1356. ret = -ENOMEM;
  1357. goto wq_err;
  1358. }
  1359. return 0;
  1360. wq_err:
  1361. qcom_slim_ngd_qmi_svc_event_deinit(&ctrl->qmi);
  1362. if (ctrl->mwq)
  1363. destroy_workqueue(ctrl->mwq);
  1364. return ret;
  1365. }
  1366. static int qcom_slim_ngd_ctrl_probe(struct platform_device *pdev)
  1367. {
  1368. struct device *dev = &pdev->dev;
  1369. struct qcom_slim_ngd_ctrl *ctrl;
  1370. int ret;
  1371. struct pdr_service *pds;
  1372. ctrl = devm_kzalloc(dev, sizeof(*ctrl), GFP_KERNEL);
  1373. if (!ctrl)
  1374. return -ENOMEM;
  1375. dev_set_drvdata(dev, ctrl);
  1376. ctrl->base = devm_platform_get_and_ioremap_resource(pdev, 0, NULL);
  1377. if (IS_ERR(ctrl->base))
  1378. return PTR_ERR(ctrl->base);
  1379. ret = platform_get_irq(pdev, 0);
  1380. if (ret < 0)
  1381. return ret;
  1382. ret = devm_request_irq(dev, ret, qcom_slim_ngd_interrupt,
  1383. IRQF_TRIGGER_HIGH, "slim-ngd", ctrl);
  1384. if (ret)
  1385. return dev_err_probe(&pdev->dev, ret, "request IRQ failed\n");
  1386. ctrl->nb.notifier_call = qcom_slim_ngd_ssr_notify;
  1387. ctrl->notifier = qcom_register_ssr_notifier("lpass", &ctrl->nb);
  1388. if (IS_ERR(ctrl->notifier))
  1389. return PTR_ERR(ctrl->notifier);
  1390. ctrl->dev = dev;
  1391. ctrl->framer.rootfreq = SLIM_ROOT_FREQ >> 3;
  1392. ctrl->framer.superfreq =
  1393. ctrl->framer.rootfreq / SLIM_CL_PER_SUPERFRAME_DIV8;
  1394. ctrl->ctrl.a_framer = &ctrl->framer;
  1395. ctrl->ctrl.clkgear = SLIM_MAX_CLK_GEAR;
  1396. ctrl->ctrl.get_laddr = qcom_slim_ngd_get_laddr;
  1397. ctrl->ctrl.enable_stream = qcom_slim_ngd_enable_stream;
  1398. ctrl->ctrl.xfer_msg = qcom_slim_ngd_xfer_msg;
  1399. ctrl->ctrl.wakeup = NULL;
  1400. ctrl->state = QCOM_SLIM_NGD_CTRL_DOWN;
  1401. mutex_init(&ctrl->tx_lock);
  1402. mutex_init(&ctrl->ssr_lock);
  1403. spin_lock_init(&ctrl->tx_buf_lock);
  1404. init_completion(&ctrl->reconf);
  1405. init_completion(&ctrl->qmi.qmi_comp);
  1406. init_completion(&ctrl->qmi_up);
  1407. ctrl->pdr = pdr_handle_alloc(slim_pd_status, ctrl);
  1408. if (IS_ERR(ctrl->pdr)) {
  1409. ret = dev_err_probe(dev, PTR_ERR(ctrl->pdr),
  1410. "Failed to init PDR handle\n");
  1411. goto err_pdr_alloc;
  1412. }
  1413. pds = pdr_add_lookup(ctrl->pdr, "avs/audio", "msm/adsp/audio_pd");
  1414. if (IS_ERR(pds) && PTR_ERR(pds) != -EALREADY) {
  1415. ret = dev_err_probe(dev, PTR_ERR(pds), "pdr add lookup failed\n");
  1416. goto err_pdr_lookup;
  1417. }
  1418. platform_driver_register(&qcom_slim_ngd_driver);
  1419. return of_qcom_slim_ngd_register(dev, ctrl);
  1420. err_pdr_alloc:
  1421. qcom_unregister_ssr_notifier(ctrl->notifier, &ctrl->nb);
  1422. err_pdr_lookup:
  1423. pdr_handle_release(ctrl->pdr);
  1424. return ret;
  1425. }
  1426. static void qcom_slim_ngd_ctrl_remove(struct platform_device *pdev)
  1427. {
  1428. platform_driver_unregister(&qcom_slim_ngd_driver);
  1429. }
  1430. static void qcom_slim_ngd_remove(struct platform_device *pdev)
  1431. {
  1432. struct qcom_slim_ngd_ctrl *ctrl = platform_get_drvdata(pdev);
  1433. pm_runtime_disable(&pdev->dev);
  1434. pdr_handle_release(ctrl->pdr);
  1435. qcom_unregister_ssr_notifier(ctrl->notifier, &ctrl->nb);
  1436. qcom_slim_ngd_enable(ctrl, false);
  1437. qcom_slim_ngd_exit_dma(ctrl);
  1438. qcom_slim_ngd_qmi_svc_event_deinit(&ctrl->qmi);
  1439. if (ctrl->mwq)
  1440. destroy_workqueue(ctrl->mwq);
  1441. kfree(ctrl->ngd);
  1442. ctrl->ngd = NULL;
  1443. }
  1444. static int __maybe_unused qcom_slim_ngd_runtime_idle(struct device *dev)
  1445. {
  1446. struct qcom_slim_ngd_ctrl *ctrl = dev_get_drvdata(dev);
  1447. if (ctrl->state == QCOM_SLIM_NGD_CTRL_AWAKE)
  1448. ctrl->state = QCOM_SLIM_NGD_CTRL_IDLE;
  1449. pm_request_autosuspend(dev);
  1450. return -EAGAIN;
  1451. }
  1452. static int __maybe_unused qcom_slim_ngd_runtime_suspend(struct device *dev)
  1453. {
  1454. struct qcom_slim_ngd_ctrl *ctrl = dev_get_drvdata(dev);
  1455. int ret = 0;
  1456. qcom_slim_ngd_exit_dma(ctrl);
  1457. if (!ctrl->qmi.handle)
  1458. return 0;
  1459. ret = qcom_slim_qmi_power_request(ctrl, false);
  1460. if (ret && ret != -EBUSY)
  1461. dev_info(ctrl->dev, "slim resource not idle:%d\n", ret);
  1462. if (!ret || ret == -ETIMEDOUT)
  1463. ctrl->state = QCOM_SLIM_NGD_CTRL_ASLEEP;
  1464. return ret;
  1465. }
  1466. static const struct dev_pm_ops qcom_slim_ngd_dev_pm_ops = {
  1467. SET_SYSTEM_SLEEP_PM_OPS(pm_runtime_force_suspend,
  1468. pm_runtime_force_resume)
  1469. SET_RUNTIME_PM_OPS(
  1470. qcom_slim_ngd_runtime_suspend,
  1471. qcom_slim_ngd_runtime_resume,
  1472. qcom_slim_ngd_runtime_idle
  1473. )
  1474. };
  1475. static struct platform_driver qcom_slim_ngd_ctrl_driver = {
  1476. .probe = qcom_slim_ngd_ctrl_probe,
  1477. .remove_new = qcom_slim_ngd_ctrl_remove,
  1478. .driver = {
  1479. .name = "qcom,slim-ngd-ctrl",
  1480. .of_match_table = qcom_slim_ngd_dt_match,
  1481. },
  1482. };
  1483. static struct platform_driver qcom_slim_ngd_driver = {
  1484. .probe = qcom_slim_ngd_probe,
  1485. .remove_new = qcom_slim_ngd_remove,
  1486. .driver = {
  1487. .name = QCOM_SLIM_NGD_DRV_NAME,
  1488. .pm = &qcom_slim_ngd_dev_pm_ops,
  1489. },
  1490. };
  1491. module_platform_driver(qcom_slim_ngd_ctrl_driver);
  1492. MODULE_LICENSE("GPL v2");
  1493. MODULE_DESCRIPTION("Qualcomm SLIMBus NGD controller");