mt8188-mmsys.h 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359
  1. /* SPDX-License-Identifier: GPL-2.0-only */
  2. #ifndef __SOC_MEDIATEK_MT8188_MMSYS_H
  3. #define __SOC_MEDIATEK_MT8188_MMSYS_H
  4. #include <linux/soc/mediatek/mtk-mmsys.h>
  5. #include <dt-bindings/reset/mt8188-resets.h>
  6. #define MT8188_VDO0_SW0_RST_B 0x190
  7. #define MT8188_VDO0_OVL_MOUT_EN 0xf14
  8. #define MT8188_MOUT_DISP_OVL0_TO_DISP_RDMA0 BIT(0)
  9. #define MT8188_MOUT_DISP_OVL0_TO_DISP_WDMA0 BIT(1)
  10. #define MT8188_MOUT_DISP_OVL0_TO_DISP_OVL1 BIT(2)
  11. #define MT8188_MOUT_DISP_OVL1_TO_DISP_RDMA1 BIT(4)
  12. #define MT8188_MOUT_DISP_OVL1_TO_DISP_WDMA1 BIT(5)
  13. #define MT8188_MOUT_DISP_OVL1_TO_DISP_OVL0 BIT(6)
  14. #define MT8188_VDO0_SEL_IN 0xf34
  15. #define MT8188_VDO0_SEL_OUT 0xf38
  16. #define MT8188_VDO0_DISP_RDMA_SEL 0xf40
  17. #define MT8188_SOUT_DISP_RDMA0_TO_MASK GENMASK(2, 0)
  18. #define MT8188_SOUT_DISP_RDMA0_TO_DISP_COLOR0 (0 << 0)
  19. #define MT8188_SOUT_DISP_RDMA0_TO_DISP_DSI0 (1 << 0)
  20. #define MT8188_SOUT_DISP_RDMA0_TO_DISP_DP_INTF0 (5 << 0)
  21. #define MT8188_SEL_IN_DISP_RDMA0_FROM_MASK GENMASK(8, 8)
  22. #define MT8188_SEL_IN_DISP_RDMA0_FROM_DISP_OVL0 (0 << 8)
  23. #define MT8188_SEL_IN_DISP_RDMA0_FROM_DISP_RSZ0 (1 << 8)
  24. #define MT8188_VDO0_DSI0_SEL_IN 0xf44
  25. #define MT8188_SEL_IN_DSI0_FROM_MASK BIT(0)
  26. #define MT8188_SEL_IN_DSI0_FROM_DSC_WRAP0_OUT (0 << 0)
  27. #define MT8188_SEL_IN_DSI0_FROM_DISP_DITHER0 (1 << 0)
  28. #define MT8188_VDO0_DP_INTF0_SEL_IN 0xf4C
  29. #define MT8188_SEL_IN_DP_INTF0_FROM_MASK GENMASK(2, 0)
  30. #define MT8188_SEL_IN_DP_INTF0_FROM_DSC_WRAP0C1_OUT (0 << 0)
  31. #define MT8188_SEL_IN_DP_INTF0_FROM_VPP_MERGE (1 << 0)
  32. #define MT8188_SEL_IN_DP_INTF0_FROM_DISP_DITHER0 (3 << 0)
  33. #define MT8188_VDO0_DISP_DITHER0_SEL_OUT 0xf58
  34. #define MT8188_SOUT_DISP_DITHER0_TO_MASK GENMASK(2, 0)
  35. #define MT8188_SOUT_DISP_DITHER0_TO_DSC_WRAP0_IN (0 << 0)
  36. #define MT8188_SOUT_DISP_DITHER0_TO_DSI0 (1 << 0)
  37. #define MT8188_SOUT_DISP_DITHER0_TO_VPP_MERGE0 (6 << 0)
  38. #define MT8188_SOUT_DISP_DITHER0_TO_DP_INTF0 (7 << 0)
  39. #define MT8188_VDO0_VPP_MERGE_SEL 0xf60
  40. #define MT8188_SEL_IN_VPP_MERGE_FROM_MASK GENMASK(1, 0)
  41. #define MT8188_SEL_IN_VPP_MERGE_FROM_DSC_WRAP0_OUT (0 << 0)
  42. #define MT8188_SEL_IN_VPP_MERGE_FROM_DITHER0_OUT (3 << 0)
  43. #define MT8188_SOUT_VPP_MERGE_TO_MASK GENMASK(6, 4)
  44. #define MT8188_SOUT_VPP_MERGE_TO_DSI1 (0 << 4)
  45. #define MT8188_SOUT_VPP_MERGE_TO_DP_INTF0 (1 << 4)
  46. #define MT8188_SOUT_VPP_MERGE_TO_SINA_VIRTUAL0 (2 << 4)
  47. #define MT8188_SOUT_VPP_MERGE_TO_DISP_WDMA1 (3 << 4)
  48. #define MT8188_SOUT_VPP_MERGE_TO_DSC_WRAP0_IN (4 << 4)
  49. #define MT8188_SOUT_VPP_MERGE_TO_DISP_WDMA0 (5 << 4)
  50. #define MT8188_SOUT_VPP_MERGE_TO_DSC_WRAP1_IN_MASK GENMASK(11, 11)
  51. #define MT8188_SOUT_VPP_MERGE_TO_DSC_WRAP1_IN (0 << 11)
  52. #define MT8188_VDO0_DSC_WARP_SEL 0xf64
  53. #define MT8188_SEL_IN_DSC_WRAP0C0_IN_FROM_MASK GENMASK(0, 0)
  54. #define MT8188_SEL_IN_DSC_WRAP0C0_IN_FROM_DISP_DITHER0 (0 << 0)
  55. #define MT8188_SEL_IN_DSC_WRAP0C0_IN_FROM_VPP_MERGE (1 << 0)
  56. #define MT8188_SOUT_DSC_WRAP0_OUT_TO_MASK GENMASK(19, 16)
  57. #define MT8188_SOUT_DSC_WRAP0_OUT_TO_DSI0 BIT(16)
  58. #define MT8188_SOUT_DSC_WRAP0_OUT_TO_SINB_VIRTUAL0 BIT(17)
  59. #define MT8188_SOUT_DSC_WRAP0_OUT_TO_VPP_MERGE BIT(18)
  60. #define MT8188_SOUT_DSC_WRAP0_OUT_TO_DISP_WDMA0 BIT(19)
  61. #define MT8188_VDO1_SW0_RST_B 0x1d0
  62. #define MT8188_VDO1_HDR_TOP_CFG 0xd00
  63. #define MT8188_VDO1_MIXER_IN1_ALPHA 0xd30
  64. #define MT8188_VDO1_MIXER_IN1_PAD 0xd40
  65. #define MT8188_VDO1_MIXER_VSYNC_LEN 0xd5c
  66. #define MT8188_VDO1_MERGE0_ASYNC_CFG_WD 0xe30
  67. #define MT8188_VDO1_HDRBE_ASYNC_CFG_WD 0xe70
  68. #define MT8188_VDO1_VPP_MERGE0_P0_SEL_IN 0xf04
  69. #define MT8188_VPP_MERGE0_P0_SEL_IN_FROM_MDP_RDMA0 1
  70. #define MT8188_VDO1_VPP_MERGE0_P1_SEL_IN 0xf08
  71. #define MT8188_VPP_MERGE0_P1_SEL_IN_FROM_MDP_RDMA1 1
  72. #define MT8188_VDO1_DISP_DPI1_SEL_IN 0xf10
  73. #define MT8188_DISP_DPI1_SEL_IN_FROM_VPP_MERGE4_MOUT 0
  74. #define MT8188_VDO1_DISP_DP_INTF0_SEL_IN 0xf14
  75. #define MT8188_DISP_DP_INTF0_SEL_IN_FROM_VPP_MERGE4_MOUT 0
  76. #define MT8188_VDO1_MERGE4_SOUT_SEL 0xf18
  77. #define MT8188_MERGE4_SOUT_TO_DPI1_SEL BIT(2)
  78. #define MT8188_MERGE4_SOUT_TO_DP_INTF0_SEL BIT(3)
  79. #define MT8188_VDO1_MIXER_IN1_SEL_IN 0xf24
  80. #define MT8188_MIXER_IN1_SEL_IN_FROM_MERGE0_ASYNC_SOUT 1
  81. #define MT8188_VDO1_MIXER_IN2_SEL_IN 0xf28
  82. #define MT8188_MIXER_IN2_SEL_IN_FROM_MERGE1_ASYNC_SOUT 1
  83. #define MT8188_VDO1_MIXER_IN3_SEL_IN 0xf2c
  84. #define MT8188_MIXER_IN3_SEL_IN_FROM_MERGE2_ASYNC_SOUT 1
  85. #define MT8188_VDO1_MIXER_IN4_SEL_IN 0xf30
  86. #define MT8188_MIXER_IN4_SEL_IN_FROM_MERGE3_ASYNC_SOUT 1
  87. #define MT8188_VDO1_MIXER_OUT_SOUT_SEL 0xf34
  88. #define MT8188_MIXER_SOUT_TO_MERGE4_ASYNC_SEL 1
  89. #define MT8188_VDO1_VPP_MERGE1_P0_SEL_IN 0xf3c
  90. #define MT8188_VPP_MERGE1_P0_SEL_IN_FROM_MDP_RDMA2 1
  91. #define MT8188_VDO1_MERGE0_ASYNC_SOUT_SEL 0xf40
  92. #define MT8188_SOUT_TO_MIXER_IN1_SEL 1
  93. #define MT8188_VDO1_MERGE1_ASYNC_SOUT_SEL 0xf44
  94. #define MT8188_SOUT_TO_MIXER_IN2_SEL 1
  95. #define MT8188_VDO1_MERGE2_ASYNC_SOUT_SEL 0xf48
  96. #define MT8188_SOUT_TO_MIXER_IN3_SEL 1
  97. #define MT8188_VDO1_MERGE3_ASYNC_SOUT_SEL 0xf4c
  98. #define MT8188_SOUT_TO_MIXER_IN4_SEL 1
  99. #define MT8188_VDO1_MERGE4_ASYNC_SEL_IN 0xf50
  100. #define MT8188_MERGE4_ASYNC_SEL_IN_FROM_MIXER_OUT_SOUT 1
  101. #define MT8188_VDO1_MIXER_IN1_SOUT_SEL 0xf58
  102. #define MT8188_MIXER_IN1_SOUT_TO_DISP_MIXER 0
  103. #define MT8188_VDO1_MIXER_IN2_SOUT_SEL 0xf5c
  104. #define MT8188_MIXER_IN2_SOUT_TO_DISP_MIXER 0
  105. #define MT8188_VDO1_MIXER_IN3_SOUT_SEL 0xf60
  106. #define MT8188_MIXER_IN3_SOUT_TO_DISP_MIXER 0
  107. #define MT8188_VDO1_MIXER_IN4_SOUT_SEL 0xf64
  108. #define MT8188_MIXER_IN4_SOUT_TO_DISP_MIXER 0
  109. #define MT8188_VDO1_MIXER_SOUT_SEL_IN 0xf68
  110. #define MT8188_MIXER_SOUT_SEL_IN_FROM_DISP_MIXER 0
  111. static const u8 mmsys_mt8188_vdo0_rst_tb[] = {
  112. [MT8188_VDO0_RST_DISP_OVL0] = MMSYS_RST_NR(0, 0),
  113. [MT8188_VDO0_RST_FAKE_ENG0] = MMSYS_RST_NR(0, 2),
  114. [MT8188_VDO0_RST_DISP_CCORR0] = MMSYS_RST_NR(0, 4),
  115. [MT8188_VDO0_RST_DISP_MUTEX0] = MMSYS_RST_NR(0, 6),
  116. [MT8188_VDO0_RST_DISP_GAMMA0] = MMSYS_RST_NR(0, 8),
  117. [MT8188_VDO0_RST_DISP_DITHER0] = MMSYS_RST_NR(0, 10),
  118. [MT8188_VDO0_RST_DISP_WDMA0] = MMSYS_RST_NR(0, 17),
  119. [MT8188_VDO0_RST_DISP_RDMA0] = MMSYS_RST_NR(0, 19),
  120. [MT8188_VDO0_RST_DSI0] = MMSYS_RST_NR(0, 21),
  121. [MT8188_VDO0_RST_DSI1] = MMSYS_RST_NR(0, 22),
  122. [MT8188_VDO0_RST_DSC_WRAP0] = MMSYS_RST_NR(0, 23),
  123. [MT8188_VDO0_RST_VPP_MERGE0] = MMSYS_RST_NR(0, 24),
  124. [MT8188_VDO0_RST_DP_INTF0] = MMSYS_RST_NR(0, 25),
  125. [MT8188_VDO0_RST_DISP_AAL0] = MMSYS_RST_NR(0, 26),
  126. [MT8188_VDO0_RST_INLINEROT0] = MMSYS_RST_NR(0, 27),
  127. [MT8188_VDO0_RST_APB_BUS] = MMSYS_RST_NR(0, 28),
  128. [MT8188_VDO0_RST_DISP_COLOR0] = MMSYS_RST_NR(0, 29),
  129. [MT8188_VDO0_RST_MDP_WROT0] = MMSYS_RST_NR(0, 30),
  130. [MT8188_VDO0_RST_DISP_RSZ0] = MMSYS_RST_NR(0, 31),
  131. };
  132. static const u8 mmsys_mt8188_vdo1_rst_tb[] = {
  133. [MT8188_VDO1_RST_SMI_LARB2] = MMSYS_RST_NR(0, 0),
  134. [MT8188_VDO1_RST_SMI_LARB3] = MMSYS_RST_NR(0, 1),
  135. [MT8188_VDO1_RST_GALS] = MMSYS_RST_NR(0, 2),
  136. [MT8188_VDO1_RST_FAKE_ENG0] = MMSYS_RST_NR(0, 3),
  137. [MT8188_VDO1_RST_FAKE_ENG1] = MMSYS_RST_NR(0, 4),
  138. [MT8188_VDO1_RST_MDP_RDMA0] = MMSYS_RST_NR(0, 5),
  139. [MT8188_VDO1_RST_MDP_RDMA1] = MMSYS_RST_NR(0, 6),
  140. [MT8188_VDO1_RST_MDP_RDMA2] = MMSYS_RST_NR(0, 7),
  141. [MT8188_VDO1_RST_MDP_RDMA3] = MMSYS_RST_NR(0, 8),
  142. [MT8188_VDO1_RST_VPP_MERGE0] = MMSYS_RST_NR(0, 9),
  143. [MT8188_VDO1_RST_VPP_MERGE1] = MMSYS_RST_NR(0, 10),
  144. [MT8188_VDO1_RST_VPP_MERGE2] = MMSYS_RST_NR(0, 11),
  145. [MT8188_VDO1_RST_VPP_MERGE3] = MMSYS_RST_NR(1, 0),
  146. [MT8188_VDO1_RST_VPP_MERGE4] = MMSYS_RST_NR(1, 1),
  147. [MT8188_VDO1_RST_VPP2_TO_VDO1_DL_ASYNC] = MMSYS_RST_NR(1, 2),
  148. [MT8188_VDO1_RST_VPP3_TO_VDO1_DL_ASYNC] = MMSYS_RST_NR(1, 3),
  149. [MT8188_VDO1_RST_DISP_MUTEX] = MMSYS_RST_NR(1, 4),
  150. [MT8188_VDO1_RST_MDP_RDMA4] = MMSYS_RST_NR(1, 5),
  151. [MT8188_VDO1_RST_MDP_RDMA5] = MMSYS_RST_NR(1, 6),
  152. [MT8188_VDO1_RST_MDP_RDMA6] = MMSYS_RST_NR(1, 7),
  153. [MT8188_VDO1_RST_MDP_RDMA7] = MMSYS_RST_NR(1, 8),
  154. [MT8188_VDO1_RST_DP_INTF1_MMCK] = MMSYS_RST_NR(1, 9),
  155. [MT8188_VDO1_RST_DPI0_MM_CK] = MMSYS_RST_NR(1, 10),
  156. [MT8188_VDO1_RST_DPI1_MM_CK] = MMSYS_RST_NR(1, 11),
  157. [MT8188_VDO1_RST_MERGE0_DL_ASYNC] = MMSYS_RST_NR(1, 13),
  158. [MT8188_VDO1_RST_MERGE1_DL_ASYNC] = MMSYS_RST_NR(1, 14),
  159. [MT8188_VDO1_RST_MERGE2_DL_ASYNC] = MMSYS_RST_NR(1, 15),
  160. [MT8188_VDO1_RST_MERGE3_DL_ASYNC] = MMSYS_RST_NR(1, 16),
  161. [MT8188_VDO1_RST_MERGE4_DL_ASYNC] = MMSYS_RST_NR(1, 17),
  162. [MT8188_VDO1_RST_VDO0_DSC_TO_VDO1_DL_ASYNC] = MMSYS_RST_NR(1, 18),
  163. [MT8188_VDO1_RST_VDO0_MERGE_TO_VDO1_DL_ASYNC] = MMSYS_RST_NR(1, 19),
  164. [MT8188_VDO1_RST_PADDING0] = MMSYS_RST_NR(1, 20),
  165. [MT8188_VDO1_RST_PADDING1] = MMSYS_RST_NR(1, 21),
  166. [MT8188_VDO1_RST_PADDING2] = MMSYS_RST_NR(1, 22),
  167. [MT8188_VDO1_RST_PADDING3] = MMSYS_RST_NR(1, 23),
  168. [MT8188_VDO1_RST_PADDING4] = MMSYS_RST_NR(1, 24),
  169. [MT8188_VDO1_RST_PADDING5] = MMSYS_RST_NR(1, 25),
  170. [MT8188_VDO1_RST_PADDING6] = MMSYS_RST_NR(1, 26),
  171. [MT8188_VDO1_RST_PADDING7] = MMSYS_RST_NR(1, 27),
  172. [MT8188_VDO1_RST_DISP_RSZ0] = MMSYS_RST_NR(1, 28),
  173. [MT8188_VDO1_RST_DISP_RSZ1] = MMSYS_RST_NR(1, 29),
  174. [MT8188_VDO1_RST_DISP_RSZ2] = MMSYS_RST_NR(1, 30),
  175. [MT8188_VDO1_RST_DISP_RSZ3] = MMSYS_RST_NR(1, 31),
  176. [MT8188_VDO1_RST_HDR_VDO_FE0] = MMSYS_RST_NR(2, 0),
  177. [MT8188_VDO1_RST_HDR_GFX_FE0] = MMSYS_RST_NR(2, 1),
  178. [MT8188_VDO1_RST_HDR_VDO_BE] = MMSYS_RST_NR(2, 2),
  179. [MT8188_VDO1_RST_HDR_VDO_FE1] = MMSYS_RST_NR(2, 16),
  180. [MT8188_VDO1_RST_HDR_GFX_FE1] = MMSYS_RST_NR(2, 17),
  181. [MT8188_VDO1_RST_DISP_MIXER] = MMSYS_RST_NR(2, 18),
  182. [MT8188_VDO1_RST_HDR_VDO_FE0_DL_ASYNC] = MMSYS_RST_NR(2, 19),
  183. [MT8188_VDO1_RST_HDR_VDO_FE1_DL_ASYNC] = MMSYS_RST_NR(2, 20),
  184. [MT8188_VDO1_RST_HDR_GFX_FE0_DL_ASYNC] = MMSYS_RST_NR(2, 21),
  185. [MT8188_VDO1_RST_HDR_GFX_FE1_DL_ASYNC] = MMSYS_RST_NR(2, 22),
  186. [MT8188_VDO1_RST_HDR_VDO_BE_DL_ASYNC] = MMSYS_RST_NR(2, 23),
  187. };
  188. static const struct mtk_mmsys_routes mmsys_mt8188_routing_table[] = {
  189. {
  190. DDP_COMPONENT_OVL0, DDP_COMPONENT_RDMA0,
  191. MT8188_VDO0_OVL_MOUT_EN, MT8188_MOUT_DISP_OVL0_TO_DISP_RDMA0,
  192. MT8188_MOUT_DISP_OVL0_TO_DISP_RDMA0
  193. }, {
  194. DDP_COMPONENT_OVL0, DDP_COMPONENT_WDMA0,
  195. MT8188_VDO0_OVL_MOUT_EN, MT8188_MOUT_DISP_OVL0_TO_DISP_WDMA0,
  196. MT8188_MOUT_DISP_OVL0_TO_DISP_WDMA0
  197. }, {
  198. DDP_COMPONENT_OVL0, DDP_COMPONENT_RDMA0,
  199. MT8188_VDO0_DISP_RDMA_SEL, MT8188_SEL_IN_DISP_RDMA0_FROM_MASK,
  200. MT8188_SEL_IN_DISP_RDMA0_FROM_DISP_OVL0
  201. }, {
  202. DDP_COMPONENT_DITHER0, DDP_COMPONENT_DSI0,
  203. MT8188_VDO0_DSI0_SEL_IN, MT8188_SEL_IN_DSI0_FROM_MASK,
  204. MT8188_SEL_IN_DSI0_FROM_DISP_DITHER0
  205. }, {
  206. DDP_COMPONENT_DITHER0, DDP_COMPONENT_MERGE0,
  207. MT8188_VDO0_VPP_MERGE_SEL, MT8188_SEL_IN_VPP_MERGE_FROM_MASK,
  208. MT8188_SEL_IN_VPP_MERGE_FROM_DITHER0_OUT
  209. }, {
  210. DDP_COMPONENT_DITHER0, DDP_COMPONENT_DSC0,
  211. MT8188_VDO0_DSC_WARP_SEL,
  212. MT8188_SEL_IN_DSC_WRAP0C0_IN_FROM_MASK,
  213. MT8188_SEL_IN_DSC_WRAP0C0_IN_FROM_DISP_DITHER0
  214. }, {
  215. DDP_COMPONENT_DITHER0, DDP_COMPONENT_DP_INTF0,
  216. MT8188_VDO0_DP_INTF0_SEL_IN, MT8188_SEL_IN_DP_INTF0_FROM_MASK,
  217. MT8188_SEL_IN_DP_INTF0_FROM_DISP_DITHER0
  218. }, {
  219. DDP_COMPONENT_DSC0, DDP_COMPONENT_MERGE0,
  220. MT8188_VDO0_VPP_MERGE_SEL, MT8188_SEL_IN_VPP_MERGE_FROM_MASK,
  221. MT8188_SEL_IN_VPP_MERGE_FROM_DSC_WRAP0_OUT
  222. }, {
  223. DDP_COMPONENT_DSC0, DDP_COMPONENT_DSI0,
  224. MT8188_VDO0_DSI0_SEL_IN, MT8188_SEL_IN_DSI0_FROM_MASK,
  225. MT8188_SEL_IN_DSI0_FROM_DSC_WRAP0_OUT
  226. }, {
  227. DDP_COMPONENT_RDMA0, DDP_COMPONENT_COLOR0,
  228. MT8188_VDO0_DISP_RDMA_SEL, MT8188_SOUT_DISP_RDMA0_TO_MASK,
  229. MT8188_SOUT_DISP_RDMA0_TO_DISP_COLOR0
  230. }, {
  231. DDP_COMPONENT_DITHER0, DDP_COMPONENT_DSI0,
  232. MT8188_VDO0_DISP_DITHER0_SEL_OUT,
  233. MT8188_SOUT_DISP_DITHER0_TO_MASK,
  234. MT8188_SOUT_DISP_DITHER0_TO_DSI0
  235. }, {
  236. DDP_COMPONENT_DITHER0, DDP_COMPONENT_DP_INTF0,
  237. MT8188_VDO0_DISP_DITHER0_SEL_OUT,
  238. MT8188_SOUT_DISP_DITHER0_TO_MASK,
  239. MT8188_SOUT_DISP_DITHER0_TO_DP_INTF0
  240. }, {
  241. DDP_COMPONENT_MERGE0, DDP_COMPONENT_DP_INTF0,
  242. MT8188_VDO0_VPP_MERGE_SEL, MT8188_SOUT_VPP_MERGE_TO_MASK,
  243. MT8188_SOUT_VPP_MERGE_TO_DP_INTF0
  244. }, {
  245. DDP_COMPONENT_MERGE0, DDP_COMPONENT_DPI0,
  246. MT8188_VDO0_VPP_MERGE_SEL, MT8188_SOUT_VPP_MERGE_TO_MASK,
  247. MT8188_SOUT_VPP_MERGE_TO_SINA_VIRTUAL0
  248. }, {
  249. DDP_COMPONENT_MERGE0, DDP_COMPONENT_WDMA0,
  250. MT8188_VDO0_VPP_MERGE_SEL, MT8188_SOUT_VPP_MERGE_TO_MASK,
  251. MT8188_SOUT_VPP_MERGE_TO_DISP_WDMA0
  252. }, {
  253. DDP_COMPONENT_MERGE0, DDP_COMPONENT_DSC0,
  254. MT8188_VDO0_VPP_MERGE_SEL, MT8188_SOUT_VPP_MERGE_TO_MASK,
  255. MT8188_SOUT_VPP_MERGE_TO_DSC_WRAP0_IN
  256. }, {
  257. DDP_COMPONENT_DSC0, DDP_COMPONENT_DSI0,
  258. MT8188_VDO0_DSC_WARP_SEL, MT8188_SOUT_DSC_WRAP0_OUT_TO_MASK,
  259. MT8188_SOUT_DSC_WRAP0_OUT_TO_DSI0
  260. }, {
  261. DDP_COMPONENT_DSC0, DDP_COMPONENT_MERGE0,
  262. MT8188_VDO0_DSC_WARP_SEL, MT8188_SOUT_DSC_WRAP0_OUT_TO_MASK,
  263. MT8188_SOUT_DSC_WRAP0_OUT_TO_VPP_MERGE
  264. },
  265. };
  266. static const struct mtk_mmsys_routes mmsys_mt8188_vdo1_routing_table[] = {
  267. {
  268. DDP_COMPONENT_MDP_RDMA0, DDP_COMPONENT_MERGE1,
  269. MT8188_VDO1_VPP_MERGE0_P0_SEL_IN, GENMASK(0, 0),
  270. MT8188_VPP_MERGE0_P0_SEL_IN_FROM_MDP_RDMA0
  271. }, {
  272. DDP_COMPONENT_MDP_RDMA1, DDP_COMPONENT_MERGE1,
  273. MT8188_VDO1_VPP_MERGE0_P1_SEL_IN, GENMASK(0, 0),
  274. MT8188_VPP_MERGE0_P1_SEL_IN_FROM_MDP_RDMA1
  275. }, {
  276. DDP_COMPONENT_MDP_RDMA2, DDP_COMPONENT_MERGE2,
  277. MT8188_VDO1_VPP_MERGE1_P0_SEL_IN, GENMASK(0, 0),
  278. MT8188_VPP_MERGE1_P0_SEL_IN_FROM_MDP_RDMA2
  279. }, {
  280. DDP_COMPONENT_MERGE1, DDP_COMPONENT_ETHDR_MIXER,
  281. MT8188_VDO1_MERGE0_ASYNC_SOUT_SEL, GENMASK(1, 0),
  282. MT8188_SOUT_TO_MIXER_IN1_SEL
  283. }, {
  284. DDP_COMPONENT_MERGE2, DDP_COMPONENT_ETHDR_MIXER,
  285. MT8188_VDO1_MERGE1_ASYNC_SOUT_SEL, GENMASK(1, 0),
  286. MT8188_SOUT_TO_MIXER_IN2_SEL
  287. }, {
  288. DDP_COMPONENT_MERGE3, DDP_COMPONENT_ETHDR_MIXER,
  289. MT8188_VDO1_MERGE2_ASYNC_SOUT_SEL, GENMASK(1, 0),
  290. MT8188_SOUT_TO_MIXER_IN3_SEL
  291. }, {
  292. DDP_COMPONENT_MERGE4, DDP_COMPONENT_ETHDR_MIXER,
  293. MT8188_VDO1_MERGE3_ASYNC_SOUT_SEL, GENMASK(1, 0),
  294. MT8188_SOUT_TO_MIXER_IN4_SEL
  295. }, {
  296. DDP_COMPONENT_ETHDR_MIXER, DDP_COMPONENT_MERGE5,
  297. MT8188_VDO1_MIXER_OUT_SOUT_SEL, GENMASK(0, 0),
  298. MT8188_MIXER_SOUT_TO_MERGE4_ASYNC_SEL
  299. }, {
  300. DDP_COMPONENT_MERGE1, DDP_COMPONENT_ETHDR_MIXER,
  301. MT8188_VDO1_MIXER_IN1_SEL_IN, GENMASK(0, 0),
  302. MT8188_MIXER_IN1_SEL_IN_FROM_MERGE0_ASYNC_SOUT
  303. }, {
  304. DDP_COMPONENT_MERGE2, DDP_COMPONENT_ETHDR_MIXER,
  305. MT8188_VDO1_MIXER_IN2_SEL_IN, GENMASK(0, 0),
  306. MT8188_MIXER_IN2_SEL_IN_FROM_MERGE1_ASYNC_SOUT
  307. }, {
  308. DDP_COMPONENT_MERGE3, DDP_COMPONENT_ETHDR_MIXER,
  309. MT8188_VDO1_MIXER_IN3_SEL_IN, GENMASK(0, 0),
  310. MT8188_MIXER_IN3_SEL_IN_FROM_MERGE2_ASYNC_SOUT
  311. }, {
  312. DDP_COMPONENT_MERGE4, DDP_COMPONENT_ETHDR_MIXER,
  313. MT8188_VDO1_MIXER_IN4_SEL_IN, GENMASK(0, 0),
  314. MT8188_MIXER_IN4_SEL_IN_FROM_MERGE3_ASYNC_SOUT
  315. }, {
  316. DDP_COMPONENT_ETHDR_MIXER, DDP_COMPONENT_MERGE5,
  317. MT8188_VDO1_MIXER_SOUT_SEL_IN, GENMASK(2, 0),
  318. MT8188_MIXER_SOUT_SEL_IN_FROM_DISP_MIXER
  319. }, {
  320. DDP_COMPONENT_ETHDR_MIXER, DDP_COMPONENT_MERGE5,
  321. MT8188_VDO1_MERGE4_ASYNC_SEL_IN, GENMASK(2, 0),
  322. MT8188_MERGE4_ASYNC_SEL_IN_FROM_MIXER_OUT_SOUT
  323. }, {
  324. DDP_COMPONENT_MERGE5, DDP_COMPONENT_DPI1,
  325. MT8188_VDO1_DISP_DPI1_SEL_IN, GENMASK(1, 0),
  326. MT8188_DISP_DPI1_SEL_IN_FROM_VPP_MERGE4_MOUT
  327. }, {
  328. DDP_COMPONENT_MERGE5, DDP_COMPONENT_DPI1,
  329. MT8188_VDO1_MERGE4_SOUT_SEL, GENMASK(1, 0),
  330. MT8188_MERGE4_SOUT_TO_DPI1_SEL
  331. }, {
  332. DDP_COMPONENT_MERGE5, DDP_COMPONENT_DP_INTF1,
  333. MT8188_VDO1_DISP_DP_INTF0_SEL_IN, GENMASK(1, 0),
  334. MT8188_DISP_DP_INTF0_SEL_IN_FROM_VPP_MERGE4_MOUT
  335. }, {
  336. DDP_COMPONENT_MERGE5, DDP_COMPONENT_DP_INTF1,
  337. MT8188_VDO1_MERGE4_SOUT_SEL, GENMASK(3, 0),
  338. MT8188_MERGE4_SOUT_TO_DP_INTF0_SEL
  339. }
  340. };
  341. #endif /* __SOC_MEDIATEK_MT8188_MMSYS_H */