qcom-geni-se.c 29 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982
  1. // SPDX-License-Identifier: GPL-2.0
  2. // Copyright (c) 2017-2018, The Linux Foundation. All rights reserved.
  3. /* Disable MMIO tracing to prevent excessive logging of unwanted MMIO traces */
  4. #define __DISABLE_TRACE_MMIO__
  5. #include <linux/acpi.h>
  6. #include <linux/clk.h>
  7. #include <linux/slab.h>
  8. #include <linux/dma-mapping.h>
  9. #include <linux/io.h>
  10. #include <linux/module.h>
  11. #include <linux/of.h>
  12. #include <linux/of_platform.h>
  13. #include <linux/pinctrl/consumer.h>
  14. #include <linux/platform_device.h>
  15. #include <linux/soc/qcom/geni-se.h>
  16. /**
  17. * DOC: Overview
  18. *
  19. * Generic Interface (GENI) Serial Engine (SE) Wrapper driver is introduced
  20. * to manage GENI firmware based Qualcomm Universal Peripheral (QUP) Wrapper
  21. * controller. QUP Wrapper is designed to support various serial bus protocols
  22. * like UART, SPI, I2C, I3C, etc.
  23. */
  24. /**
  25. * DOC: Hardware description
  26. *
  27. * GENI based QUP is a highly-flexible and programmable module for supporting
  28. * a wide range of serial interfaces like UART, SPI, I2C, I3C, etc. A single
  29. * QUP module can provide upto 8 serial interfaces, using its internal
  30. * serial engines. The actual configuration is determined by the target
  31. * platform configuration. The protocol supported by each interface is
  32. * determined by the firmware loaded to the serial engine. Each SE consists
  33. * of a DMA Engine and GENI sub modules which enable serial engines to
  34. * support FIFO and DMA modes of operation.
  35. *
  36. *
  37. * +-----------------------------------------+
  38. * |QUP Wrapper |
  39. * | +----------------------------+ |
  40. * --QUP & SE Clocks--> | Serial Engine N | +-IO------>
  41. * | | ... | | Interface
  42. * <---Clock Perf.----+ +----+-----------------------+ | |
  43. * State Interface | | Serial Engine 1 | | |
  44. * | | | | |
  45. * | | | | |
  46. * <--------AHB-------> | | | |
  47. * | | +----+ |
  48. * | | | |
  49. * | | | |
  50. * <------SE IRQ------+ +----------------------------+ |
  51. * | |
  52. * +-----------------------------------------+
  53. *
  54. * Figure 1: GENI based QUP Wrapper
  55. *
  56. * The GENI submodules include primary and secondary sequencers which are
  57. * used to drive TX & RX operations. On serial interfaces that operate using
  58. * master-slave model, primary sequencer drives both TX & RX operations. On
  59. * serial interfaces that operate using peer-to-peer model, primary sequencer
  60. * drives TX operation and secondary sequencer drives RX operation.
  61. */
  62. /**
  63. * DOC: Software description
  64. *
  65. * GENI SE Wrapper driver is structured into 2 parts:
  66. *
  67. * geni_wrapper represents QUP Wrapper controller. This part of the driver
  68. * manages QUP Wrapper information such as hardware version, clock
  69. * performance table that is common to all the internal serial engines.
  70. *
  71. * geni_se represents serial engine. This part of the driver manages serial
  72. * engine information such as clocks, containing QUP Wrapper, etc. This part
  73. * of driver also supports operations (eg. initialize the concerned serial
  74. * engine, select between FIFO and DMA mode of operation etc.) that are
  75. * common to all the serial engines and are independent of serial interfaces.
  76. */
  77. #define MAX_CLK_PERF_LEVEL 32
  78. #define MAX_CLKS 2
  79. /**
  80. * struct geni_wrapper - Data structure to represent the QUP Wrapper Core
  81. * @dev: Device pointer of the QUP wrapper core
  82. * @base: Base address of this instance of QUP wrapper core
  83. * @clks: Handle to the primary & optional secondary AHB clocks
  84. * @num_clks: Count of clocks
  85. */
  86. struct geni_wrapper {
  87. struct device *dev;
  88. void __iomem *base;
  89. struct clk_bulk_data clks[MAX_CLKS];
  90. unsigned int num_clks;
  91. };
  92. /**
  93. * struct geni_se_desc - Data structure to represent the QUP Wrapper resources
  94. * @clks: Name of the primary & optional secondary AHB clocks
  95. * @num_clks: Count of clock names
  96. */
  97. struct geni_se_desc {
  98. unsigned int num_clks;
  99. const char * const *clks;
  100. };
  101. static const char * const icc_path_names[] = {"qup-core", "qup-config",
  102. "qup-memory"};
  103. #define QUP_HW_VER_REG 0x4
  104. /* Common SE registers */
  105. #define GENI_INIT_CFG_REVISION 0x0
  106. #define GENI_S_INIT_CFG_REVISION 0x4
  107. #define GENI_OUTPUT_CTRL 0x24
  108. #define GENI_CGC_CTRL 0x28
  109. #define GENI_CLK_CTRL_RO 0x60
  110. #define GENI_FW_S_REVISION_RO 0x6c
  111. #define SE_GENI_BYTE_GRAN 0x254
  112. #define SE_GENI_TX_PACKING_CFG0 0x260
  113. #define SE_GENI_TX_PACKING_CFG1 0x264
  114. #define SE_GENI_RX_PACKING_CFG0 0x284
  115. #define SE_GENI_RX_PACKING_CFG1 0x288
  116. #define SE_GENI_M_GP_LENGTH 0x910
  117. #define SE_GENI_S_GP_LENGTH 0x914
  118. #define SE_DMA_TX_PTR_L 0xc30
  119. #define SE_DMA_TX_PTR_H 0xc34
  120. #define SE_DMA_TX_ATTR 0xc38
  121. #define SE_DMA_TX_LEN 0xc3c
  122. #define SE_DMA_TX_IRQ_EN 0xc48
  123. #define SE_DMA_TX_IRQ_EN_SET 0xc4c
  124. #define SE_DMA_TX_IRQ_EN_CLR 0xc50
  125. #define SE_DMA_TX_LEN_IN 0xc54
  126. #define SE_DMA_TX_MAX_BURST 0xc5c
  127. #define SE_DMA_RX_PTR_L 0xd30
  128. #define SE_DMA_RX_PTR_H 0xd34
  129. #define SE_DMA_RX_ATTR 0xd38
  130. #define SE_DMA_RX_LEN 0xd3c
  131. #define SE_DMA_RX_IRQ_EN 0xd48
  132. #define SE_DMA_RX_IRQ_EN_SET 0xd4c
  133. #define SE_DMA_RX_IRQ_EN_CLR 0xd50
  134. #define SE_DMA_RX_LEN_IN 0xd54
  135. #define SE_DMA_RX_MAX_BURST 0xd5c
  136. #define SE_DMA_RX_FLUSH 0xd60
  137. #define SE_GSI_EVENT_EN 0xe18
  138. #define SE_IRQ_EN 0xe1c
  139. #define SE_DMA_GENERAL_CFG 0xe30
  140. /* GENI_OUTPUT_CTRL fields */
  141. #define DEFAULT_IO_OUTPUT_CTRL_MSK GENMASK(6, 0)
  142. /* GENI_CGC_CTRL fields */
  143. #define CFG_AHB_CLK_CGC_ON BIT(0)
  144. #define CFG_AHB_WR_ACLK_CGC_ON BIT(1)
  145. #define DATA_AHB_CLK_CGC_ON BIT(2)
  146. #define SCLK_CGC_ON BIT(3)
  147. #define TX_CLK_CGC_ON BIT(4)
  148. #define RX_CLK_CGC_ON BIT(5)
  149. #define EXT_CLK_CGC_ON BIT(6)
  150. #define PROG_RAM_HCLK_OFF BIT(8)
  151. #define PROG_RAM_SCLK_OFF BIT(9)
  152. #define DEFAULT_CGC_EN GENMASK(6, 0)
  153. /* SE_GSI_EVENT_EN fields */
  154. #define DMA_RX_EVENT_EN BIT(0)
  155. #define DMA_TX_EVENT_EN BIT(1)
  156. #define GENI_M_EVENT_EN BIT(2)
  157. #define GENI_S_EVENT_EN BIT(3)
  158. /* SE_IRQ_EN fields */
  159. #define DMA_RX_IRQ_EN BIT(0)
  160. #define DMA_TX_IRQ_EN BIT(1)
  161. #define GENI_M_IRQ_EN BIT(2)
  162. #define GENI_S_IRQ_EN BIT(3)
  163. /* SE_DMA_GENERAL_CFG */
  164. #define DMA_RX_CLK_CGC_ON BIT(0)
  165. #define DMA_TX_CLK_CGC_ON BIT(1)
  166. #define DMA_AHB_SLV_CFG_ON BIT(2)
  167. #define AHB_SEC_SLV_CLK_CGC_ON BIT(3)
  168. #define DUMMY_RX_NON_BUFFERABLE BIT(4)
  169. #define RX_DMA_ZERO_PADDING_EN BIT(5)
  170. #define RX_DMA_IRQ_DELAY_MSK GENMASK(8, 6)
  171. #define RX_DMA_IRQ_DELAY_SHFT 6
  172. /**
  173. * geni_se_get_qup_hw_version() - Read the QUP wrapper Hardware version
  174. * @se: Pointer to the corresponding serial engine.
  175. *
  176. * Return: Hardware Version of the wrapper.
  177. */
  178. u32 geni_se_get_qup_hw_version(struct geni_se *se)
  179. {
  180. struct geni_wrapper *wrapper = se->wrapper;
  181. return readl_relaxed(wrapper->base + QUP_HW_VER_REG);
  182. }
  183. EXPORT_SYMBOL_GPL(geni_se_get_qup_hw_version);
  184. static void geni_se_io_set_mode(void __iomem *base)
  185. {
  186. u32 val;
  187. val = readl_relaxed(base + SE_IRQ_EN);
  188. val |= GENI_M_IRQ_EN | GENI_S_IRQ_EN;
  189. val |= DMA_TX_IRQ_EN | DMA_RX_IRQ_EN;
  190. writel_relaxed(val, base + SE_IRQ_EN);
  191. val = readl_relaxed(base + SE_GENI_DMA_MODE_EN);
  192. val &= ~GENI_DMA_MODE_EN;
  193. writel_relaxed(val, base + SE_GENI_DMA_MODE_EN);
  194. writel_relaxed(0, base + SE_GSI_EVENT_EN);
  195. }
  196. static void geni_se_io_init(void __iomem *base)
  197. {
  198. u32 val;
  199. val = readl_relaxed(base + GENI_CGC_CTRL);
  200. val |= DEFAULT_CGC_EN;
  201. writel_relaxed(val, base + GENI_CGC_CTRL);
  202. val = readl_relaxed(base + SE_DMA_GENERAL_CFG);
  203. val |= AHB_SEC_SLV_CLK_CGC_ON | DMA_AHB_SLV_CFG_ON;
  204. val |= DMA_TX_CLK_CGC_ON | DMA_RX_CLK_CGC_ON;
  205. writel_relaxed(val, base + SE_DMA_GENERAL_CFG);
  206. writel_relaxed(DEFAULT_IO_OUTPUT_CTRL_MSK, base + GENI_OUTPUT_CTRL);
  207. writel_relaxed(FORCE_DEFAULT, base + GENI_FORCE_DEFAULT_REG);
  208. }
  209. static void geni_se_irq_clear(struct geni_se *se)
  210. {
  211. writel_relaxed(0, se->base + SE_GSI_EVENT_EN);
  212. writel_relaxed(0xffffffff, se->base + SE_GENI_M_IRQ_CLEAR);
  213. writel_relaxed(0xffffffff, se->base + SE_GENI_S_IRQ_CLEAR);
  214. writel_relaxed(0xffffffff, se->base + SE_DMA_TX_IRQ_CLR);
  215. writel_relaxed(0xffffffff, se->base + SE_DMA_RX_IRQ_CLR);
  216. writel_relaxed(0xffffffff, se->base + SE_IRQ_EN);
  217. }
  218. /**
  219. * geni_se_init() - Initialize the GENI serial engine
  220. * @se: Pointer to the concerned serial engine.
  221. * @rx_wm: Receive watermark, in units of FIFO words.
  222. * @rx_rfr: Ready-for-receive watermark, in units of FIFO words.
  223. *
  224. * This function is used to initialize the GENI serial engine, configure
  225. * receive watermark and ready-for-receive watermarks.
  226. */
  227. void geni_se_init(struct geni_se *se, u32 rx_wm, u32 rx_rfr)
  228. {
  229. u32 val;
  230. geni_se_irq_clear(se);
  231. geni_se_io_init(se->base);
  232. geni_se_io_set_mode(se->base);
  233. writel_relaxed(rx_wm, se->base + SE_GENI_RX_WATERMARK_REG);
  234. writel_relaxed(rx_rfr, se->base + SE_GENI_RX_RFR_WATERMARK_REG);
  235. val = readl_relaxed(se->base + SE_GENI_M_IRQ_EN);
  236. val |= M_COMMON_GENI_M_IRQ_EN;
  237. writel_relaxed(val, se->base + SE_GENI_M_IRQ_EN);
  238. val = readl_relaxed(se->base + SE_GENI_S_IRQ_EN);
  239. val |= S_COMMON_GENI_S_IRQ_EN;
  240. writel_relaxed(val, se->base + SE_GENI_S_IRQ_EN);
  241. }
  242. EXPORT_SYMBOL_GPL(geni_se_init);
  243. static void geni_se_select_fifo_mode(struct geni_se *se)
  244. {
  245. u32 proto = geni_se_read_proto(se);
  246. u32 val, val_old;
  247. geni_se_irq_clear(se);
  248. /* UART driver manages enabling / disabling interrupts internally */
  249. if (proto != GENI_SE_UART) {
  250. /* Non-UART use only primary sequencer so dont bother about S_IRQ */
  251. val_old = val = readl_relaxed(se->base + SE_GENI_M_IRQ_EN);
  252. val |= M_CMD_DONE_EN | M_TX_FIFO_WATERMARK_EN;
  253. val |= M_RX_FIFO_WATERMARK_EN | M_RX_FIFO_LAST_EN;
  254. if (val != val_old)
  255. writel_relaxed(val, se->base + SE_GENI_M_IRQ_EN);
  256. }
  257. val_old = val = readl_relaxed(se->base + SE_GENI_DMA_MODE_EN);
  258. val &= ~GENI_DMA_MODE_EN;
  259. if (val != val_old)
  260. writel_relaxed(val, se->base + SE_GENI_DMA_MODE_EN);
  261. }
  262. static void geni_se_select_dma_mode(struct geni_se *se)
  263. {
  264. u32 proto = geni_se_read_proto(se);
  265. u32 val, val_old;
  266. geni_se_irq_clear(se);
  267. /* UART driver manages enabling / disabling interrupts internally */
  268. if (proto != GENI_SE_UART) {
  269. /* Non-UART use only primary sequencer so dont bother about S_IRQ */
  270. val_old = val = readl_relaxed(se->base + SE_GENI_M_IRQ_EN);
  271. val &= ~(M_CMD_DONE_EN | M_TX_FIFO_WATERMARK_EN);
  272. val &= ~(M_RX_FIFO_WATERMARK_EN | M_RX_FIFO_LAST_EN);
  273. if (val != val_old)
  274. writel_relaxed(val, se->base + SE_GENI_M_IRQ_EN);
  275. }
  276. val_old = val = readl_relaxed(se->base + SE_GENI_DMA_MODE_EN);
  277. val |= GENI_DMA_MODE_EN;
  278. if (val != val_old)
  279. writel_relaxed(val, se->base + SE_GENI_DMA_MODE_EN);
  280. }
  281. static void geni_se_select_gpi_mode(struct geni_se *se)
  282. {
  283. u32 val;
  284. geni_se_irq_clear(se);
  285. writel(0, se->base + SE_IRQ_EN);
  286. val = readl(se->base + SE_GENI_M_IRQ_EN);
  287. val &= ~(M_CMD_DONE_EN | M_TX_FIFO_WATERMARK_EN |
  288. M_RX_FIFO_WATERMARK_EN | M_RX_FIFO_LAST_EN);
  289. writel(val, se->base + SE_GENI_M_IRQ_EN);
  290. writel(GENI_DMA_MODE_EN, se->base + SE_GENI_DMA_MODE_EN);
  291. val = readl(se->base + SE_GSI_EVENT_EN);
  292. val |= (DMA_RX_EVENT_EN | DMA_TX_EVENT_EN | GENI_M_EVENT_EN | GENI_S_EVENT_EN);
  293. writel(val, se->base + SE_GSI_EVENT_EN);
  294. }
  295. /**
  296. * geni_se_select_mode() - Select the serial engine transfer mode
  297. * @se: Pointer to the concerned serial engine.
  298. * @mode: Transfer mode to be selected.
  299. */
  300. void geni_se_select_mode(struct geni_se *se, enum geni_se_xfer_mode mode)
  301. {
  302. WARN_ON(mode != GENI_SE_FIFO && mode != GENI_SE_DMA && mode != GENI_GPI_DMA);
  303. switch (mode) {
  304. case GENI_SE_FIFO:
  305. geni_se_select_fifo_mode(se);
  306. break;
  307. case GENI_SE_DMA:
  308. geni_se_select_dma_mode(se);
  309. break;
  310. case GENI_GPI_DMA:
  311. geni_se_select_gpi_mode(se);
  312. break;
  313. case GENI_SE_INVALID:
  314. default:
  315. break;
  316. }
  317. }
  318. EXPORT_SYMBOL_GPL(geni_se_select_mode);
  319. /**
  320. * DOC: Overview
  321. *
  322. * GENI FIFO packing is highly configurable. TX/RX packing/unpacking consist
  323. * of up to 4 operations, each operation represented by 4 configuration vectors
  324. * of 10 bits programmed in GENI_TX_PACKING_CFG0 and GENI_TX_PACKING_CFG1 for
  325. * TX FIFO and in GENI_RX_PACKING_CFG0 and GENI_RX_PACKING_CFG1 for RX FIFO.
  326. * Refer to below examples for detailed bit-field description.
  327. *
  328. * Example 1: word_size = 7, packing_mode = 4 x 8, msb_to_lsb = 1
  329. *
  330. * +-----------+-------+-------+-------+-------+
  331. * | | vec_0 | vec_1 | vec_2 | vec_3 |
  332. * +-----------+-------+-------+-------+-------+
  333. * | start | 0x6 | 0xe | 0x16 | 0x1e |
  334. * | direction | 1 | 1 | 1 | 1 |
  335. * | length | 6 | 6 | 6 | 6 |
  336. * | stop | 0 | 0 | 0 | 1 |
  337. * +-----------+-------+-------+-------+-------+
  338. *
  339. * Example 2: word_size = 15, packing_mode = 2 x 16, msb_to_lsb = 0
  340. *
  341. * +-----------+-------+-------+-------+-------+
  342. * | | vec_0 | vec_1 | vec_2 | vec_3 |
  343. * +-----------+-------+-------+-------+-------+
  344. * | start | 0x0 | 0x8 | 0x10 | 0x18 |
  345. * | direction | 0 | 0 | 0 | 0 |
  346. * | length | 7 | 6 | 7 | 6 |
  347. * | stop | 0 | 0 | 0 | 1 |
  348. * +-----------+-------+-------+-------+-------+
  349. *
  350. * Example 3: word_size = 23, packing_mode = 1 x 32, msb_to_lsb = 1
  351. *
  352. * +-----------+-------+-------+-------+-------+
  353. * | | vec_0 | vec_1 | vec_2 | vec_3 |
  354. * +-----------+-------+-------+-------+-------+
  355. * | start | 0x16 | 0xe | 0x6 | 0x0 |
  356. * | direction | 1 | 1 | 1 | 1 |
  357. * | length | 7 | 7 | 6 | 0 |
  358. * | stop | 0 | 0 | 1 | 0 |
  359. * +-----------+-------+-------+-------+-------+
  360. *
  361. */
  362. #define NUM_PACKING_VECTORS 4
  363. #define PACKING_START_SHIFT 5
  364. #define PACKING_DIR_SHIFT 4
  365. #define PACKING_LEN_SHIFT 1
  366. #define PACKING_STOP_BIT BIT(0)
  367. #define PACKING_VECTOR_SHIFT 10
  368. /**
  369. * geni_se_config_packing() - Packing configuration of the serial engine
  370. * @se: Pointer to the concerned serial engine
  371. * @bpw: Bits of data per transfer word.
  372. * @pack_words: Number of words per fifo element.
  373. * @msb_to_lsb: Transfer from MSB to LSB or vice-versa.
  374. * @tx_cfg: Flag to configure the TX Packing.
  375. * @rx_cfg: Flag to configure the RX Packing.
  376. *
  377. * This function is used to configure the packing rules for the current
  378. * transfer.
  379. */
  380. void geni_se_config_packing(struct geni_se *se, int bpw, int pack_words,
  381. bool msb_to_lsb, bool tx_cfg, bool rx_cfg)
  382. {
  383. u32 cfg0, cfg1, cfg[NUM_PACKING_VECTORS] = {0};
  384. int len;
  385. int temp_bpw = bpw;
  386. int idx_start = msb_to_lsb ? bpw - 1 : 0;
  387. int idx = idx_start;
  388. int idx_delta = msb_to_lsb ? -BITS_PER_BYTE : BITS_PER_BYTE;
  389. int ceil_bpw = ALIGN(bpw, BITS_PER_BYTE);
  390. int iter = (ceil_bpw * pack_words) / BITS_PER_BYTE;
  391. int i;
  392. if (iter <= 0 || iter > NUM_PACKING_VECTORS)
  393. return;
  394. for (i = 0; i < iter; i++) {
  395. len = min_t(int, temp_bpw, BITS_PER_BYTE) - 1;
  396. cfg[i] = idx << PACKING_START_SHIFT;
  397. cfg[i] |= msb_to_lsb << PACKING_DIR_SHIFT;
  398. cfg[i] |= len << PACKING_LEN_SHIFT;
  399. if (temp_bpw <= BITS_PER_BYTE) {
  400. idx = ((i + 1) * BITS_PER_BYTE) + idx_start;
  401. temp_bpw = bpw;
  402. } else {
  403. idx = idx + idx_delta;
  404. temp_bpw = temp_bpw - BITS_PER_BYTE;
  405. }
  406. }
  407. cfg[iter - 1] |= PACKING_STOP_BIT;
  408. cfg0 = cfg[0] | (cfg[1] << PACKING_VECTOR_SHIFT);
  409. cfg1 = cfg[2] | (cfg[3] << PACKING_VECTOR_SHIFT);
  410. if (tx_cfg) {
  411. writel_relaxed(cfg0, se->base + SE_GENI_TX_PACKING_CFG0);
  412. writel_relaxed(cfg1, se->base + SE_GENI_TX_PACKING_CFG1);
  413. }
  414. if (rx_cfg) {
  415. writel_relaxed(cfg0, se->base + SE_GENI_RX_PACKING_CFG0);
  416. writel_relaxed(cfg1, se->base + SE_GENI_RX_PACKING_CFG1);
  417. }
  418. /*
  419. * Number of protocol words in each FIFO entry
  420. * 0 - 4x8, four words in each entry, max word size of 8 bits
  421. * 1 - 2x16, two words in each entry, max word size of 16 bits
  422. * 2 - 1x32, one word in each entry, max word size of 32 bits
  423. * 3 - undefined
  424. */
  425. if (pack_words || bpw == 32)
  426. writel_relaxed(bpw / 16, se->base + SE_GENI_BYTE_GRAN);
  427. }
  428. EXPORT_SYMBOL_GPL(geni_se_config_packing);
  429. static void geni_se_clks_off(struct geni_se *se)
  430. {
  431. struct geni_wrapper *wrapper = se->wrapper;
  432. clk_disable_unprepare(se->clk);
  433. clk_bulk_disable_unprepare(wrapper->num_clks, wrapper->clks);
  434. }
  435. /**
  436. * geni_se_resources_off() - Turn off resources associated with the serial
  437. * engine
  438. * @se: Pointer to the concerned serial engine.
  439. *
  440. * Return: 0 on success, standard Linux error codes on failure/error.
  441. */
  442. int geni_se_resources_off(struct geni_se *se)
  443. {
  444. int ret;
  445. if (has_acpi_companion(se->dev))
  446. return 0;
  447. ret = pinctrl_pm_select_sleep_state(se->dev);
  448. if (ret)
  449. return ret;
  450. geni_se_clks_off(se);
  451. return 0;
  452. }
  453. EXPORT_SYMBOL_GPL(geni_se_resources_off);
  454. static int geni_se_clks_on(struct geni_se *se)
  455. {
  456. int ret;
  457. struct geni_wrapper *wrapper = se->wrapper;
  458. ret = clk_bulk_prepare_enable(wrapper->num_clks, wrapper->clks);
  459. if (ret)
  460. return ret;
  461. ret = clk_prepare_enable(se->clk);
  462. if (ret)
  463. clk_bulk_disable_unprepare(wrapper->num_clks, wrapper->clks);
  464. return ret;
  465. }
  466. /**
  467. * geni_se_resources_on() - Turn on resources associated with the serial
  468. * engine
  469. * @se: Pointer to the concerned serial engine.
  470. *
  471. * Return: 0 on success, standard Linux error codes on failure/error.
  472. */
  473. int geni_se_resources_on(struct geni_se *se)
  474. {
  475. int ret;
  476. if (has_acpi_companion(se->dev))
  477. return 0;
  478. ret = geni_se_clks_on(se);
  479. if (ret)
  480. return ret;
  481. ret = pinctrl_pm_select_default_state(se->dev);
  482. if (ret)
  483. geni_se_clks_off(se);
  484. return ret;
  485. }
  486. EXPORT_SYMBOL_GPL(geni_se_resources_on);
  487. /**
  488. * geni_se_clk_tbl_get() - Get the clock table to program DFS
  489. * @se: Pointer to the concerned serial engine.
  490. * @tbl: Table in which the output is returned.
  491. *
  492. * This function is called by the protocol drivers to determine the different
  493. * clock frequencies supported by serial engine core clock. The protocol
  494. * drivers use the output to determine the clock frequency index to be
  495. * programmed into DFS.
  496. *
  497. * Return: number of valid performance levels in the table on success,
  498. * standard Linux error codes on failure.
  499. */
  500. int geni_se_clk_tbl_get(struct geni_se *se, unsigned long **tbl)
  501. {
  502. long freq = 0;
  503. int i;
  504. if (se->clk_perf_tbl) {
  505. *tbl = se->clk_perf_tbl;
  506. return se->num_clk_levels;
  507. }
  508. se->clk_perf_tbl = devm_kcalloc(se->dev, MAX_CLK_PERF_LEVEL,
  509. sizeof(*se->clk_perf_tbl),
  510. GFP_KERNEL);
  511. if (!se->clk_perf_tbl)
  512. return -ENOMEM;
  513. for (i = 0; i < MAX_CLK_PERF_LEVEL; i++) {
  514. freq = clk_round_rate(se->clk, freq + 1);
  515. if (freq <= 0 ||
  516. (i > 0 && freq == se->clk_perf_tbl[i - 1]))
  517. break;
  518. se->clk_perf_tbl[i] = freq;
  519. }
  520. se->num_clk_levels = i;
  521. *tbl = se->clk_perf_tbl;
  522. return se->num_clk_levels;
  523. }
  524. EXPORT_SYMBOL_GPL(geni_se_clk_tbl_get);
  525. /**
  526. * geni_se_clk_freq_match() - Get the matching or closest SE clock frequency
  527. * @se: Pointer to the concerned serial engine.
  528. * @req_freq: Requested clock frequency.
  529. * @index: Index of the resultant frequency in the table.
  530. * @res_freq: Resultant frequency of the source clock.
  531. * @exact: Flag to indicate exact multiple requirement of the requested
  532. * frequency.
  533. *
  534. * This function is called by the protocol drivers to determine the best match
  535. * of the requested frequency as provided by the serial engine clock in order
  536. * to meet the performance requirements.
  537. *
  538. * If we return success:
  539. * - if @exact is true then @res_freq / <an_integer> == @req_freq
  540. * - if @exact is false then @res_freq / <an_integer> <= @req_freq
  541. *
  542. * Return: 0 on success, standard Linux error codes on failure.
  543. */
  544. int geni_se_clk_freq_match(struct geni_se *se, unsigned long req_freq,
  545. unsigned int *index, unsigned long *res_freq,
  546. bool exact)
  547. {
  548. unsigned long *tbl;
  549. int num_clk_levels;
  550. int i;
  551. unsigned long best_delta;
  552. unsigned long new_delta;
  553. unsigned int divider;
  554. num_clk_levels = geni_se_clk_tbl_get(se, &tbl);
  555. if (num_clk_levels < 0)
  556. return num_clk_levels;
  557. if (num_clk_levels == 0)
  558. return -EINVAL;
  559. best_delta = ULONG_MAX;
  560. for (i = 0; i < num_clk_levels; i++) {
  561. divider = DIV_ROUND_UP(tbl[i], req_freq);
  562. new_delta = req_freq - tbl[i] / divider;
  563. if (new_delta < best_delta) {
  564. /* We have a new best! */
  565. *index = i;
  566. *res_freq = tbl[i];
  567. /* If the new best is exact then we're done */
  568. if (new_delta == 0)
  569. return 0;
  570. /* Record how close we got */
  571. best_delta = new_delta;
  572. }
  573. }
  574. if (exact)
  575. return -EINVAL;
  576. return 0;
  577. }
  578. EXPORT_SYMBOL_GPL(geni_se_clk_freq_match);
  579. #define GENI_SE_DMA_DONE_EN BIT(0)
  580. #define GENI_SE_DMA_EOT_EN BIT(1)
  581. #define GENI_SE_DMA_AHB_ERR_EN BIT(2)
  582. #define GENI_SE_DMA_EOT_BUF BIT(0)
  583. /**
  584. * geni_se_tx_init_dma() - Initiate TX DMA transfer on the serial engine
  585. * @se: Pointer to the concerned serial engine.
  586. * @iova: Mapped DMA address.
  587. * @len: Length of the TX buffer.
  588. *
  589. * This function is used to initiate DMA TX transfer.
  590. */
  591. void geni_se_tx_init_dma(struct geni_se *se, dma_addr_t iova, size_t len)
  592. {
  593. u32 val;
  594. val = GENI_SE_DMA_DONE_EN;
  595. val |= GENI_SE_DMA_EOT_EN;
  596. val |= GENI_SE_DMA_AHB_ERR_EN;
  597. writel_relaxed(val, se->base + SE_DMA_TX_IRQ_EN_SET);
  598. writel_relaxed(lower_32_bits(iova), se->base + SE_DMA_TX_PTR_L);
  599. writel_relaxed(upper_32_bits(iova), se->base + SE_DMA_TX_PTR_H);
  600. writel_relaxed(GENI_SE_DMA_EOT_BUF, se->base + SE_DMA_TX_ATTR);
  601. writel(len, se->base + SE_DMA_TX_LEN);
  602. }
  603. EXPORT_SYMBOL_GPL(geni_se_tx_init_dma);
  604. /**
  605. * geni_se_tx_dma_prep() - Prepare the serial engine for TX DMA transfer
  606. * @se: Pointer to the concerned serial engine.
  607. * @buf: Pointer to the TX buffer.
  608. * @len: Length of the TX buffer.
  609. * @iova: Pointer to store the mapped DMA address.
  610. *
  611. * This function is used to prepare the buffers for DMA TX.
  612. *
  613. * Return: 0 on success, standard Linux error codes on failure.
  614. */
  615. int geni_se_tx_dma_prep(struct geni_se *se, void *buf, size_t len,
  616. dma_addr_t *iova)
  617. {
  618. struct geni_wrapper *wrapper = se->wrapper;
  619. if (!wrapper)
  620. return -EINVAL;
  621. *iova = dma_map_single(wrapper->dev, buf, len, DMA_TO_DEVICE);
  622. if (dma_mapping_error(wrapper->dev, *iova))
  623. return -EIO;
  624. geni_se_tx_init_dma(se, *iova, len);
  625. return 0;
  626. }
  627. EXPORT_SYMBOL_GPL(geni_se_tx_dma_prep);
  628. /**
  629. * geni_se_rx_init_dma() - Initiate RX DMA transfer on the serial engine
  630. * @se: Pointer to the concerned serial engine.
  631. * @iova: Mapped DMA address.
  632. * @len: Length of the RX buffer.
  633. *
  634. * This function is used to initiate DMA RX transfer.
  635. */
  636. void geni_se_rx_init_dma(struct geni_se *se, dma_addr_t iova, size_t len)
  637. {
  638. u32 val;
  639. val = GENI_SE_DMA_DONE_EN;
  640. val |= GENI_SE_DMA_EOT_EN;
  641. val |= GENI_SE_DMA_AHB_ERR_EN;
  642. writel_relaxed(val, se->base + SE_DMA_RX_IRQ_EN_SET);
  643. writel_relaxed(lower_32_bits(iova), se->base + SE_DMA_RX_PTR_L);
  644. writel_relaxed(upper_32_bits(iova), se->base + SE_DMA_RX_PTR_H);
  645. /* RX does not have EOT buffer type bit. So just reset RX_ATTR */
  646. writel_relaxed(0, se->base + SE_DMA_RX_ATTR);
  647. writel(len, se->base + SE_DMA_RX_LEN);
  648. }
  649. EXPORT_SYMBOL_GPL(geni_se_rx_init_dma);
  650. /**
  651. * geni_se_rx_dma_prep() - Prepare the serial engine for RX DMA transfer
  652. * @se: Pointer to the concerned serial engine.
  653. * @buf: Pointer to the RX buffer.
  654. * @len: Length of the RX buffer.
  655. * @iova: Pointer to store the mapped DMA address.
  656. *
  657. * This function is used to prepare the buffers for DMA RX.
  658. *
  659. * Return: 0 on success, standard Linux error codes on failure.
  660. */
  661. int geni_se_rx_dma_prep(struct geni_se *se, void *buf, size_t len,
  662. dma_addr_t *iova)
  663. {
  664. struct geni_wrapper *wrapper = se->wrapper;
  665. if (!wrapper)
  666. return -EINVAL;
  667. *iova = dma_map_single(wrapper->dev, buf, len, DMA_FROM_DEVICE);
  668. if (dma_mapping_error(wrapper->dev, *iova))
  669. return -EIO;
  670. geni_se_rx_init_dma(se, *iova, len);
  671. return 0;
  672. }
  673. EXPORT_SYMBOL_GPL(geni_se_rx_dma_prep);
  674. /**
  675. * geni_se_tx_dma_unprep() - Unprepare the serial engine after TX DMA transfer
  676. * @se: Pointer to the concerned serial engine.
  677. * @iova: DMA address of the TX buffer.
  678. * @len: Length of the TX buffer.
  679. *
  680. * This function is used to unprepare the DMA buffers after DMA TX.
  681. */
  682. void geni_se_tx_dma_unprep(struct geni_se *se, dma_addr_t iova, size_t len)
  683. {
  684. struct geni_wrapper *wrapper = se->wrapper;
  685. if (!dma_mapping_error(wrapper->dev, iova))
  686. dma_unmap_single(wrapper->dev, iova, len, DMA_TO_DEVICE);
  687. }
  688. EXPORT_SYMBOL_GPL(geni_se_tx_dma_unprep);
  689. /**
  690. * geni_se_rx_dma_unprep() - Unprepare the serial engine after RX DMA transfer
  691. * @se: Pointer to the concerned serial engine.
  692. * @iova: DMA address of the RX buffer.
  693. * @len: Length of the RX buffer.
  694. *
  695. * This function is used to unprepare the DMA buffers after DMA RX.
  696. */
  697. void geni_se_rx_dma_unprep(struct geni_se *se, dma_addr_t iova, size_t len)
  698. {
  699. struct geni_wrapper *wrapper = se->wrapper;
  700. if (!dma_mapping_error(wrapper->dev, iova))
  701. dma_unmap_single(wrapper->dev, iova, len, DMA_FROM_DEVICE);
  702. }
  703. EXPORT_SYMBOL_GPL(geni_se_rx_dma_unprep);
  704. int geni_icc_get(struct geni_se *se, const char *icc_ddr)
  705. {
  706. int i, err;
  707. const char *icc_names[] = {"qup-core", "qup-config", icc_ddr};
  708. if (has_acpi_companion(se->dev))
  709. return 0;
  710. for (i = 0; i < ARRAY_SIZE(se->icc_paths); i++) {
  711. if (!icc_names[i])
  712. continue;
  713. se->icc_paths[i].path = devm_of_icc_get(se->dev, icc_names[i]);
  714. if (IS_ERR(se->icc_paths[i].path))
  715. goto err;
  716. }
  717. return 0;
  718. err:
  719. err = PTR_ERR(se->icc_paths[i].path);
  720. if (err != -EPROBE_DEFER)
  721. dev_err_ratelimited(se->dev, "Failed to get ICC path '%s': %d\n",
  722. icc_names[i], err);
  723. return err;
  724. }
  725. EXPORT_SYMBOL_GPL(geni_icc_get);
  726. int geni_icc_set_bw(struct geni_se *se)
  727. {
  728. int i, ret;
  729. for (i = 0; i < ARRAY_SIZE(se->icc_paths); i++) {
  730. ret = icc_set_bw(se->icc_paths[i].path,
  731. se->icc_paths[i].avg_bw, se->icc_paths[i].avg_bw);
  732. if (ret) {
  733. dev_err_ratelimited(se->dev, "ICC BW voting failed on path '%s': %d\n",
  734. icc_path_names[i], ret);
  735. return ret;
  736. }
  737. }
  738. return 0;
  739. }
  740. EXPORT_SYMBOL_GPL(geni_icc_set_bw);
  741. void geni_icc_set_tag(struct geni_se *se, u32 tag)
  742. {
  743. int i;
  744. for (i = 0; i < ARRAY_SIZE(se->icc_paths); i++)
  745. icc_set_tag(se->icc_paths[i].path, tag);
  746. }
  747. EXPORT_SYMBOL_GPL(geni_icc_set_tag);
  748. /* To do: Replace this by icc_bulk_enable once it's implemented in ICC core */
  749. int geni_icc_enable(struct geni_se *se)
  750. {
  751. int i, ret;
  752. for (i = 0; i < ARRAY_SIZE(se->icc_paths); i++) {
  753. ret = icc_enable(se->icc_paths[i].path);
  754. if (ret) {
  755. dev_err_ratelimited(se->dev, "ICC enable failed on path '%s': %d\n",
  756. icc_path_names[i], ret);
  757. return ret;
  758. }
  759. }
  760. return 0;
  761. }
  762. EXPORT_SYMBOL_GPL(geni_icc_enable);
  763. int geni_icc_disable(struct geni_se *se)
  764. {
  765. int i, ret;
  766. for (i = 0; i < ARRAY_SIZE(se->icc_paths); i++) {
  767. ret = icc_disable(se->icc_paths[i].path);
  768. if (ret) {
  769. dev_err_ratelimited(se->dev, "ICC disable failed on path '%s': %d\n",
  770. icc_path_names[i], ret);
  771. return ret;
  772. }
  773. }
  774. return 0;
  775. }
  776. EXPORT_SYMBOL_GPL(geni_icc_disable);
  777. static int geni_se_probe(struct platform_device *pdev)
  778. {
  779. struct device *dev = &pdev->dev;
  780. struct geni_wrapper *wrapper;
  781. int ret;
  782. wrapper = devm_kzalloc(dev, sizeof(*wrapper), GFP_KERNEL);
  783. if (!wrapper)
  784. return -ENOMEM;
  785. wrapper->dev = dev;
  786. wrapper->base = devm_platform_ioremap_resource(pdev, 0);
  787. if (IS_ERR(wrapper->base))
  788. return PTR_ERR(wrapper->base);
  789. if (!has_acpi_companion(&pdev->dev)) {
  790. const struct geni_se_desc *desc;
  791. int i;
  792. desc = device_get_match_data(&pdev->dev);
  793. if (!desc)
  794. return -EINVAL;
  795. wrapper->num_clks = min_t(unsigned int, desc->num_clks, MAX_CLKS);
  796. for (i = 0; i < wrapper->num_clks; ++i)
  797. wrapper->clks[i].id = desc->clks[i];
  798. ret = of_count_phandle_with_args(dev->of_node, "clocks", "#clock-cells");
  799. if (ret < 0) {
  800. dev_err(dev, "invalid clocks property at %pOF\n", dev->of_node);
  801. return ret;
  802. }
  803. if (ret < wrapper->num_clks) {
  804. dev_err(dev, "invalid clocks count at %pOF, expected %d entries\n",
  805. dev->of_node, wrapper->num_clks);
  806. return -EINVAL;
  807. }
  808. ret = devm_clk_bulk_get(dev, wrapper->num_clks, wrapper->clks);
  809. if (ret) {
  810. dev_err(dev, "Err getting clks %d\n", ret);
  811. return ret;
  812. }
  813. }
  814. dev_set_drvdata(dev, wrapper);
  815. dev_dbg(dev, "GENI SE Driver probed\n");
  816. return devm_of_platform_populate(dev);
  817. }
  818. static const char * const qup_clks[] = {
  819. "m-ahb",
  820. "s-ahb",
  821. };
  822. static const struct geni_se_desc qup_desc = {
  823. .clks = qup_clks,
  824. .num_clks = ARRAY_SIZE(qup_clks),
  825. };
  826. static const char * const i2c_master_hub_clks[] = {
  827. "s-ahb",
  828. };
  829. static const struct geni_se_desc i2c_master_hub_desc = {
  830. .clks = i2c_master_hub_clks,
  831. .num_clks = ARRAY_SIZE(i2c_master_hub_clks),
  832. };
  833. static const struct of_device_id geni_se_dt_match[] = {
  834. { .compatible = "qcom,geni-se-qup", .data = &qup_desc },
  835. { .compatible = "qcom,geni-se-i2c-master-hub", .data = &i2c_master_hub_desc },
  836. {}
  837. };
  838. MODULE_DEVICE_TABLE(of, geni_se_dt_match);
  839. static struct platform_driver geni_se_driver = {
  840. .driver = {
  841. .name = "geni_se_qup",
  842. .of_match_table = geni_se_dt_match,
  843. },
  844. .probe = geni_se_probe,
  845. };
  846. module_platform_driver(geni_se_driver);
  847. MODULE_DESCRIPTION("GENI Serial Engine Driver");
  848. MODULE_LICENSE("GPL v2");