qoriq_thermal.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412
  1. // SPDX-License-Identifier: GPL-2.0
  2. //
  3. // Copyright 2016 Freescale Semiconductor, Inc.
  4. #include <linux/clk.h>
  5. #include <linux/err.h>
  6. #include <linux/io.h>
  7. #include <linux/module.h>
  8. #include <linux/of.h>
  9. #include <linux/platform_device.h>
  10. #include <linux/regmap.h>
  11. #include <linux/sizes.h>
  12. #include <linux/thermal.h>
  13. #include <linux/units.h>
  14. #include "thermal_hwmon.h"
  15. #define SITES_MAX 16
  16. #define TMR_DISABLE 0x0
  17. #define TMR_ME 0x80000000
  18. #define TMR_CMD BIT(29)
  19. #define TMR_ALPF 0x0c000000
  20. #define TMR_ALPF_V2 0x03000000
  21. #define TMTMIR_DEFAULT 0x0000000f
  22. #define TIER_DISABLE 0x0
  23. #define TEUMR0_V2 0x51009c00
  24. #define TMSARA_V2 0xe
  25. #define TMU_VER1 0x1
  26. #define TMU_VER2 0x2
  27. #define REGS_TMR 0x000 /* Mode Register */
  28. #define TMR_DISABLE 0x0
  29. #define TMR_ME 0x80000000
  30. #define TMR_ALPF 0x0c000000
  31. #define REGS_TMTMIR 0x008 /* Temperature measurement interval Register */
  32. #define TMTMIR_DEFAULT 0x0000000f
  33. #define REGS_V2_TMSR 0x008 /* monitor site register */
  34. #define REGS_V2_TMTMIR 0x00c /* Temperature measurement interval Register */
  35. #define REGS_TIER 0x020 /* Interrupt Enable Register */
  36. #define TIER_DISABLE 0x0
  37. #define REGS_TTCFGR 0x080 /* Temperature Configuration Register */
  38. #define REGS_TSCFGR 0x084 /* Sensor Configuration Register */
  39. #define REGS_TRITSR(n) (0x100 + 16 * (n)) /* Immediate Temperature
  40. * Site Register
  41. */
  42. #define TRITSR_V BIT(31)
  43. #define TRITSR_TP5 BIT(9)
  44. #define REGS_V2_TMSAR(n) (0x304 + 16 * (n)) /* TMU monitoring
  45. * site adjustment register
  46. */
  47. #define REGS_TTRnCR(n) (0xf10 + 4 * (n)) /* Temperature Range n
  48. * Control Register
  49. */
  50. #define NUM_TTRCR_V1 4
  51. #define NUM_TTRCR_MAX 16
  52. #define REGS_IPBRR(n) (0xbf8 + 4 * (n)) /* IP Block Revision
  53. * Register n
  54. */
  55. #define REGS_V2_TEUMR(n) (0xf00 + 4 * (n))
  56. /*
  57. * Thermal zone data
  58. */
  59. struct qoriq_sensor {
  60. int id;
  61. };
  62. struct qoriq_tmu_data {
  63. int ver;
  64. u32 ttrcr[NUM_TTRCR_MAX];
  65. struct regmap *regmap;
  66. struct clk *clk;
  67. struct qoriq_sensor sensor[SITES_MAX];
  68. };
  69. static struct qoriq_tmu_data *qoriq_sensor_to_data(struct qoriq_sensor *s)
  70. {
  71. return container_of(s, struct qoriq_tmu_data, sensor[s->id]);
  72. }
  73. static int tmu_get_temp(struct thermal_zone_device *tz, int *temp)
  74. {
  75. struct qoriq_sensor *qsensor = thermal_zone_device_priv(tz);
  76. struct qoriq_tmu_data *qdata = qoriq_sensor_to_data(qsensor);
  77. u32 val;
  78. /*
  79. * REGS_TRITSR(id) has the following layout:
  80. *
  81. * For TMU Rev1:
  82. * 31 ... 7 6 5 4 3 2 1 0
  83. * V TEMP
  84. *
  85. * Where V bit signifies if the measurement is ready and is
  86. * within sensor range. TEMP is an 8 bit value representing
  87. * temperature in Celsius.
  88. * For TMU Rev2:
  89. * 31 ... 8 7 6 5 4 3 2 1 0
  90. * V TEMP
  91. *
  92. * Where V bit signifies if the measurement is ready and is
  93. * within sensor range. TEMP is an 9 bit value representing
  94. * temperature in KelVin.
  95. */
  96. regmap_read(qdata->regmap, REGS_TMR, &val);
  97. if (!(val & TMR_ME))
  98. return -EAGAIN;
  99. if (regmap_read_poll_timeout(qdata->regmap,
  100. REGS_TRITSR(qsensor->id),
  101. val,
  102. val & TRITSR_V,
  103. USEC_PER_MSEC,
  104. 10 * USEC_PER_MSEC))
  105. return -ENODATA;
  106. if (qdata->ver == TMU_VER1) {
  107. *temp = (val & GENMASK(7, 0)) * MILLIDEGREE_PER_DEGREE;
  108. } else {
  109. if (val & TRITSR_TP5)
  110. *temp = milli_kelvin_to_millicelsius((val & GENMASK(8, 0)) *
  111. MILLIDEGREE_PER_DEGREE + 500);
  112. else
  113. *temp = kelvin_to_millicelsius(val & GENMASK(8, 0));
  114. }
  115. return 0;
  116. }
  117. static const struct thermal_zone_device_ops tmu_tz_ops = {
  118. .get_temp = tmu_get_temp,
  119. };
  120. static int qoriq_tmu_register_tmu_zone(struct device *dev,
  121. struct qoriq_tmu_data *qdata)
  122. {
  123. int id, sites = 0;
  124. for (id = 0; id < SITES_MAX; id++) {
  125. struct thermal_zone_device *tzd;
  126. struct qoriq_sensor *sensor = &qdata->sensor[id];
  127. int ret;
  128. sensor->id = id;
  129. tzd = devm_thermal_of_zone_register(dev, id,
  130. sensor,
  131. &tmu_tz_ops);
  132. ret = PTR_ERR_OR_ZERO(tzd);
  133. if (ret) {
  134. if (ret == -ENODEV)
  135. continue;
  136. return ret;
  137. }
  138. if (qdata->ver == TMU_VER1)
  139. sites |= 0x1 << (15 - id);
  140. else
  141. sites |= 0x1 << id;
  142. devm_thermal_add_hwmon_sysfs(dev, tzd);
  143. }
  144. if (sites) {
  145. if (qdata->ver == TMU_VER1) {
  146. regmap_write(qdata->regmap, REGS_TMR, TMR_ME | TMR_ALPF | sites);
  147. } else {
  148. regmap_write(qdata->regmap, REGS_V2_TMSR, sites);
  149. regmap_write(qdata->regmap, REGS_TMR, TMR_ME | TMR_ALPF_V2);
  150. }
  151. }
  152. return 0;
  153. }
  154. static int qoriq_tmu_calibration(struct device *dev,
  155. struct qoriq_tmu_data *data)
  156. {
  157. int i, val, len;
  158. const u32 *calibration;
  159. struct device_node *np = dev->of_node;
  160. len = of_property_count_u32_elems(np, "fsl,tmu-range");
  161. if (len < 0 || (data->ver == TMU_VER1 && len > NUM_TTRCR_V1) ||
  162. (data->ver > TMU_VER1 && len > NUM_TTRCR_MAX)) {
  163. dev_err(dev, "invalid range data.\n");
  164. return len;
  165. }
  166. val = of_property_read_u32_array(np, "fsl,tmu-range", data->ttrcr, len);
  167. if (val != 0) {
  168. dev_err(dev, "failed to read range data.\n");
  169. return val;
  170. }
  171. /* Init temperature range registers */
  172. for (i = 0; i < len; i++)
  173. regmap_write(data->regmap, REGS_TTRnCR(i), data->ttrcr[i]);
  174. calibration = of_get_property(np, "fsl,tmu-calibration", &len);
  175. if (calibration == NULL || len % 8) {
  176. dev_err(dev, "invalid calibration data.\n");
  177. return -ENODEV;
  178. }
  179. for (i = 0; i < len; i += 8, calibration += 2) {
  180. val = of_read_number(calibration, 1);
  181. regmap_write(data->regmap, REGS_TTCFGR, val);
  182. val = of_read_number(calibration + 1, 1);
  183. regmap_write(data->regmap, REGS_TSCFGR, val);
  184. }
  185. return 0;
  186. }
  187. static void qoriq_tmu_init_device(struct qoriq_tmu_data *data)
  188. {
  189. /* Disable interrupt, using polling instead */
  190. regmap_write(data->regmap, REGS_TIER, TIER_DISABLE);
  191. /* Set update_interval */
  192. if (data->ver == TMU_VER1) {
  193. regmap_write(data->regmap, REGS_TMTMIR, TMTMIR_DEFAULT);
  194. } else {
  195. regmap_write(data->regmap, REGS_V2_TMTMIR, TMTMIR_DEFAULT);
  196. regmap_write(data->regmap, REGS_V2_TEUMR(0), TEUMR0_V2);
  197. }
  198. /* Disable monitoring */
  199. regmap_write(data->regmap, REGS_TMR, TMR_DISABLE);
  200. }
  201. static const struct regmap_range qoriq_yes_ranges[] = {
  202. regmap_reg_range(REGS_TMR, REGS_TSCFGR),
  203. regmap_reg_range(REGS_TTRnCR(0), REGS_TTRnCR(15)),
  204. regmap_reg_range(REGS_V2_TEUMR(0), REGS_V2_TEUMR(2)),
  205. regmap_reg_range(REGS_V2_TMSAR(0), REGS_V2_TMSAR(15)),
  206. regmap_reg_range(REGS_IPBRR(0), REGS_IPBRR(1)),
  207. /* Read only registers below */
  208. regmap_reg_range(REGS_TRITSR(0), REGS_TRITSR(15)),
  209. };
  210. static const struct regmap_access_table qoriq_wr_table = {
  211. .yes_ranges = qoriq_yes_ranges,
  212. .n_yes_ranges = ARRAY_SIZE(qoriq_yes_ranges) - 1,
  213. };
  214. static const struct regmap_access_table qoriq_rd_table = {
  215. .yes_ranges = qoriq_yes_ranges,
  216. .n_yes_ranges = ARRAY_SIZE(qoriq_yes_ranges),
  217. };
  218. static void qoriq_tmu_action(void *p)
  219. {
  220. struct qoriq_tmu_data *data = p;
  221. regmap_write(data->regmap, REGS_TMR, TMR_DISABLE);
  222. clk_disable_unprepare(data->clk);
  223. }
  224. static int qoriq_tmu_probe(struct platform_device *pdev)
  225. {
  226. int ret;
  227. u32 ver;
  228. struct qoriq_tmu_data *data;
  229. struct device_node *np = pdev->dev.of_node;
  230. struct device *dev = &pdev->dev;
  231. const bool little_endian = of_property_read_bool(np, "little-endian");
  232. const enum regmap_endian format_endian =
  233. little_endian ? REGMAP_ENDIAN_LITTLE : REGMAP_ENDIAN_BIG;
  234. const struct regmap_config regmap_config = {
  235. .reg_bits = 32,
  236. .val_bits = 32,
  237. .reg_stride = 4,
  238. .rd_table = &qoriq_rd_table,
  239. .wr_table = &qoriq_wr_table,
  240. .val_format_endian = format_endian,
  241. .max_register = SZ_4K,
  242. };
  243. void __iomem *base;
  244. data = devm_kzalloc(dev, sizeof(struct qoriq_tmu_data),
  245. GFP_KERNEL);
  246. if (!data)
  247. return -ENOMEM;
  248. base = devm_platform_ioremap_resource(pdev, 0);
  249. ret = PTR_ERR_OR_ZERO(base);
  250. if (ret) {
  251. dev_err(dev, "Failed to get memory region\n");
  252. return ret;
  253. }
  254. data->regmap = devm_regmap_init_mmio(dev, base, &regmap_config);
  255. ret = PTR_ERR_OR_ZERO(data->regmap);
  256. if (ret) {
  257. dev_err(dev, "Failed to init regmap (%d)\n", ret);
  258. return ret;
  259. }
  260. data->clk = devm_clk_get_optional(dev, NULL);
  261. if (IS_ERR(data->clk))
  262. return PTR_ERR(data->clk);
  263. ret = clk_prepare_enable(data->clk);
  264. if (ret) {
  265. dev_err(dev, "Failed to enable clock\n");
  266. return ret;
  267. }
  268. ret = devm_add_action_or_reset(dev, qoriq_tmu_action, data);
  269. if (ret)
  270. return ret;
  271. /* version register offset at: 0xbf8 on both v1 and v2 */
  272. ret = regmap_read(data->regmap, REGS_IPBRR(0), &ver);
  273. if (ret) {
  274. dev_err(&pdev->dev, "Failed to read IP block version\n");
  275. return ret;
  276. }
  277. data->ver = (ver >> 8) & 0xff;
  278. qoriq_tmu_init_device(data); /* TMU initialization */
  279. ret = qoriq_tmu_calibration(dev, data); /* TMU calibration */
  280. if (ret < 0)
  281. return ret;
  282. ret = qoriq_tmu_register_tmu_zone(dev, data);
  283. if (ret < 0) {
  284. dev_err(dev, "Failed to register sensors\n");
  285. return ret;
  286. }
  287. platform_set_drvdata(pdev, data);
  288. return 0;
  289. }
  290. static int qoriq_tmu_suspend(struct device *dev)
  291. {
  292. struct qoriq_tmu_data *data = dev_get_drvdata(dev);
  293. int ret;
  294. ret = regmap_update_bits(data->regmap, REGS_TMR, TMR_ME, 0);
  295. if (ret)
  296. return ret;
  297. if (data->ver > TMU_VER1) {
  298. ret = regmap_set_bits(data->regmap, REGS_TMR, TMR_CMD);
  299. if (ret)
  300. return ret;
  301. }
  302. clk_disable_unprepare(data->clk);
  303. return 0;
  304. }
  305. static int qoriq_tmu_resume(struct device *dev)
  306. {
  307. int ret;
  308. struct qoriq_tmu_data *data = dev_get_drvdata(dev);
  309. ret = clk_prepare_enable(data->clk);
  310. if (ret)
  311. return ret;
  312. if (data->ver > TMU_VER1) {
  313. ret = regmap_clear_bits(data->regmap, REGS_TMR, TMR_CMD);
  314. if (ret)
  315. return ret;
  316. }
  317. /* Enable monitoring */
  318. return regmap_update_bits(data->regmap, REGS_TMR, TMR_ME, TMR_ME);
  319. }
  320. static DEFINE_SIMPLE_DEV_PM_OPS(qoriq_tmu_pm_ops,
  321. qoriq_tmu_suspend, qoriq_tmu_resume);
  322. static const struct of_device_id qoriq_tmu_match[] = {
  323. { .compatible = "fsl,qoriq-tmu", },
  324. { .compatible = "fsl,imx8mq-tmu", },
  325. {},
  326. };
  327. MODULE_DEVICE_TABLE(of, qoriq_tmu_match);
  328. static struct platform_driver qoriq_tmu = {
  329. .driver = {
  330. .name = "qoriq_thermal",
  331. .pm = pm_sleep_ptr(&qoriq_tmu_pm_ops),
  332. .of_match_table = qoriq_tmu_match,
  333. },
  334. .probe = qoriq_tmu_probe,
  335. };
  336. module_platform_driver(qoriq_tmu);
  337. MODULE_AUTHOR("Jia Hongtao <hongtao.jia@nxp.com>");
  338. MODULE_DESCRIPTION("QorIQ Thermal Monitoring Unit driver");
  339. MODULE_LICENSE("GPL v2");