pinctrl_ast2600.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Copyright (C) ASPEED Technology Inc.
  4. */
  5. #include <common.h>
  6. #include <errno.h>
  7. #include <asm/arch/pinctrl.h>
  8. #include <asm/arch/scu_ast2600.h>
  9. #include <asm/io.h>
  10. #include <dm.h>
  11. #include <dm/pinctrl.h>
  12. #include <linux/bitops.h>
  13. #include <linux/err.h>
  14. /*
  15. * This driver works with very simple configuration that has the same name
  16. * for group and function. This way it is compatible with the Linux Kernel
  17. * driver.
  18. */
  19. struct aspeed_sig_desc {
  20. u32 offset;
  21. u32 reg_set;
  22. int clr;
  23. };
  24. struct aspeed_group_config {
  25. char *group_name;
  26. int ndescs;
  27. struct aspeed_sig_desc *descs;
  28. };
  29. struct ast2600_pinctrl_priv {
  30. struct ast2600_scu *scu;
  31. };
  32. static int ast2600_pinctrl_probe(struct udevice *dev)
  33. {
  34. struct ast2600_pinctrl_priv *priv = dev_get_priv(dev);
  35. struct udevice *clk_dev;
  36. int ret = 0;
  37. /* find SCU base address from clock device */
  38. uclass_get_device_by_driver(UCLASS_CLK, DM_DRIVER_GET(aspeed_ast2600_scu), &clk_dev);
  39. if (ret)
  40. return ret;
  41. priv->scu = dev_read_addr_ptr(clk_dev);
  42. if (IS_ERR(priv->scu))
  43. return PTR_ERR(priv->scu);
  44. return 0;
  45. }
  46. static struct aspeed_sig_desc i2c1_link[] = {
  47. { 0x418, GENMASK(9, 8), 1 },
  48. { 0x4B8, GENMASK(9, 8), 0 },
  49. };
  50. static struct aspeed_sig_desc i2c2_link[] = {
  51. { 0x418, GENMASK(11, 10), 1 },
  52. { 0x4B8, GENMASK(11, 10), 0 },
  53. };
  54. static struct aspeed_sig_desc i2c3_link[] = {
  55. { 0x418, GENMASK(13, 12), 1 },
  56. { 0x4B8, GENMASK(13, 12), 0 },
  57. };
  58. static struct aspeed_sig_desc i2c4_link[] = {
  59. { 0x418, GENMASK(15, 14), 1 },
  60. { 0x4B8, GENMASK(15, 14), 0 },
  61. };
  62. static struct aspeed_sig_desc i2c5_link[] = {
  63. { 0x418, GENMASK(17, 16), 0 },
  64. };
  65. static struct aspeed_sig_desc i2c6_link[] = {
  66. { 0x418, GENMASK(19, 18), 0 },
  67. };
  68. static struct aspeed_sig_desc i2c7_link[] = {
  69. { 0x418, GENMASK(21, 20), 0 },
  70. };
  71. static struct aspeed_sig_desc i2c8_link[] = {
  72. { 0x418, GENMASK(23, 22), 0 },
  73. };
  74. static struct aspeed_sig_desc i2c9_link[] = {
  75. { 0x418, GENMASK(25, 24), 0 },
  76. };
  77. static struct aspeed_sig_desc i2c10_link[] = {
  78. { 0x418, GENMASK(27, 26), 0 },
  79. };
  80. static struct aspeed_sig_desc i2c11_link[] = {
  81. { 0x410, GENMASK(1, 0), 1 },
  82. { 0x4B0, GENMASK(1, 0), 0 },
  83. };
  84. static struct aspeed_sig_desc i2c12_link[] = {
  85. { 0x410, GENMASK(3, 2), 1 },
  86. { 0x4B0, GENMASK(3, 2), 0 },
  87. };
  88. static struct aspeed_sig_desc i2c13_link[] = {
  89. { 0x410, GENMASK(5, 4), 1 },
  90. { 0x4B0, GENMASK(5, 4), 0 },
  91. };
  92. static struct aspeed_sig_desc i2c14_link[] = {
  93. { 0x410, GENMASK(7, 6), 1 },
  94. { 0x4B0, GENMASK(7, 6), 0 },
  95. };
  96. static struct aspeed_sig_desc i2c15_link[] = {
  97. { 0x414, GENMASK(29, 28), 1 },
  98. { 0x4B4, GENMASK(29, 28), 0 },
  99. };
  100. static struct aspeed_sig_desc i2c16_link[] = {
  101. { 0x414, GENMASK(31, 30), 1 },
  102. { 0x4B4, GENMASK(31, 30), 0 },
  103. };
  104. static struct aspeed_sig_desc mac1_link[] = {
  105. { 0x410, BIT(4), 0 },
  106. { 0x470, BIT(4), 1 },
  107. };
  108. static struct aspeed_sig_desc mac2_link[] = {
  109. { 0x410, BIT(5), 0 },
  110. { 0x470, BIT(5), 1 },
  111. };
  112. static struct aspeed_sig_desc mac3_link[] = {
  113. { 0x410, BIT(6), 0 },
  114. { 0x470, BIT(6), 1 },
  115. };
  116. static struct aspeed_sig_desc mac4_link[] = {
  117. { 0x410, BIT(7), 0 },
  118. { 0x470, BIT(7), 1 },
  119. };
  120. static struct aspeed_sig_desc rgmii1[] = {
  121. { 0x500, BIT(6), 0 },
  122. { 0x400, GENMASK(11, 0), 0 },
  123. };
  124. static struct aspeed_sig_desc rgmii2[] = {
  125. { 0x500, BIT(7), 0 },
  126. { 0x400, GENMASK(23, 12), 0 },
  127. };
  128. static struct aspeed_sig_desc rgmii3[] = {
  129. { 0x510, BIT(0), 0 },
  130. { 0x410, GENMASK(27, 16), 0 },
  131. };
  132. static struct aspeed_sig_desc rgmii4[] = {
  133. { 0x510, BIT(1), 0 },
  134. { 0x410, GENMASK(31, 28), 1 },
  135. { 0x4b0, GENMASK(31, 28), 0 },
  136. { 0x474, GENMASK(7, 0), 1 },
  137. { 0x414, GENMASK(7, 0), 1 },
  138. { 0x4b4, GENMASK(7, 0), 0 },
  139. };
  140. static struct aspeed_sig_desc rmii1[] = {
  141. { 0x504, BIT(6), 0 },
  142. { 0x400, GENMASK(3, 0), 0 },
  143. { 0x400, GENMASK(11, 6), 0 },
  144. };
  145. static struct aspeed_sig_desc rmii2[] = {
  146. { 0x504, BIT(7), 0 },
  147. { 0x400, GENMASK(15, 12), 0 },
  148. { 0x400, GENMASK(23, 18), 0 },
  149. };
  150. static struct aspeed_sig_desc rmii3[] = {
  151. { 0x514, BIT(0), 0 },
  152. { 0x410, GENMASK(27, 22), 0 },
  153. { 0x410, GENMASK(19, 16), 0 },
  154. };
  155. static struct aspeed_sig_desc rmii4[] = {
  156. { 0x514, BIT(1), 0 },
  157. { 0x410, GENMASK(7, 2), 1 },
  158. { 0x410, GENMASK(31, 28), 1 },
  159. { 0x414, GENMASK(7, 2), 1 },
  160. { 0x4B0, GENMASK(31, 28), 0 },
  161. { 0x4B4, GENMASK(7, 2), 0 },
  162. };
  163. static struct aspeed_sig_desc rmii1_rclk_oe[] = {
  164. { 0x340, BIT(29), 0 },
  165. };
  166. static struct aspeed_sig_desc rmii2_rclk_oe[] = {
  167. { 0x340, BIT(30), 0 },
  168. };
  169. static struct aspeed_sig_desc rmii3_rclk_oe[] = {
  170. { 0x350, BIT(29), 0 },
  171. };
  172. static struct aspeed_sig_desc rmii4_rclk_oe[] = {
  173. { 0x350, BIT(30), 0 },
  174. };
  175. static struct aspeed_sig_desc mdio1_link[] = {
  176. { 0x430, BIT(17) | BIT(16), 0 },
  177. };
  178. static struct aspeed_sig_desc mdio2_link[] = {
  179. { 0x470, BIT(13) | BIT(12), 1 },
  180. { 0x410, BIT(13) | BIT(12), 0 },
  181. };
  182. static struct aspeed_sig_desc mdio3_link[] = {
  183. { 0x470, BIT(1) | BIT(0), 1 },
  184. { 0x410, BIT(1) | BIT(0), 0 },
  185. };
  186. static struct aspeed_sig_desc mdio4_link[] = {
  187. { 0x470, BIT(3) | BIT(2), 1 },
  188. { 0x410, BIT(3) | BIT(2), 0 },
  189. };
  190. static struct aspeed_sig_desc sdio2_link[] = {
  191. { 0x414, GENMASK(23, 16), 1 },
  192. { 0x4B4, GENMASK(23, 16), 0 },
  193. { 0x450, BIT(1), 0 },
  194. };
  195. static struct aspeed_sig_desc sdio1_link[] = {
  196. { 0x414, GENMASK(15, 8), 0 },
  197. };
  198. /* when sdio1 8bits, sdio2 can't use */
  199. static struct aspeed_sig_desc sdio1_8bit_link[] = {
  200. { 0x414, GENMASK(15, 8), 0 },
  201. { 0x4b4, GENMASK(21, 18), 0 },
  202. { 0x450, BIT(3), 0 },
  203. { 0x450, BIT(1), 1 },
  204. };
  205. static struct aspeed_sig_desc emmc_link[] = {
  206. { 0x400, GENMASK(31, 24), 0 },
  207. };
  208. static struct aspeed_sig_desc emmcg8_link[] = {
  209. { 0x400, GENMASK(31, 24), 0 },
  210. { 0x404, GENMASK(3, 0), 0 },
  211. /* set SCU504 to clear the strap bits in SCU500 */
  212. { 0x504, BIT(3), 0 },
  213. { 0x504, BIT(5), 0 },
  214. };
  215. static struct aspeed_sig_desc fmcquad_link[] = {
  216. { 0x438, GENMASK(5, 4), 0 },
  217. };
  218. static struct aspeed_sig_desc spi1_link[] = {
  219. { 0x438, GENMASK(13, 11), 0 },
  220. };
  221. static struct aspeed_sig_desc spi1abr_link[] = {
  222. { 0x438, BIT(9), 0 },
  223. };
  224. static struct aspeed_sig_desc spi1cs1_link[] = {
  225. { 0x438, BIT(8), 0 },
  226. };
  227. static struct aspeed_sig_desc spi1wp_link[] = {
  228. { 0x438, BIT(10), 0 },
  229. };
  230. static struct aspeed_sig_desc spi1quad_link[] = {
  231. { 0x438, GENMASK(15, 14), 0 },
  232. };
  233. static struct aspeed_sig_desc spi2_link[] = {
  234. { 0x434, GENMASK(29, 27) | BIT(24), 0 },
  235. };
  236. static struct aspeed_sig_desc spi2cs1_link[] = {
  237. { 0x434, BIT(25), 0 },
  238. };
  239. static struct aspeed_sig_desc spi2cs2_link[] = {
  240. { 0x434, BIT(26), 0 },
  241. };
  242. static struct aspeed_sig_desc spi2quad_link[] = {
  243. { 0x434, GENMASK(31, 30), 0 },
  244. };
  245. static struct aspeed_sig_desc fsi1[] = {
  246. { 0xd48, GENMASK(21, 20), 0 },
  247. };
  248. static struct aspeed_sig_desc fsi2[] = {
  249. { 0xd48, GENMASK(23, 22), 0 },
  250. };
  251. static struct aspeed_sig_desc usb2ad_link[] = {
  252. { 0x440, BIT(24), 0 },
  253. { 0x440, BIT(25), 1 },
  254. };
  255. static struct aspeed_sig_desc usb2ah_link[] = {
  256. { 0x440, BIT(24), 1 },
  257. { 0x440, BIT(25), 0 },
  258. };
  259. static struct aspeed_sig_desc usb2bh_link[] = {
  260. { 0x440, BIT(28), 1 },
  261. { 0x440, BIT(29), 0 },
  262. };
  263. static struct aspeed_sig_desc pcie0rc_link[] = {
  264. { 0x40, BIT(21), 0 },
  265. };
  266. static struct aspeed_sig_desc pcie1rc_link[] = {
  267. { 0x40, BIT(19), 0 }, /* SSPRST# output enable */
  268. { 0x500, BIT(24), 0 }, /* dedicate rc reset */
  269. };
  270. static struct aspeed_sig_desc pwm0[] = {
  271. {0x41c, BIT(16), 0},
  272. };
  273. static struct aspeed_sig_desc pwm1[] = {
  274. {0x41c, BIT(17), 0},
  275. };
  276. static struct aspeed_sig_desc pwm2[] = {
  277. {0x41c, BIT(18), 0},
  278. };
  279. static struct aspeed_sig_desc pwm3[] = {
  280. {0x41c, BIT(19), 0},
  281. };
  282. static struct aspeed_sig_desc pwm4[] = {
  283. {0x41c, BIT(20), 0},
  284. };
  285. static struct aspeed_sig_desc pwm5[] = {
  286. {0x41c, BIT(21), 0},
  287. };
  288. static struct aspeed_sig_desc pwm6[] = {
  289. {0x41c, BIT(22), 0},
  290. };
  291. static struct aspeed_sig_desc pwm7[] = {
  292. {0x41c, BIT(23), 0},
  293. };
  294. static struct aspeed_sig_desc pwm8g0[] = {
  295. {0x4B4, BIT(8), 0},
  296. };
  297. static struct aspeed_sig_desc pwm8g1[] = {
  298. {0x41c, BIT(24), 0},
  299. };
  300. static struct aspeed_sig_desc pwm9g0[] = {
  301. {0x4B4, BIT(9), 0},
  302. };
  303. static struct aspeed_sig_desc pwm9g1[] = {
  304. {0x41c, BIT(25), 0},
  305. };
  306. static struct aspeed_sig_desc pwm10g0[] = {
  307. {0x4B4, BIT(10), 0},
  308. };
  309. static struct aspeed_sig_desc pwm10g1[] = {
  310. {0x41c, BIT(26), 0},
  311. };
  312. static struct aspeed_sig_desc pwm11g0[] = {
  313. {0x4B4, BIT(11), 0},
  314. };
  315. static struct aspeed_sig_desc pwm11g1[] = {
  316. {0x41c, BIT(27), 0},
  317. };
  318. static struct aspeed_sig_desc pwm12g0[] = {
  319. {0x4B4, BIT(12), 0},
  320. };
  321. static struct aspeed_sig_desc pwm12g1[] = {
  322. {0x41c, BIT(28), 0},
  323. };
  324. static struct aspeed_sig_desc pwm13g0[] = {
  325. {0x4B4, BIT(13), 0},
  326. };
  327. static struct aspeed_sig_desc pwm13g1[] = {
  328. {0x41c, BIT(29), 0},
  329. };
  330. static struct aspeed_sig_desc pwm14g0[] = {
  331. {0x4B4, BIT(14), 0},
  332. };
  333. static struct aspeed_sig_desc pwm14g1[] = {
  334. {0x41c, BIT(30), 0},
  335. };
  336. static struct aspeed_sig_desc pwm15g0[] = {
  337. {0x4B4, BIT(15), 0},
  338. };
  339. static struct aspeed_sig_desc pwm15g1[] = {
  340. {0x41c, BIT(31), 0},
  341. };
  342. static const struct aspeed_group_config ast2600_groups[] = {
  343. { "MAC1LINK", ARRAY_SIZE(mac1_link), mac1_link },
  344. { "MAC2LINK", ARRAY_SIZE(mac2_link), mac2_link },
  345. { "MAC3LINK", ARRAY_SIZE(mac3_link), mac3_link },
  346. { "MAC4LINK", ARRAY_SIZE(mac4_link), mac4_link },
  347. { "RGMII1", ARRAY_SIZE(rgmii1), rgmii1 },
  348. { "RGMII2", ARRAY_SIZE(rgmii2), rgmii2 },
  349. { "RGMII3", ARRAY_SIZE(rgmii3), rgmii3 },
  350. { "RGMII4", ARRAY_SIZE(rgmii4), rgmii4 },
  351. { "RMII1", ARRAY_SIZE(rmii1), rmii1 },
  352. { "RMII2", ARRAY_SIZE(rmii2), rmii2 },
  353. { "RMII3", ARRAY_SIZE(rmii3), rmii3 },
  354. { "RMII4", ARRAY_SIZE(rmii4), rmii4 },
  355. { "RMII1RCLK", ARRAY_SIZE(rmii1_rclk_oe), rmii1_rclk_oe },
  356. { "RMII2RCLK", ARRAY_SIZE(rmii2_rclk_oe), rmii2_rclk_oe },
  357. { "RMII3RCLK", ARRAY_SIZE(rmii3_rclk_oe), rmii3_rclk_oe },
  358. { "RMII4RCLK", ARRAY_SIZE(rmii4_rclk_oe), rmii4_rclk_oe },
  359. { "MDIO1", ARRAY_SIZE(mdio1_link), mdio1_link },
  360. { "MDIO2", ARRAY_SIZE(mdio2_link), mdio2_link },
  361. { "MDIO3", ARRAY_SIZE(mdio3_link), mdio3_link },
  362. { "MDIO4", ARRAY_SIZE(mdio4_link), mdio4_link },
  363. { "SD1", ARRAY_SIZE(sdio1_link), sdio1_link },
  364. { "SD1_8bits", ARRAY_SIZE(sdio1_8bit_link), sdio1_8bit_link },
  365. { "SD2", ARRAY_SIZE(sdio2_link), sdio2_link },
  366. { "EMMC", ARRAY_SIZE(emmc_link), emmc_link },
  367. { "EMMCG8", ARRAY_SIZE(emmcg8_link), emmcg8_link },
  368. { "FMCQUAD", ARRAY_SIZE(fmcquad_link), fmcquad_link },
  369. { "SPI1", ARRAY_SIZE(spi1_link), spi1_link },
  370. { "SPI1ABR", ARRAY_SIZE(spi1abr_link), spi1abr_link },
  371. { "SPI1CS1", ARRAY_SIZE(spi1cs1_link), spi1cs1_link },
  372. { "SPI1WP", ARRAY_SIZE(spi1wp_link), spi1wp_link },
  373. { "SPI1QUAD", ARRAY_SIZE(spi1quad_link), spi1quad_link },
  374. { "SPI2", ARRAY_SIZE(spi2_link), spi2_link },
  375. { "SPI2CS1", ARRAY_SIZE(spi2cs1_link), spi2cs1_link },
  376. { "SPI2CS2", ARRAY_SIZE(spi2cs2_link), spi2cs2_link },
  377. { "SPI2QUAD", ARRAY_SIZE(spi2quad_link), spi2quad_link },
  378. { "I2C1", ARRAY_SIZE(i2c1_link), i2c1_link },
  379. { "I2C2", ARRAY_SIZE(i2c2_link), i2c2_link },
  380. { "I2C3", ARRAY_SIZE(i2c3_link), i2c3_link },
  381. { "I2C4", ARRAY_SIZE(i2c4_link), i2c4_link },
  382. { "I2C5", ARRAY_SIZE(i2c5_link), i2c5_link },
  383. { "I2C6", ARRAY_SIZE(i2c6_link), i2c6_link },
  384. { "I2C7", ARRAY_SIZE(i2c7_link), i2c7_link },
  385. { "I2C8", ARRAY_SIZE(i2c8_link), i2c8_link },
  386. { "I2C9", ARRAY_SIZE(i2c9_link), i2c9_link },
  387. { "I2C10", ARRAY_SIZE(i2c10_link), i2c10_link },
  388. { "I2C11", ARRAY_SIZE(i2c11_link), i2c11_link },
  389. { "I2C12", ARRAY_SIZE(i2c12_link), i2c12_link },
  390. { "I2C13", ARRAY_SIZE(i2c13_link), i2c13_link },
  391. { "I2C14", ARRAY_SIZE(i2c14_link), i2c14_link },
  392. { "I2C15", ARRAY_SIZE(i2c15_link), i2c15_link },
  393. { "I2C16", ARRAY_SIZE(i2c16_link), i2c16_link },
  394. { "FSI1", ARRAY_SIZE(fsi1), fsi1 },
  395. { "FSI2", ARRAY_SIZE(fsi2), fsi2 },
  396. { "USB2AD", ARRAY_SIZE(usb2ad_link), usb2ad_link },
  397. { "USB2AH", ARRAY_SIZE(usb2ah_link), usb2ah_link },
  398. { "USB2BH", ARRAY_SIZE(usb2bh_link), usb2bh_link },
  399. { "PCIE0RC", ARRAY_SIZE(pcie0rc_link), pcie0rc_link },
  400. { "PCIE1RC", ARRAY_SIZE(pcie1rc_link), pcie1rc_link },
  401. { "PWM0", ARRAY_SIZE(pwm0), pwm0 },
  402. { "PWM1", ARRAY_SIZE(pwm1), pwm1 },
  403. { "PWM2", ARRAY_SIZE(pwm2), pwm2 },
  404. { "PWM3", ARRAY_SIZE(pwm3), pwm3 },
  405. { "PWM4", ARRAY_SIZE(pwm4), pwm4 },
  406. { "PWM5", ARRAY_SIZE(pwm5), pwm5 },
  407. { "PWM6", ARRAY_SIZE(pwm6), pwm6 },
  408. { "PWM7", ARRAY_SIZE(pwm7), pwm7 },
  409. { "PWM8G0", ARRAY_SIZE(pwm8g0), pwm8g0 },
  410. { "PWM8G1", ARRAY_SIZE(pwm8g1), pwm8g1 },
  411. { "PWM9G0", ARRAY_SIZE(pwm9g0), pwm9g0 },
  412. { "PWM9G1", ARRAY_SIZE(pwm9g1), pwm9g1 },
  413. { "PWM10G0", ARRAY_SIZE(pwm10g0), pwm10g0 },
  414. { "PWM10G1", ARRAY_SIZE(pwm10g1), pwm10g1 },
  415. { "PWM11G0", ARRAY_SIZE(pwm11g0), pwm11g0 },
  416. { "PWM11G1", ARRAY_SIZE(pwm11g1), pwm11g1 },
  417. { "PWM12G0", ARRAY_SIZE(pwm12g0), pwm12g0 },
  418. { "PWM12G1", ARRAY_SIZE(pwm12g1), pwm12g1 },
  419. { "PWM13G0", ARRAY_SIZE(pwm13g0), pwm13g0 },
  420. { "PWM13G1", ARRAY_SIZE(pwm13g1), pwm13g1 },
  421. { "PWM14G0", ARRAY_SIZE(pwm14g0), pwm14g0 },
  422. { "PWM14G1", ARRAY_SIZE(pwm14g1), pwm14g1 },
  423. { "PWM15G0", ARRAY_SIZE(pwm15g0), pwm15g0 },
  424. { "PWM15G1", ARRAY_SIZE(pwm15g1), pwm15g1 },
  425. };
  426. static int ast2600_pinctrl_get_groups_count(struct udevice *dev)
  427. {
  428. debug("PINCTRL: get_(functions/groups)_count\n");
  429. return ARRAY_SIZE(ast2600_groups);
  430. }
  431. static const char *ast2600_pinctrl_get_group_name(struct udevice *dev,
  432. unsigned selector)
  433. {
  434. debug("PINCTRL: get_(function/group)_name %u\n", selector);
  435. return ast2600_groups[selector].group_name;
  436. }
  437. static int ast2600_pinctrl_group_set(struct udevice *dev, unsigned selector, unsigned func_selector)
  438. {
  439. struct ast2600_pinctrl_priv *priv = dev_get_priv(dev);
  440. const struct aspeed_group_config *config;
  441. const struct aspeed_sig_desc *descs;
  442. u32 ctrl_reg = (u32)priv->scu;
  443. u32 i;
  444. debug("PINCTRL: group_set <%u, %u>\n", selector, func_selector);
  445. if (selector >= ARRAY_SIZE(ast2600_groups))
  446. return -EINVAL;
  447. config = &ast2600_groups[selector];
  448. for (i = 0; i < config->ndescs; i++) {
  449. descs = &config->descs[i];
  450. if (descs->clr)
  451. clrbits_le32((u32)ctrl_reg + descs->offset, descs->reg_set);
  452. else
  453. setbits_le32((u32)ctrl_reg + descs->offset, descs->reg_set);
  454. }
  455. return 0;
  456. }
  457. static struct pinctrl_ops ast2600_pinctrl_ops = {
  458. .set_state = pinctrl_generic_set_state,
  459. .get_groups_count = ast2600_pinctrl_get_groups_count,
  460. .get_group_name = ast2600_pinctrl_get_group_name,
  461. .get_functions_count = ast2600_pinctrl_get_groups_count,
  462. .get_function_name = ast2600_pinctrl_get_group_name,
  463. .pinmux_group_set = ast2600_pinctrl_group_set,
  464. };
  465. static const struct udevice_id ast2600_pinctrl_ids[] = {
  466. { .compatible = "aspeed,g6-pinctrl" },
  467. { }
  468. };
  469. U_BOOT_DRIVER(pinctrl_aspeed) = {
  470. .name = "aspeed_ast2600_pinctrl",
  471. .id = UCLASS_PINCTRL,
  472. .of_match = ast2600_pinctrl_ids,
  473. .priv_auto = sizeof(struct ast2600_pinctrl_priv),
  474. .ops = &ast2600_pinctrl_ops,
  475. .probe = ast2600_pinctrl_probe,
  476. };