pfc-r8a7790.c 198 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * R8A7790 processor support
  4. *
  5. * Copyright (C) 2013 Renesas Electronics Corporation
  6. * Copyright (C) 2013 Magnus Damm
  7. * Copyright (C) 2012 Renesas Solutions Corp.
  8. * Copyright (C) 2012 Kuninori Morimoto <kuninori.morimoto.gx@renesas.com>
  9. */
  10. #include <common.h>
  11. #include <dm.h>
  12. #include <errno.h>
  13. #include <dm/pinctrl.h>
  14. #include <linux/kernel.h>
  15. #include "sh_pfc.h"
  16. /*
  17. * All pins assigned to GPIO bank 3 can be used for SD interfaces in
  18. * which case they support both 3.3V and 1.8V signalling.
  19. */
  20. #define CPU_ALL_GP(fn, sfx) \
  21. PORT_GP_CFG_32(0, fn, sfx, SH_PFC_PIN_CFG_PULL_UP), \
  22. PORT_GP_CFG_30(1, fn, sfx, SH_PFC_PIN_CFG_PULL_UP), \
  23. PORT_GP_CFG_30(2, fn, sfx, SH_PFC_PIN_CFG_PULL_UP), \
  24. PORT_GP_CFG_32(3, fn, sfx, SH_PFC_PIN_CFG_IO_VOLTAGE | SH_PFC_PIN_CFG_PULL_UP), \
  25. PORT_GP_CFG_32(4, fn, sfx, SH_PFC_PIN_CFG_PULL_UP), \
  26. PORT_GP_CFG_32(5, fn, sfx, SH_PFC_PIN_CFG_PULL_UP)
  27. #define CPU_ALL_NOGP(fn) \
  28. PIN_NOGP_CFG(ASEBRK_N_ACK, "ASEBRK#/ACK", fn, SH_PFC_PIN_CFG_PULL_DOWN), \
  29. PIN_NOGP(IIC0_SDA, "AF15", fn), \
  30. PIN_NOGP(IIC0_SCL, "AG15", fn), \
  31. PIN_NOGP(IIC3_SDA, "AH15", fn), \
  32. PIN_NOGP(IIC3_SCL, "AJ15", fn), \
  33. PIN_NOGP_CFG(TCK, "TCK", fn, SH_PFC_PIN_CFG_PULL_UP), \
  34. PIN_NOGP_CFG(TDI, "TDI", fn, SH_PFC_PIN_CFG_PULL_UP), \
  35. PIN_NOGP_CFG(TMS, "TMS", fn, SH_PFC_PIN_CFG_PULL_UP), \
  36. PIN_NOGP_CFG(TRST_N, "TRST#", fn, SH_PFC_PIN_CFG_PULL_UP)
  37. enum {
  38. PINMUX_RESERVED = 0,
  39. PINMUX_DATA_BEGIN,
  40. GP_ALL(DATA),
  41. PINMUX_DATA_END,
  42. PINMUX_FUNCTION_BEGIN,
  43. GP_ALL(FN),
  44. /* GPSR0 */
  45. FN_IP0_2_0, FN_IP0_5_3, FN_IP0_8_6, FN_IP0_11_9, FN_IP0_15_12,
  46. FN_IP0_19_16, FN_IP0_22_20, FN_IP0_26_23, FN_IP0_30_27,
  47. FN_IP1_3_0, FN_IP1_7_4, FN_IP1_11_8, FN_IP1_14_12,
  48. FN_IP1_17_15, FN_IP1_21_18, FN_IP1_25_22, FN_IP1_27_26,
  49. FN_IP1_29_28, FN_IP2_2_0, FN_IP2_5_3, FN_IP2_8_6, FN_IP2_11_9,
  50. FN_IP2_14_12, FN_IP2_17_15, FN_IP2_21_18, FN_IP2_25_22,
  51. FN_IP2_28_26, FN_IP3_3_0, FN_IP3_7_4, FN_IP3_11_8,
  52. FN_IP3_14_12, FN_IP3_17_15,
  53. /* GPSR1 */
  54. FN_IP3_19_18, FN_IP3_22_20, FN_IP3_25_23, FN_IP3_28_26,
  55. FN_IP3_31_29, FN_IP4_2_0, FN_IP4_5_3, FN_IP4_8_6, FN_IP4_11_9,
  56. FN_IP4_14_12, FN_IP4_17_15, FN_IP4_20_18, FN_IP4_23_21,
  57. FN_IP4_26_24, FN_IP4_29_27, FN_IP5_2_0, FN_IP5_5_3, FN_IP5_9_6,
  58. FN_IP5_12_10, FN_IP5_14_13, FN_IP5_17_15, FN_IP5_20_18,
  59. FN_IP5_23_21, FN_IP5_26_24, FN_IP5_29_27, FN_IP6_2_0,
  60. FN_IP6_5_3, FN_IP6_8_6, FN_IP6_10_9, FN_IP6_13_11,
  61. /* GPSR2 */
  62. FN_IP7_28_27, FN_IP7_30_29, FN_IP8_1_0, FN_IP8_3_2, FN_IP8_5_4,
  63. FN_IP8_7_6, FN_IP8_9_8, FN_IP8_11_10, FN_IP8_13_12, FN_IP8_15_14,
  64. FN_IP8_17_16, FN_IP8_19_18, FN_IP8_21_20, FN_IP8_23_22,
  65. FN_IP8_25_24, FN_IP8_26, FN_IP8_27, FN_VI1_DATA7_VI1_B7,
  66. FN_IP6_16_14, FN_IP6_19_17, FN_IP6_22_20, FN_IP6_25_23,
  67. FN_IP6_28_26, FN_IP6_31_29, FN_IP7_2_0, FN_IP7_5_3, FN_IP7_7_6,
  68. FN_IP7_9_8, FN_IP7_12_10, FN_IP7_15_13,
  69. /* GPSR3 */
  70. FN_IP8_28, FN_IP8_30_29, FN_IP9_1_0, FN_IP9_3_2, FN_IP9_5_4,
  71. FN_IP9_7_6, FN_IP9_11_8, FN_IP9_15_12, FN_IP9_17_16, FN_IP9_19_18,
  72. FN_IP9_21_20, FN_IP9_23_22, FN_IP9_25_24, FN_IP9_27_26,
  73. FN_IP9_31_28, FN_IP10_3_0, FN_IP10_6_4, FN_IP10_10_7, FN_IP10_14_11,
  74. FN_IP10_18_15, FN_IP10_22_19, FN_IP10_25_23, FN_IP10_29_26,
  75. FN_IP11_3_0, FN_IP11_4, FN_IP11_6_5, FN_IP11_8_7, FN_IP11_10_9,
  76. FN_IP11_12_11, FN_IP11_14_13, FN_IP11_17_15, FN_IP11_21_18,
  77. /* GPSR4 */
  78. FN_IP11_23_22, FN_IP11_26_24, FN_IP11_29_27, FN_IP11_31_30,
  79. FN_IP12_1_0, FN_IP12_3_2, FN_IP12_5_4, FN_IP12_7_6, FN_IP12_10_8,
  80. FN_IP12_13_11, FN_IP12_16_14, FN_IP12_19_17, FN_IP12_22_20,
  81. FN_IP12_24_23, FN_IP12_27_25, FN_IP12_30_28, FN_IP13_2_0,
  82. FN_IP13_6_3, FN_IP13_9_7, FN_IP13_12_10, FN_IP13_15_13,
  83. FN_IP13_18_16, FN_IP13_22_19, FN_IP13_25_23, FN_IP13_28_26,
  84. FN_IP13_30_29, FN_IP14_2_0, FN_IP14_5_3, FN_IP14_8_6, FN_IP14_11_9,
  85. FN_IP14_15_12, FN_IP14_18_16,
  86. /* GPSR5 */
  87. FN_IP14_21_19, FN_IP14_24_22, FN_IP14_27_25, FN_IP14_30_28,
  88. FN_IP15_2_0, FN_IP15_5_3, FN_IP15_8_6, FN_IP15_11_9, FN_IP15_13_12,
  89. FN_IP15_15_14, FN_IP15_17_16, FN_IP15_19_18, FN_IP15_22_20,
  90. FN_IP15_25_23, FN_IP15_27_26, FN_IP15_29_28, FN_IP16_2_0,
  91. FN_IP16_5_3, FN_USB0_PWEN, FN_USB0_OVC_VBUS, FN_IP16_6, FN_IP16_7,
  92. FN_USB2_PWEN, FN_USB2_OVC, FN_AVS1, FN_AVS2, FN_DU_DOTCLKIN0,
  93. FN_IP7_26_25, FN_DU_DOTCLKIN2, FN_IP7_18_16, FN_IP7_21_19, FN_IP7_24_22,
  94. /* IPSR0 */
  95. FN_D0, FN_MSIOF3_SCK_B, FN_VI3_DATA0, FN_VI0_G4, FN_VI0_G4_B,
  96. FN_D1, FN_MSIOF3_SYNC_B, FN_VI3_DATA1, FN_VI0_G5,
  97. FN_VI0_G5_B, FN_D2, FN_MSIOF3_RXD_B, FN_VI3_DATA2,
  98. FN_VI0_G6, FN_VI0_G6_B, FN_D3, FN_MSIOF3_TXD_B,
  99. FN_VI3_DATA3, FN_VI0_G7, FN_VI0_G7_B, FN_D4,
  100. FN_SCIFB1_RXD_F, FN_SCIFB0_RXD_C, FN_VI3_DATA4,
  101. FN_VI0_R0, FN_VI0_R0_B, FN_RX0_B, FN_D5,
  102. FN_SCIFB1_TXD_F, FN_SCIFB0_TXD_C, FN_VI3_DATA5,
  103. FN_VI0_R1, FN_VI0_R1_B, FN_TX0_B, FN_D6,
  104. FN_IIC2_SCL_C, FN_VI3_DATA6, FN_VI0_R2, FN_VI0_R2_B,
  105. FN_I2C2_SCL_C, FN_D7, FN_AD_DI_B, FN_IIC2_SDA_C,
  106. FN_VI3_DATA7, FN_VI0_R3, FN_VI0_R3_B, FN_I2C2_SDA_C, FN_TCLK1,
  107. FN_D8, FN_SCIFA1_SCK_C, FN_AVB_TXD0,
  108. FN_VI0_G0, FN_VI0_G0_B, FN_VI2_DATA0_VI2_B0,
  109. /* IPSR1 */
  110. FN_D9, FN_SCIFA1_RXD_C, FN_AVB_TXD1,
  111. FN_VI0_G1, FN_VI0_G1_B, FN_VI2_DATA1_VI2_B1, FN_D10,
  112. FN_SCIFA1_TXD_C, FN_AVB_TXD2,
  113. FN_VI0_G2, FN_VI0_G2_B, FN_VI2_DATA2_VI2_B2, FN_D11,
  114. FN_SCIFA1_CTS_N_C, FN_AVB_TXD3,
  115. FN_VI0_G3, FN_VI0_G3_B, FN_VI2_DATA3_VI2_B3,
  116. FN_D12, FN_SCIFA1_RTS_N_C, FN_AVB_TXD4,
  117. FN_VI0_HSYNC_N, FN_VI0_HSYNC_N_B, FN_VI2_DATA4_VI2_B4,
  118. FN_D13, FN_AVB_TXD5, FN_VI0_VSYNC_N,
  119. FN_VI0_VSYNC_N_B, FN_VI2_DATA5_VI2_B5, FN_D14,
  120. FN_SCIFB1_RXD_C, FN_AVB_TXD6, FN_RX1_B,
  121. FN_VI0_CLKENB, FN_VI0_CLKENB_B, FN_VI2_DATA6_VI2_B6,
  122. FN_D15, FN_SCIFB1_TXD_C, FN_AVB_TXD7, FN_TX1_B,
  123. FN_VI0_FIELD, FN_VI0_FIELD_B, FN_VI2_DATA7_VI2_B7,
  124. FN_A0, FN_PWM3, FN_A1, FN_PWM4,
  125. /* IPSR2 */
  126. FN_A2, FN_PWM5, FN_MSIOF1_SS1_B, FN_A3,
  127. FN_PWM6, FN_MSIOF1_SS2_B, FN_A4, FN_MSIOF1_TXD_B,
  128. FN_TPU0TO0, FN_A5, FN_SCIFA1_TXD_B, FN_TPU0TO1,
  129. FN_A6, FN_SCIFA1_RTS_N_B, FN_TPU0TO2, FN_A7,
  130. FN_SCIFA1_SCK_B, FN_AUDIO_CLKOUT_B, FN_TPU0TO3,
  131. FN_A8, FN_SCIFA1_RXD_B, FN_SSI_SCK5_B, FN_VI0_R4,
  132. FN_VI0_R4_B, FN_SCIFB2_RXD_C, FN_RX2_B, FN_VI2_DATA0_VI2_B0_B,
  133. FN_A9, FN_SCIFA1_CTS_N_B, FN_SSI_WS5_B, FN_VI0_R5,
  134. FN_VI0_R5_B, FN_SCIFB2_TXD_C, FN_TX2_B, FN_VI2_DATA1_VI2_B1_B,
  135. FN_A10, FN_SSI_SDATA5_B, FN_MSIOF2_SYNC, FN_VI0_R6,
  136. FN_VI0_R6_B, FN_VI2_DATA2_VI2_B2_B,
  137. /* IPSR3 */
  138. FN_A11, FN_SCIFB2_CTS_N_B, FN_MSIOF2_SCK, FN_VI1_R0,
  139. FN_VI1_R0_B, FN_VI2_G0, FN_VI2_DATA3_VI2_B3_B,
  140. FN_A12, FN_SCIFB2_RXD_B, FN_MSIOF2_TXD, FN_VI1_R1,
  141. FN_VI1_R1_B, FN_VI2_G1, FN_VI2_DATA4_VI2_B4_B,
  142. FN_A13, FN_SCIFB2_RTS_N_B, FN_EX_WAIT2,
  143. FN_MSIOF2_RXD, FN_VI1_R2, FN_VI1_R2_B, FN_VI2_G2,
  144. FN_VI2_DATA5_VI2_B5_B, FN_A14, FN_SCIFB2_TXD_B,
  145. FN_ATACS11_N, FN_MSIOF2_SS1, FN_A15, FN_SCIFB2_SCK_B,
  146. FN_ATARD1_N, FN_MSIOF2_SS2, FN_A16, FN_ATAWR1_N,
  147. FN_A17, FN_AD_DO_B, FN_ATADIR1_N, FN_A18,
  148. FN_AD_CLK_B, FN_ATAG1_N, FN_A19, FN_AD_NCS_N_B,
  149. FN_ATACS01_N, FN_EX_WAIT0_B, FN_A20, FN_SPCLK,
  150. FN_VI1_R3, FN_VI1_R3_B, FN_VI2_G4,
  151. /* IPSR4 */
  152. FN_A21, FN_MOSI_IO0, FN_VI1_R4, FN_VI1_R4_B, FN_VI2_G5,
  153. FN_A22, FN_MISO_IO1, FN_VI1_R5, FN_VI1_R5_B,
  154. FN_VI2_G6, FN_A23, FN_IO2, FN_VI1_G7,
  155. FN_VI1_G7_B, FN_VI2_G7, FN_A24, FN_IO3,
  156. FN_VI1_R7, FN_VI1_R7_B, FN_VI2_CLKENB,
  157. FN_VI2_CLKENB_B, FN_A25, FN_SSL, FN_VI1_G6,
  158. FN_VI1_G6_B, FN_VI2_FIELD, FN_VI2_FIELD_B, FN_CS0_N,
  159. FN_VI1_R6, FN_VI1_R6_B, FN_VI2_G3, FN_MSIOF0_SS2_B,
  160. FN_CS1_N_A26, FN_SPEEDIN, FN_VI0_R7, FN_VI0_R7_B,
  161. FN_VI2_CLK, FN_VI2_CLK_B, FN_EX_CS0_N, FN_HRX1_B,
  162. FN_VI1_G5, FN_VI1_G5_B, FN_VI2_R0, FN_HTX0_B,
  163. FN_MSIOF0_SS1_B, FN_EX_CS1_N, FN_GPS_CLK,
  164. FN_HCTS1_N_B, FN_VI1_FIELD, FN_VI1_FIELD_B,
  165. FN_VI2_R1, FN_EX_CS2_N, FN_GPS_SIGN, FN_HRTS1_N_B,
  166. FN_VI3_CLKENB, FN_VI1_G0, FN_VI1_G0_B, FN_VI2_R2,
  167. /* IPSR5 */
  168. FN_EX_CS3_N, FN_GPS_MAG, FN_VI3_FIELD, FN_VI1_G1, FN_VI1_G1_B,
  169. FN_VI2_R3, FN_EX_CS4_N, FN_MSIOF1_SCK_B, FN_VI3_HSYNC_N,
  170. FN_VI2_HSYNC_N, FN_IIC1_SCL, FN_VI2_HSYNC_N_B,
  171. FN_INTC_EN0_N, FN_I2C1_SCL, FN_EX_CS5_N, FN_CAN0_RX,
  172. FN_MSIOF1_RXD_B, FN_VI3_VSYNC_N, FN_VI1_G2,
  173. FN_VI1_G2_B, FN_VI2_R4, FN_IIC1_SDA, FN_INTC_EN1_N,
  174. FN_I2C1_SDA, FN_BS_N, FN_IETX, FN_HTX1_B,
  175. FN_CAN1_TX, FN_DRACK0, FN_IETX_C, FN_RD_N,
  176. FN_CAN0_TX, FN_SCIFA0_SCK_B, FN_RD_WR_N, FN_VI1_G3,
  177. FN_VI1_G3_B, FN_VI2_R5, FN_SCIFA0_RXD_B,
  178. FN_WE0_N, FN_IECLK, FN_CAN_CLK,
  179. FN_VI2_VSYNC_N, FN_SCIFA0_TXD_B, FN_VI2_VSYNC_N_B,
  180. FN_WE1_N, FN_IERX, FN_CAN1_RX, FN_VI1_G4,
  181. FN_VI1_G4_B, FN_VI2_R6, FN_SCIFA0_CTS_N_B,
  182. FN_IERX_C, FN_EX_WAIT0, FN_IRQ3,
  183. FN_VI3_CLK, FN_SCIFA0_RTS_N_B, FN_HRX0_B,
  184. FN_MSIOF0_SCK_B, FN_DREQ0_N, FN_VI1_HSYNC_N,
  185. FN_VI1_HSYNC_N_B, FN_VI2_R7, FN_SSI_SCK78_C,
  186. FN_SSI_WS78_B,
  187. /* IPSR6 */
  188. FN_DACK0, FN_IRQ0, FN_SSI_SCK6_B,
  189. FN_VI1_VSYNC_N, FN_VI1_VSYNC_N_B, FN_SSI_WS78_C,
  190. FN_DREQ1_N, FN_VI1_CLKENB, FN_VI1_CLKENB_B,
  191. FN_SSI_SDATA7_C, FN_SSI_SCK78_B, FN_DACK1, FN_IRQ1,
  192. FN_SSI_WS6_B, FN_SSI_SDATA8_C,
  193. FN_DREQ2_N, FN_HSCK1_B, FN_HCTS0_N_B,
  194. FN_MSIOF0_TXD_B, FN_DACK2, FN_IRQ2,
  195. FN_SSI_SDATA6_B, FN_HRTS0_N_B, FN_MSIOF0_RXD_B,
  196. FN_ETH_CRS_DV, FN_STP_ISCLK_0_B,
  197. FN_TS_SDEN0_D, FN_GLO_Q0_C, FN_IIC2_SCL_E,
  198. FN_I2C2_SCL_E, FN_ETH_RX_ER,
  199. FN_STP_ISD_0_B, FN_TS_SPSYNC0_D, FN_GLO_Q1_C,
  200. FN_IIC2_SDA_E, FN_I2C2_SDA_E, FN_ETH_RXD0,
  201. FN_STP_ISEN_0_B, FN_TS_SDAT0_D, FN_GLO_I0_C,
  202. FN_SCIFB1_SCK_G, FN_SCK1_E, FN_ETH_RXD1,
  203. FN_HRX0_E, FN_STP_ISSYNC_0_B,
  204. FN_TS_SCK0_D, FN_GLO_I1_C, FN_SCIFB1_RXD_G,
  205. FN_RX1_E, FN_ETH_LINK, FN_HTX0_E,
  206. FN_STP_IVCXO27_0_B, FN_SCIFB1_TXD_G, FN_TX1_E,
  207. FN_ETH_REF_CLK, FN_HCTS0_N_E,
  208. FN_STP_IVCXO27_1_B, FN_HRX0_F,
  209. /* IPSR7 */
  210. FN_ETH_MDIO, FN_HRTS0_N_E,
  211. FN_SIM0_D_C, FN_HCTS0_N_F, FN_ETH_TXD1,
  212. FN_HTX0_F, FN_BPFCLK_G,
  213. FN_ETH_TX_EN, FN_SIM0_CLK_C,
  214. FN_HRTS0_N_F, FN_ETH_MAGIC,
  215. FN_SIM0_RST_C, FN_ETH_TXD0,
  216. FN_STP_ISCLK_1_B, FN_TS_SDEN1_C, FN_GLO_SCLK_C,
  217. FN_ETH_MDC, FN_STP_ISD_1_B,
  218. FN_TS_SPSYNC1_C, FN_GLO_SDATA_C, FN_PWM0,
  219. FN_SCIFA2_SCK_C, FN_STP_ISEN_1_B, FN_TS_SDAT1_C,
  220. FN_GLO_SS_C, FN_PWM1, FN_SCIFA2_TXD_C,
  221. FN_STP_ISSYNC_1_B, FN_TS_SCK1_C, FN_GLO_RFON_C,
  222. FN_PCMOE_N, FN_PWM2, FN_PWMFSW0, FN_SCIFA2_RXD_C,
  223. FN_PCMWE_N, FN_IECLK_C, FN_DU_DOTCLKIN1,
  224. FN_AUDIO_CLKC, FN_AUDIO_CLKOUT_C, FN_VI0_CLK,
  225. FN_ATACS00_N, FN_AVB_RXD1,
  226. FN_VI0_DATA0_VI0_B0, FN_ATACS10_N, FN_AVB_RXD2,
  227. /* IPSR8 */
  228. FN_VI0_DATA1_VI0_B1, FN_ATARD0_N, FN_AVB_RXD3,
  229. FN_VI0_DATA2_VI0_B2, FN_ATAWR0_N,
  230. FN_AVB_RXD4, FN_VI0_DATA3_VI0_B3, FN_ATADIR0_N,
  231. FN_AVB_RXD5, FN_VI0_DATA4_VI0_B4, FN_ATAG0_N,
  232. FN_AVB_RXD6, FN_VI0_DATA5_VI0_B5, FN_EX_WAIT1,
  233. FN_AVB_RXD7, FN_VI0_DATA6_VI0_B6, FN_AVB_RX_ER,
  234. FN_VI0_DATA7_VI0_B7, FN_AVB_RX_CLK,
  235. FN_VI1_CLK, FN_AVB_RX_DV,
  236. FN_VI1_DATA0_VI1_B0, FN_SCIFA1_SCK_D,
  237. FN_AVB_CRS, FN_VI1_DATA1_VI1_B1,
  238. FN_SCIFA1_RXD_D, FN_AVB_MDC,
  239. FN_VI1_DATA2_VI1_B2, FN_SCIFA1_TXD_D, FN_AVB_MDIO,
  240. FN_VI1_DATA3_VI1_B3, FN_SCIFA1_CTS_N_D,
  241. FN_AVB_GTX_CLK, FN_VI1_DATA4_VI1_B4, FN_SCIFA1_RTS_N_D,
  242. FN_AVB_MAGIC, FN_VI1_DATA5_VI1_B5,
  243. FN_AVB_PHY_INT, FN_VI1_DATA6_VI1_B6, FN_AVB_GTXREFCLK,
  244. FN_SD0_CLK, FN_VI1_DATA0_VI1_B0_B, FN_SD0_CMD,
  245. FN_SCIFB1_SCK_B, FN_VI1_DATA1_VI1_B1_B,
  246. /* IPSR9 */
  247. FN_SD0_DAT0, FN_SCIFB1_RXD_B, FN_VI1_DATA2_VI1_B2_B,
  248. FN_SD0_DAT1, FN_SCIFB1_TXD_B, FN_VI1_DATA3_VI1_B3_B,
  249. FN_SD0_DAT2, FN_SCIFB1_CTS_N_B, FN_VI1_DATA4_VI1_B4_B,
  250. FN_SD0_DAT3, FN_SCIFB1_RTS_N_B, FN_VI1_DATA5_VI1_B5_B,
  251. FN_SD0_CD, FN_MMC0_D6, FN_TS_SDEN0_B, FN_USB0_EXTP,
  252. FN_GLO_SCLK, FN_VI1_DATA6_VI1_B6_B, FN_IIC1_SCL_B,
  253. FN_I2C1_SCL_B, FN_VI2_DATA6_VI2_B6_B, FN_SD0_WP,
  254. FN_MMC0_D7, FN_TS_SPSYNC0_B, FN_USB0_IDIN,
  255. FN_GLO_SDATA, FN_VI1_DATA7_VI1_B7_B, FN_IIC1_SDA_B,
  256. FN_I2C1_SDA_B, FN_VI2_DATA7_VI2_B7_B, FN_SD1_CLK,
  257. FN_AVB_TX_EN, FN_SD1_CMD,
  258. FN_AVB_TX_ER, FN_SCIFB0_SCK_B,
  259. FN_SD1_DAT0, FN_AVB_TX_CLK,
  260. FN_SCIFB0_RXD_B, FN_SD1_DAT1, FN_AVB_LINK,
  261. FN_SCIFB0_TXD_B, FN_SD1_DAT2,
  262. FN_AVB_COL, FN_SCIFB0_CTS_N_B,
  263. FN_SD1_DAT3, FN_AVB_RXD0,
  264. FN_SCIFB0_RTS_N_B, FN_SD1_CD, FN_MMC1_D6,
  265. FN_TS_SDEN1, FN_USB1_EXTP, FN_GLO_SS, FN_VI0_CLK_B,
  266. FN_IIC2_SCL_D, FN_I2C2_SCL_D, FN_SIM0_CLK_B,
  267. FN_VI3_CLK_B,
  268. /* IPSR10 */
  269. FN_SD1_WP, FN_MMC1_D7, FN_TS_SPSYNC1, FN_USB1_IDIN,
  270. FN_GLO_RFON, FN_VI1_CLK_B, FN_IIC2_SDA_D, FN_I2C2_SDA_D,
  271. FN_SIM0_D_B, FN_SD2_CLK, FN_MMC0_CLK, FN_SIM0_CLK,
  272. FN_VI0_DATA0_VI0_B0_B, FN_TS_SDEN0_C, FN_GLO_SCLK_B,
  273. FN_VI3_DATA0_B, FN_SD2_CMD, FN_MMC0_CMD, FN_SIM0_D,
  274. FN_VI0_DATA1_VI0_B1_B, FN_SCIFB1_SCK_E, FN_SCK1_D,
  275. FN_TS_SPSYNC0_C, FN_GLO_SDATA_B, FN_VI3_DATA1_B,
  276. FN_SD2_DAT0, FN_MMC0_D0, FN_FMCLK_B,
  277. FN_VI0_DATA2_VI0_B2_B, FN_SCIFB1_RXD_E, FN_RX1_D,
  278. FN_TS_SDAT0_C, FN_GLO_SS_B, FN_VI3_DATA2_B,
  279. FN_SD2_DAT1, FN_MMC0_D1, FN_FMIN_B,
  280. FN_VI0_DATA3_VI0_B3_B, FN_SCIFB1_TXD_E, FN_TX1_D,
  281. FN_TS_SCK0_C, FN_GLO_RFON_B, FN_VI3_DATA3_B,
  282. FN_SD2_DAT2, FN_MMC0_D2, FN_BPFCLK_B,
  283. FN_VI0_DATA4_VI0_B4_B, FN_HRX0_D, FN_TS_SDEN1_B,
  284. FN_GLO_Q0_B, FN_VI3_DATA4_B, FN_SD2_DAT3,
  285. FN_MMC0_D3, FN_SIM0_RST, FN_VI0_DATA5_VI0_B5_B,
  286. FN_HTX0_D, FN_TS_SPSYNC1_B, FN_GLO_Q1_B,
  287. FN_VI3_DATA5_B, FN_SD2_CD, FN_MMC0_D4,
  288. FN_TS_SDAT0_B, FN_USB2_EXTP, FN_GLO_I0,
  289. FN_VI0_DATA6_VI0_B6_B, FN_HCTS0_N_D, FN_TS_SDAT1_B,
  290. FN_GLO_I0_B, FN_VI3_DATA6_B,
  291. /* IPSR11 */
  292. FN_SD2_WP, FN_MMC0_D5, FN_TS_SCK0_B, FN_USB2_IDIN,
  293. FN_GLO_I1, FN_VI0_DATA7_VI0_B7_B, FN_HRTS0_N_D,
  294. FN_TS_SCK1_B, FN_GLO_I1_B, FN_VI3_DATA7_B,
  295. FN_SD3_CLK, FN_MMC1_CLK, FN_SD3_CMD, FN_MMC1_CMD,
  296. FN_MTS_N, FN_SD3_DAT0, FN_MMC1_D0, FN_STM_N,
  297. FN_SD3_DAT1, FN_MMC1_D1, FN_MDATA, FN_SD3_DAT2,
  298. FN_MMC1_D2, FN_SDATA, FN_SD3_DAT3, FN_MMC1_D3,
  299. FN_SCKZ, FN_SD3_CD, FN_MMC1_D4, FN_TS_SDAT1,
  300. FN_VSP, FN_GLO_Q0, FN_SIM0_RST_B, FN_SD3_WP,
  301. FN_MMC1_D5, FN_TS_SCK1, FN_GLO_Q1, FN_FMIN_C,
  302. FN_FMIN_E, FN_FMIN_F,
  303. FN_MLB_CLK, FN_IIC2_SCL_B, FN_I2C2_SCL_B,
  304. FN_MLB_SIG, FN_SCIFB1_RXD_D, FN_RX1_C, FN_IIC2_SDA_B,
  305. FN_I2C2_SDA_B, FN_MLB_DAT,
  306. FN_SCIFB1_TXD_D, FN_TX1_C, FN_BPFCLK_C,
  307. FN_SSI_SCK0129, FN_CAN_CLK_B,
  308. FN_MOUT0,
  309. /* IPSR12 */
  310. FN_SSI_WS0129, FN_CAN0_TX_B, FN_MOUT1,
  311. FN_SSI_SDATA0, FN_CAN0_RX_B, FN_MOUT2,
  312. FN_SSI_SDATA1, FN_CAN1_TX_B, FN_MOUT5,
  313. FN_SSI_SDATA2, FN_CAN1_RX_B, FN_SSI_SCK1, FN_MOUT6,
  314. FN_SSI_SCK34, FN_STP_OPWM_0, FN_SCIFB0_SCK,
  315. FN_MSIOF1_SCK, FN_CAN_DEBUG_HW_TRIGGER, FN_SSI_WS34,
  316. FN_STP_IVCXO27_0, FN_SCIFB0_RXD, FN_MSIOF1_SYNC,
  317. FN_CAN_STEP0, FN_SSI_SDATA3, FN_STP_ISCLK_0,
  318. FN_SCIFB0_TXD, FN_MSIOF1_SS1, FN_CAN_TXCLK,
  319. FN_SSI_SCK4, FN_STP_ISD_0, FN_SCIFB0_CTS_N,
  320. FN_MSIOF1_SS2, FN_SSI_SCK5_C, FN_CAN_DEBUGOUT0,
  321. FN_SSI_WS4, FN_STP_ISEN_0, FN_SCIFB0_RTS_N,
  322. FN_MSIOF1_TXD, FN_SSI_WS5_C, FN_CAN_DEBUGOUT1,
  323. FN_SSI_SDATA4, FN_STP_ISSYNC_0, FN_MSIOF1_RXD,
  324. FN_CAN_DEBUGOUT2, FN_SSI_SCK5, FN_SCIFB1_SCK,
  325. FN_IERX_B, FN_DU2_EXHSYNC_DU2_HSYNC, FN_QSTH_QHS,
  326. FN_CAN_DEBUGOUT3, FN_SSI_WS5, FN_SCIFB1_RXD,
  327. FN_IECLK_B, FN_DU2_EXVSYNC_DU2_VSYNC, FN_QSTB_QHE,
  328. FN_CAN_DEBUGOUT4,
  329. /* IPSR13 */
  330. FN_SSI_SDATA5, FN_SCIFB1_TXD, FN_IETX_B, FN_DU2_DR2,
  331. FN_LCDOUT2, FN_CAN_DEBUGOUT5, FN_SSI_SCK6,
  332. FN_SCIFB1_CTS_N, FN_BPFCLK_D,
  333. FN_DU2_DR3, FN_LCDOUT3, FN_CAN_DEBUGOUT6,
  334. FN_BPFCLK_F, FN_SSI_WS6,
  335. FN_SCIFB1_RTS_N, FN_CAN0_TX_D, FN_DU2_DR4,
  336. FN_LCDOUT4, FN_CAN_DEBUGOUT7, FN_SSI_SDATA6,
  337. FN_FMIN_D, FN_DU2_DR5, FN_LCDOUT5,
  338. FN_CAN_DEBUGOUT8, FN_SSI_SCK78, FN_STP_IVCXO27_1,
  339. FN_SCK1, FN_SCIFA1_SCK, FN_DU2_DR6, FN_LCDOUT6,
  340. FN_CAN_DEBUGOUT9, FN_SSI_WS78, FN_STP_ISCLK_1,
  341. FN_SCIFB2_SCK, FN_SCIFA2_CTS_N, FN_DU2_DR7,
  342. FN_LCDOUT7, FN_CAN_DEBUGOUT10, FN_SSI_SDATA7,
  343. FN_STP_ISD_1, FN_SCIFB2_RXD, FN_SCIFA2_RTS_N,
  344. FN_TCLK2, FN_QSTVA_QVS, FN_CAN_DEBUGOUT11,
  345. FN_BPFCLK_E, FN_SSI_SDATA7_B,
  346. FN_FMIN_G, FN_SSI_SDATA8,
  347. FN_STP_ISEN_1, FN_SCIFB2_TXD, FN_CAN0_TX_C,
  348. FN_CAN_DEBUGOUT12, FN_SSI_SDATA8_B, FN_SSI_SDATA9,
  349. FN_STP_ISSYNC_1, FN_SCIFB2_CTS_N, FN_SSI_WS1,
  350. FN_SSI_SDATA5_C, FN_CAN_DEBUGOUT13, FN_AUDIO_CLKA,
  351. FN_SCIFB2_RTS_N, FN_CAN_DEBUGOUT14,
  352. /* IPSR14 */
  353. FN_AUDIO_CLKB, FN_SCIF_CLK, FN_CAN0_RX_D,
  354. FN_DVC_MUTE, FN_CAN0_RX_C, FN_CAN_DEBUGOUT15,
  355. FN_REMOCON, FN_SCIFA0_SCK, FN_HSCK1, FN_SCK0,
  356. FN_MSIOF3_SS2, FN_DU2_DG2, FN_LCDOUT10, FN_IIC1_SDA_C,
  357. FN_I2C1_SDA_C, FN_SCIFA0_RXD, FN_HRX1, FN_RX0,
  358. FN_DU2_DR0, FN_LCDOUT0, FN_SCIFA0_TXD, FN_HTX1,
  359. FN_TX0, FN_DU2_DR1, FN_LCDOUT1, FN_SCIFA0_CTS_N,
  360. FN_HCTS1_N, FN_CTS0_N, FN_MSIOF3_SYNC, FN_DU2_DG3,
  361. FN_LCDOUT11, FN_PWM0_B, FN_IIC1_SCL_C, FN_I2C1_SCL_C,
  362. FN_SCIFA0_RTS_N, FN_HRTS1_N, FN_RTS0_N,
  363. FN_MSIOF3_SS1, FN_DU2_DG0, FN_LCDOUT8, FN_PWM1_B,
  364. FN_SCIFA1_RXD, FN_AD_DI, FN_RX1,
  365. FN_DU2_EXODDF_DU2_ODDF_DISP_CDE, FN_QCPV_QDE,
  366. FN_SCIFA1_TXD, FN_AD_DO, FN_TX1, FN_DU2_DG1,
  367. FN_LCDOUT9, FN_SCIFA1_CTS_N, FN_AD_CLK,
  368. FN_CTS1_N, FN_MSIOF3_RXD, FN_DU0_DOTCLKOUT, FN_QCLK,
  369. FN_SCIFA1_RTS_N, FN_AD_NCS_N, FN_RTS1_N,
  370. FN_MSIOF3_TXD, FN_DU1_DOTCLKOUT, FN_QSTVB_QVE,
  371. FN_HRTS0_N_C,
  372. /* IPSR15 */
  373. FN_SCIFA2_SCK, FN_FMCLK, FN_SCK2, FN_MSIOF3_SCK, FN_DU2_DG7,
  374. FN_LCDOUT15, FN_SCIF_CLK_B, FN_SCIFA2_RXD, FN_FMIN,
  375. FN_TX2, FN_DU2_DB0, FN_LCDOUT16, FN_IIC2_SCL, FN_I2C2_SCL,
  376. FN_SCIFA2_TXD, FN_BPFCLK, FN_RX2, FN_DU2_DB1, FN_LCDOUT17,
  377. FN_IIC2_SDA, FN_I2C2_SDA, FN_HSCK0, FN_TS_SDEN0,
  378. FN_DU2_DG4, FN_LCDOUT12, FN_HCTS0_N_C, FN_HRX0,
  379. FN_DU2_DB2, FN_LCDOUT18, FN_HTX0, FN_DU2_DB3,
  380. FN_LCDOUT19, FN_HCTS0_N, FN_SSI_SCK9, FN_DU2_DB4,
  381. FN_LCDOUT20, FN_HRTS0_N, FN_SSI_WS9, FN_DU2_DB5,
  382. FN_LCDOUT21, FN_MSIOF0_SCK, FN_TS_SDAT0, FN_ADICLK,
  383. FN_DU2_DB6, FN_LCDOUT22, FN_MSIOF0_SYNC, FN_TS_SCK0,
  384. FN_SSI_SCK2, FN_ADIDATA, FN_DU2_DB7, FN_LCDOUT23,
  385. FN_HRX0_C, FN_MSIOF0_SS1, FN_ADICHS0,
  386. FN_DU2_DG5, FN_LCDOUT13, FN_MSIOF0_TXD, FN_ADICHS1,
  387. FN_DU2_DG6, FN_LCDOUT14,
  388. /* IPSR16 */
  389. FN_MSIOF0_SS2, FN_AUDIO_CLKOUT, FN_ADICHS2,
  390. FN_DU2_DISP, FN_QPOLA, FN_HTX0_C, FN_SCIFA2_TXD_B,
  391. FN_MSIOF0_RXD, FN_TS_SPSYNC0, FN_SSI_WS2,
  392. FN_ADICS_SAMP, FN_DU2_CDE, FN_QPOLB, FN_SCIFA2_RXD_B,
  393. FN_USB1_PWEN, FN_AUDIO_CLKOUT_D, FN_USB1_OVC,
  394. FN_TCLK1_B,
  395. FN_SEL_SCIF1_0, FN_SEL_SCIF1_1, FN_SEL_SCIF1_2, FN_SEL_SCIF1_3,
  396. FN_SEL_SCIF1_4,
  397. FN_SEL_SCIFB_0, FN_SEL_SCIFB_1, FN_SEL_SCIFB_2,
  398. FN_SEL_SCIFB2_0, FN_SEL_SCIFB2_1, FN_SEL_SCIFB2_2,
  399. FN_SEL_SCIFB1_0, FN_SEL_SCIFB1_1, FN_SEL_SCIFB1_2, FN_SEL_SCIFB1_3,
  400. FN_SEL_SCIFB1_4,
  401. FN_SEL_SCIFB1_5, FN_SEL_SCIFB1_6,
  402. FN_SEL_SCIFA1_0, FN_SEL_SCIFA1_1, FN_SEL_SCIFA1_2, FN_SEL_SCIFA1_3,
  403. FN_SEL_SCIF0_0, FN_SEL_SCIF0_1,
  404. FN_SEL_SCFA_0, FN_SEL_SCFA_1,
  405. FN_SEL_SOF1_0, FN_SEL_SOF1_1,
  406. FN_SEL_SSI7_0, FN_SEL_SSI7_1, FN_SEL_SSI7_2,
  407. FN_SEL_SSI6_0, FN_SEL_SSI6_1,
  408. FN_SEL_SSI5_0, FN_SEL_SSI5_1, FN_SEL_SSI5_2,
  409. FN_SEL_VI3_0, FN_SEL_VI3_1,
  410. FN_SEL_VI2_0, FN_SEL_VI2_1,
  411. FN_SEL_VI1_0, FN_SEL_VI1_1,
  412. FN_SEL_VI0_0, FN_SEL_VI0_1,
  413. FN_SEL_TSIF1_0, FN_SEL_TSIF1_1, FN_SEL_TSIF1_2,
  414. FN_SEL_LBS_0, FN_SEL_LBS_1,
  415. FN_SEL_TSIF0_0, FN_SEL_TSIF0_1, FN_SEL_TSIF0_2, FN_SEL_TSIF0_3,
  416. FN_SEL_SOF3_0, FN_SEL_SOF3_1,
  417. FN_SEL_SOF0_0, FN_SEL_SOF0_1,
  418. FN_SEL_TMU1_0, FN_SEL_TMU1_1,
  419. FN_SEL_HSCIF1_0, FN_SEL_HSCIF1_1,
  420. FN_SEL_SCIFCLK_0, FN_SEL_SCIFCLK_1,
  421. FN_SEL_CAN0_0, FN_SEL_CAN0_1, FN_SEL_CAN0_2, FN_SEL_CAN0_3,
  422. FN_SEL_CANCLK_0, FN_SEL_CANCLK_1,
  423. FN_SEL_SCIFA2_0, FN_SEL_SCIFA2_1, FN_SEL_SCIFA2_2,
  424. FN_SEL_CAN1_0, FN_SEL_CAN1_1,
  425. FN_SEL_SCIF2_0, FN_SEL_SCIF2_1,
  426. FN_SEL_ADI_0, FN_SEL_ADI_1,
  427. FN_SEL_SSP_0, FN_SEL_SSP_1,
  428. FN_SEL_FM_0, FN_SEL_FM_1, FN_SEL_FM_2, FN_SEL_FM_3,
  429. FN_SEL_FM_4, FN_SEL_FM_5, FN_SEL_FM_6,
  430. FN_SEL_HSCIF0_0, FN_SEL_HSCIF0_1, FN_SEL_HSCIF0_2, FN_SEL_HSCIF0_3,
  431. FN_SEL_HSCIF0_4, FN_SEL_HSCIF0_5,
  432. FN_SEL_GPS_0, FN_SEL_GPS_1, FN_SEL_GPS_2,
  433. FN_SEL_SIM_0, FN_SEL_SIM_1, FN_SEL_SIM_2,
  434. FN_SEL_SSI8_0, FN_SEL_SSI8_1, FN_SEL_SSI8_2,
  435. FN_SEL_IICDVFS_0, FN_SEL_IICDVFS_1,
  436. FN_SEL_IIC0_0, FN_SEL_IIC0_1,
  437. FN_SEL_IEB_0, FN_SEL_IEB_1, FN_SEL_IEB_2,
  438. FN_SEL_IIC2_0, FN_SEL_IIC2_1, FN_SEL_IIC2_2, FN_SEL_IIC2_3,
  439. FN_SEL_IIC2_4,
  440. FN_SEL_IIC1_0, FN_SEL_IIC1_1, FN_SEL_IIC1_2,
  441. FN_SEL_I2C2_0, FN_SEL_I2C2_1, FN_SEL_I2C2_2, FN_SEL_I2C2_3,
  442. FN_SEL_I2C2_4,
  443. FN_SEL_I2C1_0, FN_SEL_I2C1_1, FN_SEL_I2C1_2,
  444. PINMUX_FUNCTION_END,
  445. PINMUX_MARK_BEGIN,
  446. VI1_DATA7_VI1_B7_MARK,
  447. USB0_PWEN_MARK, USB0_OVC_VBUS_MARK,
  448. USB2_PWEN_MARK, USB2_OVC_MARK, AVS1_MARK, AVS2_MARK,
  449. DU_DOTCLKIN0_MARK, DU_DOTCLKIN2_MARK,
  450. D0_MARK, MSIOF3_SCK_B_MARK, VI3_DATA0_MARK, VI0_G4_MARK, VI0_G4_B_MARK,
  451. D1_MARK, MSIOF3_SYNC_B_MARK, VI3_DATA1_MARK, VI0_G5_MARK,
  452. VI0_G5_B_MARK, D2_MARK, MSIOF3_RXD_B_MARK, VI3_DATA2_MARK,
  453. VI0_G6_MARK, VI0_G6_B_MARK, D3_MARK, MSIOF3_TXD_B_MARK,
  454. VI3_DATA3_MARK, VI0_G7_MARK, VI0_G7_B_MARK, D4_MARK,
  455. SCIFB1_RXD_F_MARK, SCIFB0_RXD_C_MARK, VI3_DATA4_MARK,
  456. VI0_R0_MARK, VI0_R0_B_MARK, RX0_B_MARK, D5_MARK,
  457. SCIFB1_TXD_F_MARK, SCIFB0_TXD_C_MARK, VI3_DATA5_MARK,
  458. VI0_R1_MARK, VI0_R1_B_MARK, TX0_B_MARK, D6_MARK,
  459. IIC2_SCL_C_MARK, VI3_DATA6_MARK, VI0_R2_MARK, VI0_R2_B_MARK,
  460. I2C2_SCL_C_MARK, D7_MARK, AD_DI_B_MARK, IIC2_SDA_C_MARK,
  461. VI3_DATA7_MARK, VI0_R3_MARK, VI0_R3_B_MARK, I2C2_SDA_C_MARK, TCLK1_MARK,
  462. D8_MARK, SCIFA1_SCK_C_MARK, AVB_TXD0_MARK,
  463. VI0_G0_MARK, VI0_G0_B_MARK, VI2_DATA0_VI2_B0_MARK,
  464. D9_MARK, SCIFA1_RXD_C_MARK, AVB_TXD1_MARK,
  465. VI0_G1_MARK, VI0_G1_B_MARK, VI2_DATA1_VI2_B1_MARK, D10_MARK,
  466. SCIFA1_TXD_C_MARK, AVB_TXD2_MARK,
  467. VI0_G2_MARK, VI0_G2_B_MARK, VI2_DATA2_VI2_B2_MARK, D11_MARK,
  468. SCIFA1_CTS_N_C_MARK, AVB_TXD3_MARK,
  469. VI0_G3_MARK, VI0_G3_B_MARK, VI2_DATA3_VI2_B3_MARK,
  470. D12_MARK, SCIFA1_RTS_N_C_MARK, AVB_TXD4_MARK,
  471. VI0_HSYNC_N_MARK, VI0_HSYNC_N_B_MARK, VI2_DATA4_VI2_B4_MARK,
  472. D13_MARK, AVB_TXD5_MARK, VI0_VSYNC_N_MARK,
  473. VI0_VSYNC_N_B_MARK, VI2_DATA5_VI2_B5_MARK, D14_MARK,
  474. SCIFB1_RXD_C_MARK, AVB_TXD6_MARK, RX1_B_MARK,
  475. VI0_CLKENB_MARK, VI0_CLKENB_B_MARK, VI2_DATA6_VI2_B6_MARK,
  476. D15_MARK, SCIFB1_TXD_C_MARK, AVB_TXD7_MARK, TX1_B_MARK,
  477. VI0_FIELD_MARK, VI0_FIELD_B_MARK, VI2_DATA7_VI2_B7_MARK,
  478. A0_MARK, PWM3_MARK, A1_MARK, PWM4_MARK,
  479. A2_MARK, PWM5_MARK, MSIOF1_SS1_B_MARK, A3_MARK,
  480. PWM6_MARK, MSIOF1_SS2_B_MARK, A4_MARK, MSIOF1_TXD_B_MARK,
  481. TPU0TO0_MARK, A5_MARK, SCIFA1_TXD_B_MARK, TPU0TO1_MARK,
  482. A6_MARK, SCIFA1_RTS_N_B_MARK, TPU0TO2_MARK, A7_MARK,
  483. SCIFA1_SCK_B_MARK, AUDIO_CLKOUT_B_MARK, TPU0TO3_MARK,
  484. A8_MARK, SCIFA1_RXD_B_MARK, SSI_SCK5_B_MARK, VI0_R4_MARK,
  485. VI0_R4_B_MARK, SCIFB2_RXD_C_MARK, RX2_B_MARK, VI2_DATA0_VI2_B0_B_MARK,
  486. A9_MARK, SCIFA1_CTS_N_B_MARK, SSI_WS5_B_MARK, VI0_R5_MARK,
  487. VI0_R5_B_MARK, SCIFB2_TXD_C_MARK, TX2_B_MARK, VI2_DATA1_VI2_B1_B_MARK,
  488. A10_MARK, SSI_SDATA5_B_MARK, MSIOF2_SYNC_MARK, VI0_R6_MARK,
  489. VI0_R6_B_MARK, VI2_DATA2_VI2_B2_B_MARK,
  490. A11_MARK, SCIFB2_CTS_N_B_MARK, MSIOF2_SCK_MARK, VI1_R0_MARK,
  491. VI1_R0_B_MARK, VI2_G0_MARK, VI2_DATA3_VI2_B3_B_MARK,
  492. A12_MARK, SCIFB2_RXD_B_MARK, MSIOF2_TXD_MARK, VI1_R1_MARK,
  493. VI1_R1_B_MARK, VI2_G1_MARK, VI2_DATA4_VI2_B4_B_MARK,
  494. A13_MARK, SCIFB2_RTS_N_B_MARK, EX_WAIT2_MARK,
  495. MSIOF2_RXD_MARK, VI1_R2_MARK, VI1_R2_B_MARK, VI2_G2_MARK,
  496. VI2_DATA5_VI2_B5_B_MARK, A14_MARK, SCIFB2_TXD_B_MARK,
  497. ATACS11_N_MARK, MSIOF2_SS1_MARK, A15_MARK, SCIFB2_SCK_B_MARK,
  498. ATARD1_N_MARK, MSIOF2_SS2_MARK, A16_MARK, ATAWR1_N_MARK,
  499. A17_MARK, AD_DO_B_MARK, ATADIR1_N_MARK, A18_MARK,
  500. AD_CLK_B_MARK, ATAG1_N_MARK, A19_MARK, AD_NCS_N_B_MARK,
  501. ATACS01_N_MARK, EX_WAIT0_B_MARK, A20_MARK, SPCLK_MARK,
  502. VI1_R3_MARK, VI1_R3_B_MARK, VI2_G4_MARK,
  503. A21_MARK, MOSI_IO0_MARK, VI1_R4_MARK, VI1_R4_B_MARK, VI2_G5_MARK,
  504. A22_MARK, MISO_IO1_MARK, VI1_R5_MARK, VI1_R5_B_MARK,
  505. VI2_G6_MARK, A23_MARK, IO2_MARK, VI1_G7_MARK,
  506. VI1_G7_B_MARK, VI2_G7_MARK, A24_MARK, IO3_MARK,
  507. VI1_R7_MARK, VI1_R7_B_MARK, VI2_CLKENB_MARK,
  508. VI2_CLKENB_B_MARK, A25_MARK, SSL_MARK, VI1_G6_MARK,
  509. VI1_G6_B_MARK, VI2_FIELD_MARK, VI2_FIELD_B_MARK, CS0_N_MARK,
  510. VI1_R6_MARK, VI1_R6_B_MARK, VI2_G3_MARK, MSIOF0_SS2_B_MARK,
  511. CS1_N_A26_MARK, SPEEDIN_MARK, VI0_R7_MARK, VI0_R7_B_MARK,
  512. VI2_CLK_MARK, VI2_CLK_B_MARK, EX_CS0_N_MARK, HRX1_B_MARK,
  513. VI1_G5_MARK, VI1_G5_B_MARK, VI2_R0_MARK, HTX0_B_MARK,
  514. MSIOF0_SS1_B_MARK, EX_CS1_N_MARK, GPS_CLK_MARK,
  515. HCTS1_N_B_MARK, VI1_FIELD_MARK, VI1_FIELD_B_MARK,
  516. VI2_R1_MARK, EX_CS2_N_MARK, GPS_SIGN_MARK, HRTS1_N_B_MARK,
  517. VI3_CLKENB_MARK, VI1_G0_MARK, VI1_G0_B_MARK, VI2_R2_MARK,
  518. EX_CS3_N_MARK, GPS_MAG_MARK, VI3_FIELD_MARK,
  519. VI1_G1_MARK, VI1_G1_B_MARK, VI2_R3_MARK,
  520. EX_CS4_N_MARK, MSIOF1_SCK_B_MARK, VI3_HSYNC_N_MARK,
  521. VI2_HSYNC_N_MARK, IIC1_SCL_MARK, VI2_HSYNC_N_B_MARK,
  522. INTC_EN0_N_MARK, I2C1_SCL_MARK, EX_CS5_N_MARK, CAN0_RX_MARK,
  523. MSIOF1_RXD_B_MARK, VI3_VSYNC_N_MARK, VI1_G2_MARK,
  524. VI1_G2_B_MARK, VI2_R4_MARK, IIC1_SDA_MARK, INTC_EN1_N_MARK,
  525. I2C1_SDA_MARK, BS_N_MARK, IETX_MARK, HTX1_B_MARK,
  526. CAN1_TX_MARK, DRACK0_MARK, IETX_C_MARK, RD_N_MARK,
  527. CAN0_TX_MARK, SCIFA0_SCK_B_MARK, RD_WR_N_MARK, VI1_G3_MARK,
  528. VI1_G3_B_MARK, VI2_R5_MARK, SCIFA0_RXD_B_MARK,
  529. WE0_N_MARK, IECLK_MARK, CAN_CLK_MARK,
  530. VI2_VSYNC_N_MARK, SCIFA0_TXD_B_MARK, VI2_VSYNC_N_B_MARK,
  531. WE1_N_MARK, IERX_MARK, CAN1_RX_MARK, VI1_G4_MARK,
  532. VI1_G4_B_MARK, VI2_R6_MARK, SCIFA0_CTS_N_B_MARK,
  533. IERX_C_MARK, EX_WAIT0_MARK, IRQ3_MARK,
  534. VI3_CLK_MARK, SCIFA0_RTS_N_B_MARK, HRX0_B_MARK,
  535. MSIOF0_SCK_B_MARK, DREQ0_N_MARK, VI1_HSYNC_N_MARK,
  536. VI1_HSYNC_N_B_MARK, VI2_R7_MARK, SSI_SCK78_C_MARK,
  537. SSI_WS78_B_MARK,
  538. DACK0_MARK, IRQ0_MARK, SSI_SCK6_B_MARK,
  539. VI1_VSYNC_N_MARK, VI1_VSYNC_N_B_MARK, SSI_WS78_C_MARK,
  540. DREQ1_N_MARK, VI1_CLKENB_MARK, VI1_CLKENB_B_MARK,
  541. SSI_SDATA7_C_MARK, SSI_SCK78_B_MARK, DACK1_MARK, IRQ1_MARK,
  542. SSI_WS6_B_MARK, SSI_SDATA8_C_MARK,
  543. DREQ2_N_MARK, HSCK1_B_MARK, HCTS0_N_B_MARK,
  544. MSIOF0_TXD_B_MARK, DACK2_MARK, IRQ2_MARK,
  545. SSI_SDATA6_B_MARK, HRTS0_N_B_MARK, MSIOF0_RXD_B_MARK,
  546. ETH_CRS_DV_MARK, STP_ISCLK_0_B_MARK,
  547. TS_SDEN0_D_MARK, GLO_Q0_C_MARK, IIC2_SCL_E_MARK,
  548. I2C2_SCL_E_MARK, ETH_RX_ER_MARK,
  549. STP_ISD_0_B_MARK, TS_SPSYNC0_D_MARK, GLO_Q1_C_MARK,
  550. IIC2_SDA_E_MARK, I2C2_SDA_E_MARK, ETH_RXD0_MARK,
  551. STP_ISEN_0_B_MARK, TS_SDAT0_D_MARK, GLO_I0_C_MARK,
  552. SCIFB1_SCK_G_MARK, SCK1_E_MARK, ETH_RXD1_MARK,
  553. HRX0_E_MARK, STP_ISSYNC_0_B_MARK,
  554. TS_SCK0_D_MARK, GLO_I1_C_MARK, SCIFB1_RXD_G_MARK,
  555. RX1_E_MARK, ETH_LINK_MARK, HTX0_E_MARK,
  556. STP_IVCXO27_0_B_MARK, SCIFB1_TXD_G_MARK, TX1_E_MARK,
  557. ETH_REF_CLK_MARK, HCTS0_N_E_MARK,
  558. STP_IVCXO27_1_B_MARK, HRX0_F_MARK,
  559. ETH_MDIO_MARK, HRTS0_N_E_MARK,
  560. SIM0_D_C_MARK, HCTS0_N_F_MARK, ETH_TXD1_MARK,
  561. HTX0_F_MARK, BPFCLK_G_MARK,
  562. ETH_TX_EN_MARK, SIM0_CLK_C_MARK,
  563. HRTS0_N_F_MARK, ETH_MAGIC_MARK,
  564. SIM0_RST_C_MARK, ETH_TXD0_MARK,
  565. STP_ISCLK_1_B_MARK, TS_SDEN1_C_MARK, GLO_SCLK_C_MARK,
  566. ETH_MDC_MARK, STP_ISD_1_B_MARK,
  567. TS_SPSYNC1_C_MARK, GLO_SDATA_C_MARK, PWM0_MARK,
  568. SCIFA2_SCK_C_MARK, STP_ISEN_1_B_MARK, TS_SDAT1_C_MARK,
  569. GLO_SS_C_MARK, PWM1_MARK, SCIFA2_TXD_C_MARK,
  570. STP_ISSYNC_1_B_MARK, TS_SCK1_C_MARK, GLO_RFON_C_MARK,
  571. PCMOE_N_MARK, PWM2_MARK, PWMFSW0_MARK, SCIFA2_RXD_C_MARK,
  572. PCMWE_N_MARK, IECLK_C_MARK, DU_DOTCLKIN1_MARK,
  573. AUDIO_CLKC_MARK, AUDIO_CLKOUT_C_MARK, VI0_CLK_MARK,
  574. ATACS00_N_MARK, AVB_RXD1_MARK,
  575. VI0_DATA0_VI0_B0_MARK, ATACS10_N_MARK, AVB_RXD2_MARK,
  576. VI0_DATA1_VI0_B1_MARK, ATARD0_N_MARK, AVB_RXD3_MARK,
  577. VI0_DATA2_VI0_B2_MARK, ATAWR0_N_MARK,
  578. AVB_RXD4_MARK, VI0_DATA3_VI0_B3_MARK, ATADIR0_N_MARK,
  579. AVB_RXD5_MARK, VI0_DATA4_VI0_B4_MARK, ATAG0_N_MARK,
  580. AVB_RXD6_MARK, VI0_DATA5_VI0_B5_MARK, EX_WAIT1_MARK,
  581. AVB_RXD7_MARK, VI0_DATA6_VI0_B6_MARK, AVB_RX_ER_MARK,
  582. VI0_DATA7_VI0_B7_MARK, AVB_RX_CLK_MARK,
  583. VI1_CLK_MARK, AVB_RX_DV_MARK,
  584. VI1_DATA0_VI1_B0_MARK, SCIFA1_SCK_D_MARK,
  585. AVB_CRS_MARK, VI1_DATA1_VI1_B1_MARK,
  586. SCIFA1_RXD_D_MARK, AVB_MDC_MARK,
  587. VI1_DATA2_VI1_B2_MARK, SCIFA1_TXD_D_MARK, AVB_MDIO_MARK,
  588. VI1_DATA3_VI1_B3_MARK, SCIFA1_CTS_N_D_MARK,
  589. AVB_GTX_CLK_MARK, VI1_DATA4_VI1_B4_MARK, SCIFA1_RTS_N_D_MARK,
  590. AVB_MAGIC_MARK, VI1_DATA5_VI1_B5_MARK,
  591. AVB_PHY_INT_MARK, VI1_DATA6_VI1_B6_MARK, AVB_GTXREFCLK_MARK,
  592. SD0_CLK_MARK, VI1_DATA0_VI1_B0_B_MARK, SD0_CMD_MARK,
  593. SCIFB1_SCK_B_MARK, VI1_DATA1_VI1_B1_B_MARK,
  594. SD0_DAT0_MARK, SCIFB1_RXD_B_MARK, VI1_DATA2_VI1_B2_B_MARK,
  595. SD0_DAT1_MARK, SCIFB1_TXD_B_MARK, VI1_DATA3_VI1_B3_B_MARK,
  596. SD0_DAT2_MARK, SCIFB1_CTS_N_B_MARK, VI1_DATA4_VI1_B4_B_MARK,
  597. SD0_DAT3_MARK, SCIFB1_RTS_N_B_MARK, VI1_DATA5_VI1_B5_B_MARK,
  598. SD0_CD_MARK, MMC0_D6_MARK, TS_SDEN0_B_MARK, USB0_EXTP_MARK,
  599. GLO_SCLK_MARK, VI1_DATA6_VI1_B6_B_MARK, IIC1_SCL_B_MARK,
  600. I2C1_SCL_B_MARK, VI2_DATA6_VI2_B6_B_MARK, SD0_WP_MARK,
  601. MMC0_D7_MARK, TS_SPSYNC0_B_MARK, USB0_IDIN_MARK,
  602. GLO_SDATA_MARK, VI1_DATA7_VI1_B7_B_MARK, IIC1_SDA_B_MARK,
  603. I2C1_SDA_B_MARK, VI2_DATA7_VI2_B7_B_MARK, SD1_CLK_MARK,
  604. AVB_TX_EN_MARK, SD1_CMD_MARK,
  605. AVB_TX_ER_MARK, SCIFB0_SCK_B_MARK,
  606. SD1_DAT0_MARK, AVB_TX_CLK_MARK,
  607. SCIFB0_RXD_B_MARK, SD1_DAT1_MARK, AVB_LINK_MARK,
  608. SCIFB0_TXD_B_MARK, SD1_DAT2_MARK,
  609. AVB_COL_MARK, SCIFB0_CTS_N_B_MARK,
  610. SD1_DAT3_MARK, AVB_RXD0_MARK,
  611. SCIFB0_RTS_N_B_MARK, SD1_CD_MARK, MMC1_D6_MARK,
  612. TS_SDEN1_MARK, USB1_EXTP_MARK, GLO_SS_MARK, VI0_CLK_B_MARK,
  613. IIC2_SCL_D_MARK, I2C2_SCL_D_MARK, SIM0_CLK_B_MARK,
  614. VI3_CLK_B_MARK,
  615. SD1_WP_MARK, MMC1_D7_MARK, TS_SPSYNC1_MARK, USB1_IDIN_MARK,
  616. GLO_RFON_MARK, VI1_CLK_B_MARK, IIC2_SDA_D_MARK, I2C2_SDA_D_MARK,
  617. SIM0_D_B_MARK, SD2_CLK_MARK, MMC0_CLK_MARK, SIM0_CLK_MARK,
  618. VI0_DATA0_VI0_B0_B_MARK, TS_SDEN0_C_MARK, GLO_SCLK_B_MARK,
  619. VI3_DATA0_B_MARK, SD2_CMD_MARK, MMC0_CMD_MARK, SIM0_D_MARK,
  620. VI0_DATA1_VI0_B1_B_MARK, SCIFB1_SCK_E_MARK, SCK1_D_MARK,
  621. TS_SPSYNC0_C_MARK, GLO_SDATA_B_MARK, VI3_DATA1_B_MARK,
  622. SD2_DAT0_MARK, MMC0_D0_MARK, FMCLK_B_MARK,
  623. VI0_DATA2_VI0_B2_B_MARK, SCIFB1_RXD_E_MARK, RX1_D_MARK,
  624. TS_SDAT0_C_MARK, GLO_SS_B_MARK, VI3_DATA2_B_MARK,
  625. SD2_DAT1_MARK, MMC0_D1_MARK, FMIN_B_MARK,
  626. VI0_DATA3_VI0_B3_B_MARK, SCIFB1_TXD_E_MARK, TX1_D_MARK,
  627. TS_SCK0_C_MARK, GLO_RFON_B_MARK, VI3_DATA3_B_MARK,
  628. SD2_DAT2_MARK, MMC0_D2_MARK, BPFCLK_B_MARK,
  629. VI0_DATA4_VI0_B4_B_MARK, HRX0_D_MARK, TS_SDEN1_B_MARK,
  630. GLO_Q0_B_MARK, VI3_DATA4_B_MARK, SD2_DAT3_MARK,
  631. MMC0_D3_MARK, SIM0_RST_MARK, VI0_DATA5_VI0_B5_B_MARK,
  632. HTX0_D_MARK, TS_SPSYNC1_B_MARK, GLO_Q1_B_MARK,
  633. VI3_DATA5_B_MARK, SD2_CD_MARK, MMC0_D4_MARK,
  634. TS_SDAT0_B_MARK, USB2_EXTP_MARK, GLO_I0_MARK,
  635. VI0_DATA6_VI0_B6_B_MARK, HCTS0_N_D_MARK, TS_SDAT1_B_MARK,
  636. GLO_I0_B_MARK, VI3_DATA6_B_MARK,
  637. SD2_WP_MARK, MMC0_D5_MARK, TS_SCK0_B_MARK, USB2_IDIN_MARK,
  638. GLO_I1_MARK, VI0_DATA7_VI0_B7_B_MARK, HRTS0_N_D_MARK,
  639. TS_SCK1_B_MARK, GLO_I1_B_MARK, VI3_DATA7_B_MARK,
  640. SD3_CLK_MARK, MMC1_CLK_MARK, SD3_CMD_MARK, MMC1_CMD_MARK,
  641. MTS_N_MARK, SD3_DAT0_MARK, MMC1_D0_MARK, STM_N_MARK,
  642. SD3_DAT1_MARK, MMC1_D1_MARK, MDATA_MARK, SD3_DAT2_MARK,
  643. MMC1_D2_MARK, SDATA_MARK, SD3_DAT3_MARK, MMC1_D3_MARK,
  644. SCKZ_MARK, SD3_CD_MARK, MMC1_D4_MARK, TS_SDAT1_MARK,
  645. VSP_MARK, GLO_Q0_MARK, SIM0_RST_B_MARK, SD3_WP_MARK,
  646. MMC1_D5_MARK, TS_SCK1_MARK, GLO_Q1_MARK, FMIN_C_MARK,
  647. FMIN_E_MARK, FMIN_F_MARK,
  648. MLB_CLK_MARK, IIC2_SCL_B_MARK, I2C2_SCL_B_MARK,
  649. MLB_SIG_MARK, SCIFB1_RXD_D_MARK, RX1_C_MARK, IIC2_SDA_B_MARK,
  650. I2C2_SDA_B_MARK, MLB_DAT_MARK,
  651. SCIFB1_TXD_D_MARK, TX1_C_MARK, BPFCLK_C_MARK,
  652. SSI_SCK0129_MARK, CAN_CLK_B_MARK,
  653. MOUT0_MARK,
  654. SSI_WS0129_MARK, CAN0_TX_B_MARK, MOUT1_MARK,
  655. SSI_SDATA0_MARK, CAN0_RX_B_MARK, MOUT2_MARK,
  656. SSI_SDATA1_MARK, CAN1_TX_B_MARK, MOUT5_MARK,
  657. SSI_SDATA2_MARK, CAN1_RX_B_MARK, SSI_SCK1_MARK, MOUT6_MARK,
  658. SSI_SCK34_MARK, STP_OPWM_0_MARK, SCIFB0_SCK_MARK,
  659. MSIOF1_SCK_MARK, CAN_DEBUG_HW_TRIGGER_MARK, SSI_WS34_MARK,
  660. STP_IVCXO27_0_MARK, SCIFB0_RXD_MARK, MSIOF1_SYNC_MARK,
  661. CAN_STEP0_MARK, SSI_SDATA3_MARK, STP_ISCLK_0_MARK,
  662. SCIFB0_TXD_MARK, MSIOF1_SS1_MARK, CAN_TXCLK_MARK,
  663. SSI_SCK4_MARK, STP_ISD_0_MARK, SCIFB0_CTS_N_MARK,
  664. MSIOF1_SS2_MARK, SSI_SCK5_C_MARK, CAN_DEBUGOUT0_MARK,
  665. SSI_WS4_MARK, STP_ISEN_0_MARK, SCIFB0_RTS_N_MARK,
  666. MSIOF1_TXD_MARK, SSI_WS5_C_MARK, CAN_DEBUGOUT1_MARK,
  667. SSI_SDATA4_MARK, STP_ISSYNC_0_MARK, MSIOF1_RXD_MARK,
  668. CAN_DEBUGOUT2_MARK, SSI_SCK5_MARK, SCIFB1_SCK_MARK,
  669. IERX_B_MARK, DU2_EXHSYNC_DU2_HSYNC_MARK, QSTH_QHS_MARK,
  670. CAN_DEBUGOUT3_MARK, SSI_WS5_MARK, SCIFB1_RXD_MARK,
  671. IECLK_B_MARK, DU2_EXVSYNC_DU2_VSYNC_MARK, QSTB_QHE_MARK,
  672. CAN_DEBUGOUT4_MARK,
  673. SSI_SDATA5_MARK, SCIFB1_TXD_MARK, IETX_B_MARK, DU2_DR2_MARK,
  674. LCDOUT2_MARK, CAN_DEBUGOUT5_MARK, SSI_SCK6_MARK,
  675. SCIFB1_CTS_N_MARK, BPFCLK_D_MARK,
  676. DU2_DR3_MARK, LCDOUT3_MARK, CAN_DEBUGOUT6_MARK,
  677. BPFCLK_F_MARK, SSI_WS6_MARK,
  678. SCIFB1_RTS_N_MARK, CAN0_TX_D_MARK, DU2_DR4_MARK,
  679. LCDOUT4_MARK, CAN_DEBUGOUT7_MARK, SSI_SDATA6_MARK,
  680. FMIN_D_MARK, DU2_DR5_MARK, LCDOUT5_MARK,
  681. CAN_DEBUGOUT8_MARK, SSI_SCK78_MARK, STP_IVCXO27_1_MARK,
  682. SCK1_MARK, SCIFA1_SCK_MARK, DU2_DR6_MARK, LCDOUT6_MARK,
  683. CAN_DEBUGOUT9_MARK, SSI_WS78_MARK, STP_ISCLK_1_MARK,
  684. SCIFB2_SCK_MARK, SCIFA2_CTS_N_MARK, DU2_DR7_MARK,
  685. LCDOUT7_MARK, CAN_DEBUGOUT10_MARK, SSI_SDATA7_MARK,
  686. STP_ISD_1_MARK, SCIFB2_RXD_MARK, SCIFA2_RTS_N_MARK,
  687. TCLK2_MARK, QSTVA_QVS_MARK, CAN_DEBUGOUT11_MARK,
  688. BPFCLK_E_MARK, SSI_SDATA7_B_MARK,
  689. FMIN_G_MARK, SSI_SDATA8_MARK,
  690. STP_ISEN_1_MARK, SCIFB2_TXD_MARK, CAN0_TX_C_MARK,
  691. CAN_DEBUGOUT12_MARK, SSI_SDATA8_B_MARK, SSI_SDATA9_MARK,
  692. STP_ISSYNC_1_MARK, SCIFB2_CTS_N_MARK, SSI_WS1_MARK,
  693. SSI_SDATA5_C_MARK, CAN_DEBUGOUT13_MARK, AUDIO_CLKA_MARK,
  694. SCIFB2_RTS_N_MARK, CAN_DEBUGOUT14_MARK,
  695. AUDIO_CLKB_MARK, SCIF_CLK_MARK, CAN0_RX_D_MARK,
  696. DVC_MUTE_MARK, CAN0_RX_C_MARK, CAN_DEBUGOUT15_MARK,
  697. REMOCON_MARK, SCIFA0_SCK_MARK, HSCK1_MARK, SCK0_MARK,
  698. MSIOF3_SS2_MARK, DU2_DG2_MARK, LCDOUT10_MARK, IIC1_SDA_C_MARK,
  699. I2C1_SDA_C_MARK, SCIFA0_RXD_MARK, HRX1_MARK, RX0_MARK,
  700. DU2_DR0_MARK, LCDOUT0_MARK, SCIFA0_TXD_MARK, HTX1_MARK,
  701. TX0_MARK, DU2_DR1_MARK, LCDOUT1_MARK, SCIFA0_CTS_N_MARK,
  702. HCTS1_N_MARK, CTS0_N_MARK, MSIOF3_SYNC_MARK, DU2_DG3_MARK,
  703. LCDOUT11_MARK, PWM0_B_MARK, IIC1_SCL_C_MARK, I2C1_SCL_C_MARK,
  704. SCIFA0_RTS_N_MARK, HRTS1_N_MARK, RTS0_N_MARK,
  705. MSIOF3_SS1_MARK, DU2_DG0_MARK, LCDOUT8_MARK, PWM1_B_MARK,
  706. SCIFA1_RXD_MARK, AD_DI_MARK, RX1_MARK,
  707. DU2_EXODDF_DU2_ODDF_DISP_CDE_MARK, QCPV_QDE_MARK,
  708. SCIFA1_TXD_MARK, AD_DO_MARK, TX1_MARK, DU2_DG1_MARK,
  709. LCDOUT9_MARK, SCIFA1_CTS_N_MARK, AD_CLK_MARK,
  710. CTS1_N_MARK, MSIOF3_RXD_MARK, DU0_DOTCLKOUT_MARK, QCLK_MARK,
  711. SCIFA1_RTS_N_MARK, AD_NCS_N_MARK, RTS1_N_MARK,
  712. MSIOF3_TXD_MARK, DU1_DOTCLKOUT_MARK, QSTVB_QVE_MARK,
  713. HRTS0_N_C_MARK,
  714. SCIFA2_SCK_MARK, FMCLK_MARK, SCK2_MARK, MSIOF3_SCK_MARK, DU2_DG7_MARK,
  715. LCDOUT15_MARK, SCIF_CLK_B_MARK, SCIFA2_RXD_MARK, FMIN_MARK,
  716. TX2_MARK, DU2_DB0_MARK, LCDOUT16_MARK, IIC2_SCL_MARK, I2C2_SCL_MARK,
  717. SCIFA2_TXD_MARK, BPFCLK_MARK, RX2_MARK, DU2_DB1_MARK, LCDOUT17_MARK,
  718. IIC2_SDA_MARK, I2C2_SDA_MARK, HSCK0_MARK, TS_SDEN0_MARK,
  719. DU2_DG4_MARK, LCDOUT12_MARK, HCTS0_N_C_MARK, HRX0_MARK,
  720. DU2_DB2_MARK, LCDOUT18_MARK, HTX0_MARK, DU2_DB3_MARK,
  721. LCDOUT19_MARK, HCTS0_N_MARK, SSI_SCK9_MARK, DU2_DB4_MARK,
  722. LCDOUT20_MARK, HRTS0_N_MARK, SSI_WS9_MARK, DU2_DB5_MARK,
  723. LCDOUT21_MARK, MSIOF0_SCK_MARK, TS_SDAT0_MARK, ADICLK_MARK,
  724. DU2_DB6_MARK, LCDOUT22_MARK, MSIOF0_SYNC_MARK, TS_SCK0_MARK,
  725. SSI_SCK2_MARK, ADIDATA_MARK, DU2_DB7_MARK, LCDOUT23_MARK,
  726. HRX0_C_MARK, MSIOF0_SS1_MARK, ADICHS0_MARK,
  727. DU2_DG5_MARK, LCDOUT13_MARK, MSIOF0_TXD_MARK, ADICHS1_MARK,
  728. DU2_DG6_MARK, LCDOUT14_MARK,
  729. MSIOF0_SS2_MARK, AUDIO_CLKOUT_MARK, ADICHS2_MARK,
  730. DU2_DISP_MARK, QPOLA_MARK, HTX0_C_MARK, SCIFA2_TXD_B_MARK,
  731. MSIOF0_RXD_MARK, TS_SPSYNC0_MARK, SSI_WS2_MARK,
  732. ADICS_SAMP_MARK, DU2_CDE_MARK, QPOLB_MARK, SCIFA2_RXD_B_MARK,
  733. USB1_PWEN_MARK, AUDIO_CLKOUT_D_MARK, USB1_OVC_MARK,
  734. TCLK1_B_MARK,
  735. IIC0_SCL_MARK, IIC0_SDA_MARK, I2C0_SCL_MARK, I2C0_SDA_MARK,
  736. IIC3_SCL_MARK, IIC3_SDA_MARK, I2C3_SCL_MARK, I2C3_SDA_MARK,
  737. PINMUX_MARK_END,
  738. };
  739. static const u16 pinmux_data[] = {
  740. PINMUX_DATA_GP_ALL(), /* PINMUX_DATA(GP_M_N_DATA, GP_M_N_FN...), */
  741. PINMUX_SINGLE(VI1_DATA7_VI1_B7),
  742. PINMUX_SINGLE(USB0_PWEN),
  743. PINMUX_SINGLE(USB0_OVC_VBUS),
  744. PINMUX_SINGLE(USB2_PWEN),
  745. PINMUX_SINGLE(USB2_OVC),
  746. PINMUX_SINGLE(AVS1),
  747. PINMUX_SINGLE(AVS2),
  748. PINMUX_SINGLE(DU_DOTCLKIN0),
  749. PINMUX_SINGLE(DU_DOTCLKIN2),
  750. PINMUX_IPSR_GPSR(IP0_2_0, D0),
  751. PINMUX_IPSR_MSEL(IP0_2_0, MSIOF3_SCK_B, SEL_SOF3_1),
  752. PINMUX_IPSR_MSEL(IP0_2_0, VI3_DATA0, SEL_VI3_0),
  753. PINMUX_IPSR_MSEL(IP0_2_0, VI0_G4, SEL_VI0_0),
  754. PINMUX_IPSR_MSEL(IP0_2_0, VI0_G4_B, SEL_VI0_1),
  755. PINMUX_IPSR_GPSR(IP0_5_3, D1),
  756. PINMUX_IPSR_MSEL(IP0_5_3, MSIOF3_SYNC_B, SEL_SOF3_1),
  757. PINMUX_IPSR_MSEL(IP0_5_3, VI3_DATA1, SEL_VI3_0),
  758. PINMUX_IPSR_MSEL(IP0_5_3, VI0_G5, SEL_VI0_0),
  759. PINMUX_IPSR_MSEL(IP0_5_3, VI0_G5_B, SEL_VI0_1),
  760. PINMUX_IPSR_GPSR(IP0_8_6, D2),
  761. PINMUX_IPSR_MSEL(IP0_8_6, MSIOF3_RXD_B, SEL_SOF3_1),
  762. PINMUX_IPSR_MSEL(IP0_8_6, VI3_DATA2, SEL_VI3_0),
  763. PINMUX_IPSR_MSEL(IP0_8_6, VI0_G6, SEL_VI0_0),
  764. PINMUX_IPSR_MSEL(IP0_8_6, VI0_G6_B, SEL_VI0_1),
  765. PINMUX_IPSR_GPSR(IP0_11_9, D3),
  766. PINMUX_IPSR_MSEL(IP0_11_9, MSIOF3_TXD_B, SEL_SOF3_1),
  767. PINMUX_IPSR_MSEL(IP0_11_9, VI3_DATA3, SEL_VI3_0),
  768. PINMUX_IPSR_MSEL(IP0_11_9, VI0_G7, SEL_VI0_0),
  769. PINMUX_IPSR_MSEL(IP0_11_9, VI0_G7_B, SEL_VI0_1),
  770. PINMUX_IPSR_GPSR(IP0_15_12, D4),
  771. PINMUX_IPSR_MSEL(IP0_15_12, SCIFB1_RXD_F, SEL_SCIFB1_5),
  772. PINMUX_IPSR_MSEL(IP0_15_12, SCIFB0_RXD_C, SEL_SCIFB_2),
  773. PINMUX_IPSR_MSEL(IP0_15_12, VI3_DATA4, SEL_VI3_0),
  774. PINMUX_IPSR_MSEL(IP0_15_12, VI0_R0, SEL_VI0_0),
  775. PINMUX_IPSR_MSEL(IP0_15_12, VI0_R0_B, SEL_VI0_1),
  776. PINMUX_IPSR_MSEL(IP0_15_12, RX0_B, SEL_SCIF0_1),
  777. PINMUX_IPSR_GPSR(IP0_19_16, D5),
  778. PINMUX_IPSR_MSEL(IP0_19_16, SCIFB1_TXD_F, SEL_SCIFB1_5),
  779. PINMUX_IPSR_MSEL(IP0_19_16, SCIFB0_TXD_C, SEL_SCIFB_2),
  780. PINMUX_IPSR_MSEL(IP0_19_16, VI3_DATA5, SEL_VI3_0),
  781. PINMUX_IPSR_MSEL(IP0_19_16, VI0_R1, SEL_VI0_0),
  782. PINMUX_IPSR_MSEL(IP0_19_16, VI0_R1_B, SEL_VI0_1),
  783. PINMUX_IPSR_MSEL(IP0_19_16, TX0_B, SEL_SCIF0_1),
  784. PINMUX_IPSR_GPSR(IP0_22_20, D6),
  785. PINMUX_IPSR_MSEL(IP0_22_20, IIC2_SCL_C, SEL_IIC2_2),
  786. PINMUX_IPSR_MSEL(IP0_22_20, VI3_DATA6, SEL_VI3_0),
  787. PINMUX_IPSR_MSEL(IP0_22_20, VI0_R2, SEL_VI0_0),
  788. PINMUX_IPSR_MSEL(IP0_22_20, VI0_R2_B, SEL_VI0_1),
  789. PINMUX_IPSR_MSEL(IP0_22_20, I2C2_SCL_C, SEL_I2C2_2),
  790. PINMUX_IPSR_GPSR(IP0_26_23, D7),
  791. PINMUX_IPSR_MSEL(IP0_26_23, AD_DI_B, SEL_ADI_1),
  792. PINMUX_IPSR_MSEL(IP0_26_23, IIC2_SDA_C, SEL_IIC2_2),
  793. PINMUX_IPSR_MSEL(IP0_26_23, VI3_DATA7, SEL_VI3_0),
  794. PINMUX_IPSR_MSEL(IP0_26_23, VI0_R3, SEL_VI0_0),
  795. PINMUX_IPSR_MSEL(IP0_26_23, VI0_R3_B, SEL_VI0_1),
  796. PINMUX_IPSR_MSEL(IP0_26_23, I2C2_SDA_C, SEL_I2C2_2),
  797. PINMUX_IPSR_MSEL(IP0_26_23, TCLK1, SEL_TMU1_0),
  798. PINMUX_IPSR_GPSR(IP0_30_27, D8),
  799. PINMUX_IPSR_MSEL(IP0_30_27, SCIFA1_SCK_C, SEL_SCIFA1_2),
  800. PINMUX_IPSR_GPSR(IP0_30_27, AVB_TXD0),
  801. PINMUX_IPSR_MSEL(IP0_30_27, VI0_G0, SEL_VI0_0),
  802. PINMUX_IPSR_MSEL(IP0_30_27, VI0_G0_B, SEL_VI0_1),
  803. PINMUX_IPSR_MSEL(IP0_30_27, VI2_DATA0_VI2_B0, SEL_VI2_0),
  804. PINMUX_IPSR_GPSR(IP1_3_0, D9),
  805. PINMUX_IPSR_MSEL(IP1_3_0, SCIFA1_RXD_C, SEL_SCIFA1_2),
  806. PINMUX_IPSR_GPSR(IP1_3_0, AVB_TXD1),
  807. PINMUX_IPSR_MSEL(IP1_3_0, VI0_G1, SEL_VI0_0),
  808. PINMUX_IPSR_MSEL(IP1_3_0, VI0_G1_B, SEL_VI0_1),
  809. PINMUX_IPSR_MSEL(IP1_3_0, VI2_DATA1_VI2_B1, SEL_VI2_0),
  810. PINMUX_IPSR_GPSR(IP1_7_4, D10),
  811. PINMUX_IPSR_MSEL(IP1_7_4, SCIFA1_TXD_C, SEL_SCIFA1_2),
  812. PINMUX_IPSR_GPSR(IP1_7_4, AVB_TXD2),
  813. PINMUX_IPSR_MSEL(IP1_7_4, VI0_G2, SEL_VI0_0),
  814. PINMUX_IPSR_MSEL(IP1_7_4, VI0_G2_B, SEL_VI0_1),
  815. PINMUX_IPSR_MSEL(IP1_7_4, VI2_DATA2_VI2_B2, SEL_VI2_0),
  816. PINMUX_IPSR_GPSR(IP1_11_8, D11),
  817. PINMUX_IPSR_MSEL(IP1_11_8, SCIFA1_CTS_N_C, SEL_SCIFA1_2),
  818. PINMUX_IPSR_GPSR(IP1_11_8, AVB_TXD3),
  819. PINMUX_IPSR_MSEL(IP1_11_8, VI0_G3, SEL_VI0_0),
  820. PINMUX_IPSR_MSEL(IP1_11_8, VI0_G3_B, SEL_VI0_1),
  821. PINMUX_IPSR_MSEL(IP1_11_8, VI2_DATA3_VI2_B3, SEL_VI2_0),
  822. PINMUX_IPSR_GPSR(IP1_14_12, D12),
  823. PINMUX_IPSR_MSEL(IP1_14_12, SCIFA1_RTS_N_C, SEL_SCIFA1_2),
  824. PINMUX_IPSR_GPSR(IP1_14_12, AVB_TXD4),
  825. PINMUX_IPSR_MSEL(IP1_14_12, VI0_HSYNC_N, SEL_VI0_0),
  826. PINMUX_IPSR_MSEL(IP1_14_12, VI0_HSYNC_N_B, SEL_VI0_1),
  827. PINMUX_IPSR_MSEL(IP1_14_12, VI2_DATA4_VI2_B4, SEL_VI2_0),
  828. PINMUX_IPSR_GPSR(IP1_17_15, D13),
  829. PINMUX_IPSR_GPSR(IP1_17_15, AVB_TXD5),
  830. PINMUX_IPSR_MSEL(IP1_17_15, VI0_VSYNC_N, SEL_VI0_0),
  831. PINMUX_IPSR_MSEL(IP1_17_15, VI0_VSYNC_N_B, SEL_VI0_1),
  832. PINMUX_IPSR_MSEL(IP1_17_15, VI2_DATA5_VI2_B5, SEL_VI2_0),
  833. PINMUX_IPSR_GPSR(IP1_21_18, D14),
  834. PINMUX_IPSR_MSEL(IP1_21_18, SCIFB1_RXD_C, SEL_SCIFB1_2),
  835. PINMUX_IPSR_GPSR(IP1_21_18, AVB_TXD6),
  836. PINMUX_IPSR_MSEL(IP1_21_18, RX1_B, SEL_SCIF1_1),
  837. PINMUX_IPSR_MSEL(IP1_21_18, VI0_CLKENB, SEL_VI0_0),
  838. PINMUX_IPSR_MSEL(IP1_21_18, VI0_CLKENB_B, SEL_VI0_1),
  839. PINMUX_IPSR_MSEL(IP1_21_18, VI2_DATA6_VI2_B6, SEL_VI2_0),
  840. PINMUX_IPSR_GPSR(IP1_25_22, D15),
  841. PINMUX_IPSR_MSEL(IP1_25_22, SCIFB1_TXD_C, SEL_SCIFB1_2),
  842. PINMUX_IPSR_GPSR(IP1_25_22, AVB_TXD7),
  843. PINMUX_IPSR_MSEL(IP1_25_22, TX1_B, SEL_SCIF1_1),
  844. PINMUX_IPSR_MSEL(IP1_25_22, VI0_FIELD, SEL_VI0_0),
  845. PINMUX_IPSR_MSEL(IP1_25_22, VI0_FIELD_B, SEL_VI0_1),
  846. PINMUX_IPSR_MSEL(IP1_25_22, VI2_DATA7_VI2_B7, SEL_VI2_0),
  847. PINMUX_IPSR_GPSR(IP1_27_26, A0),
  848. PINMUX_IPSR_GPSR(IP1_27_26, PWM3),
  849. PINMUX_IPSR_GPSR(IP1_29_28, A1),
  850. PINMUX_IPSR_GPSR(IP1_29_28, PWM4),
  851. PINMUX_IPSR_GPSR(IP2_2_0, A2),
  852. PINMUX_IPSR_GPSR(IP2_2_0, PWM5),
  853. PINMUX_IPSR_MSEL(IP2_2_0, MSIOF1_SS1_B, SEL_SOF1_1),
  854. PINMUX_IPSR_GPSR(IP2_5_3, A3),
  855. PINMUX_IPSR_GPSR(IP2_5_3, PWM6),
  856. PINMUX_IPSR_MSEL(IP2_5_3, MSIOF1_SS2_B, SEL_SOF1_1),
  857. PINMUX_IPSR_GPSR(IP2_8_6, A4),
  858. PINMUX_IPSR_MSEL(IP2_8_6, MSIOF1_TXD_B, SEL_SOF1_1),
  859. PINMUX_IPSR_GPSR(IP2_8_6, TPU0TO0),
  860. PINMUX_IPSR_GPSR(IP2_11_9, A5),
  861. PINMUX_IPSR_MSEL(IP2_11_9, SCIFA1_TXD_B, SEL_SCIFA1_1),
  862. PINMUX_IPSR_GPSR(IP2_11_9, TPU0TO1),
  863. PINMUX_IPSR_GPSR(IP2_14_12, A6),
  864. PINMUX_IPSR_MSEL(IP2_14_12, SCIFA1_RTS_N_B, SEL_SCIFA1_1),
  865. PINMUX_IPSR_GPSR(IP2_14_12, TPU0TO2),
  866. PINMUX_IPSR_GPSR(IP2_17_15, A7),
  867. PINMUX_IPSR_MSEL(IP2_17_15, SCIFA1_SCK_B, SEL_SCIFA1_1),
  868. PINMUX_IPSR_GPSR(IP2_17_15, AUDIO_CLKOUT_B),
  869. PINMUX_IPSR_GPSR(IP2_17_15, TPU0TO3),
  870. PINMUX_IPSR_GPSR(IP2_21_18, A8),
  871. PINMUX_IPSR_MSEL(IP2_21_18, SCIFA1_RXD_B, SEL_SCIFA1_1),
  872. PINMUX_IPSR_MSEL(IP2_21_18, SSI_SCK5_B, SEL_SSI5_1),
  873. PINMUX_IPSR_MSEL(IP2_21_18, VI0_R4, SEL_VI0_0),
  874. PINMUX_IPSR_MSEL(IP2_21_18, VI0_R4_B, SEL_VI0_1),
  875. PINMUX_IPSR_MSEL(IP2_21_18, SCIFB2_RXD_C, SEL_SCIFB2_2),
  876. PINMUX_IPSR_MSEL(IP2_21_18, RX2_B, SEL_SCIF2_1),
  877. PINMUX_IPSR_MSEL(IP2_21_18, VI2_DATA0_VI2_B0_B, SEL_VI2_1),
  878. PINMUX_IPSR_GPSR(IP2_25_22, A9),
  879. PINMUX_IPSR_MSEL(IP2_25_22, SCIFA1_CTS_N_B, SEL_SCIFA1_1),
  880. PINMUX_IPSR_MSEL(IP2_25_22, SSI_WS5_B, SEL_SSI5_1),
  881. PINMUX_IPSR_MSEL(IP2_25_22, VI0_R5, SEL_VI0_0),
  882. PINMUX_IPSR_MSEL(IP2_25_22, VI0_R5_B, SEL_VI0_1),
  883. PINMUX_IPSR_MSEL(IP2_25_22, SCIFB2_TXD_C, SEL_SCIFB2_2),
  884. PINMUX_IPSR_MSEL(IP2_25_22, TX2_B, SEL_SCIF2_1),
  885. PINMUX_IPSR_MSEL(IP2_25_22, VI2_DATA1_VI2_B1_B, SEL_VI2_1),
  886. PINMUX_IPSR_GPSR(IP2_28_26, A10),
  887. PINMUX_IPSR_MSEL(IP2_28_26, SSI_SDATA5_B, SEL_SSI5_1),
  888. PINMUX_IPSR_GPSR(IP2_28_26, MSIOF2_SYNC),
  889. PINMUX_IPSR_MSEL(IP2_28_26, VI0_R6, SEL_VI0_0),
  890. PINMUX_IPSR_MSEL(IP2_28_26, VI0_R6_B, SEL_VI0_1),
  891. PINMUX_IPSR_MSEL(IP2_28_26, VI2_DATA2_VI2_B2_B, SEL_VI2_1),
  892. PINMUX_IPSR_GPSR(IP3_3_0, A11),
  893. PINMUX_IPSR_MSEL(IP3_3_0, SCIFB2_CTS_N_B, SEL_SCIFB2_1),
  894. PINMUX_IPSR_GPSR(IP3_3_0, MSIOF2_SCK),
  895. PINMUX_IPSR_MSEL(IP3_3_0, VI1_R0, SEL_VI1_0),
  896. PINMUX_IPSR_MSEL(IP3_3_0, VI1_R0_B, SEL_VI1_1),
  897. PINMUX_IPSR_GPSR(IP3_3_0, VI2_G0),
  898. PINMUX_IPSR_MSEL(IP3_3_0, VI2_DATA3_VI2_B3_B, SEL_VI2_1),
  899. PINMUX_IPSR_GPSR(IP3_7_4, A12),
  900. PINMUX_IPSR_MSEL(IP3_7_4, SCIFB2_RXD_B, SEL_SCIFB2_1),
  901. PINMUX_IPSR_GPSR(IP3_7_4, MSIOF2_TXD),
  902. PINMUX_IPSR_MSEL(IP3_7_4, VI1_R1, SEL_VI1_0),
  903. PINMUX_IPSR_MSEL(IP3_7_4, VI1_R1_B, SEL_VI1_1),
  904. PINMUX_IPSR_GPSR(IP3_7_4, VI2_G1),
  905. PINMUX_IPSR_MSEL(IP3_7_4, VI2_DATA4_VI2_B4_B, SEL_VI2_1),
  906. PINMUX_IPSR_GPSR(IP3_11_8, A13),
  907. PINMUX_IPSR_MSEL(IP3_11_8, SCIFB2_RTS_N_B, SEL_SCIFB2_1),
  908. PINMUX_IPSR_GPSR(IP3_11_8, EX_WAIT2),
  909. PINMUX_IPSR_GPSR(IP3_11_8, MSIOF2_RXD),
  910. PINMUX_IPSR_MSEL(IP3_11_8, VI1_R2, SEL_VI1_0),
  911. PINMUX_IPSR_MSEL(IP3_11_8, VI1_R2_B, SEL_VI1_1),
  912. PINMUX_IPSR_GPSR(IP3_11_8, VI2_G2),
  913. PINMUX_IPSR_MSEL(IP3_11_8, VI2_DATA5_VI2_B5_B, SEL_VI2_1),
  914. PINMUX_IPSR_GPSR(IP3_14_12, A14),
  915. PINMUX_IPSR_MSEL(IP3_14_12, SCIFB2_TXD_B, SEL_SCIFB2_1),
  916. PINMUX_IPSR_GPSR(IP3_14_12, ATACS11_N),
  917. PINMUX_IPSR_GPSR(IP3_14_12, MSIOF2_SS1),
  918. PINMUX_IPSR_GPSR(IP3_17_15, A15),
  919. PINMUX_IPSR_MSEL(IP3_17_15, SCIFB2_SCK_B, SEL_SCIFB2_1),
  920. PINMUX_IPSR_GPSR(IP3_17_15, ATARD1_N),
  921. PINMUX_IPSR_GPSR(IP3_17_15, MSIOF2_SS2),
  922. PINMUX_IPSR_GPSR(IP3_19_18, A16),
  923. PINMUX_IPSR_GPSR(IP3_19_18, ATAWR1_N),
  924. PINMUX_IPSR_GPSR(IP3_22_20, A17),
  925. PINMUX_IPSR_MSEL(IP3_22_20, AD_DO_B, SEL_ADI_1),
  926. PINMUX_IPSR_GPSR(IP3_22_20, ATADIR1_N),
  927. PINMUX_IPSR_GPSR(IP3_25_23, A18),
  928. PINMUX_IPSR_MSEL(IP3_25_23, AD_CLK_B, SEL_ADI_1),
  929. PINMUX_IPSR_GPSR(IP3_25_23, ATAG1_N),
  930. PINMUX_IPSR_GPSR(IP3_28_26, A19),
  931. PINMUX_IPSR_MSEL(IP3_28_26, AD_NCS_N_B, SEL_ADI_1),
  932. PINMUX_IPSR_GPSR(IP3_28_26, ATACS01_N),
  933. PINMUX_IPSR_MSEL(IP3_28_26, EX_WAIT0_B, SEL_LBS_1),
  934. PINMUX_IPSR_GPSR(IP3_31_29, A20),
  935. PINMUX_IPSR_GPSR(IP3_31_29, SPCLK),
  936. PINMUX_IPSR_MSEL(IP3_31_29, VI1_R3, SEL_VI1_0),
  937. PINMUX_IPSR_MSEL(IP3_31_29, VI1_R3_B, SEL_VI1_1),
  938. PINMUX_IPSR_GPSR(IP3_31_29, VI2_G4),
  939. PINMUX_IPSR_GPSR(IP4_2_0, A21),
  940. PINMUX_IPSR_GPSR(IP4_2_0, MOSI_IO0),
  941. PINMUX_IPSR_MSEL(IP4_2_0, VI1_R4, SEL_VI1_0),
  942. PINMUX_IPSR_MSEL(IP4_2_0, VI1_R4_B, SEL_VI1_1),
  943. PINMUX_IPSR_GPSR(IP4_2_0, VI2_G5),
  944. PINMUX_IPSR_GPSR(IP4_5_3, A22),
  945. PINMUX_IPSR_GPSR(IP4_5_3, MISO_IO1),
  946. PINMUX_IPSR_MSEL(IP4_5_3, VI1_R5, SEL_VI1_0),
  947. PINMUX_IPSR_MSEL(IP4_5_3, VI1_R5_B, SEL_VI1_1),
  948. PINMUX_IPSR_GPSR(IP4_5_3, VI2_G6),
  949. PINMUX_IPSR_GPSR(IP4_8_6, A23),
  950. PINMUX_IPSR_GPSR(IP4_8_6, IO2),
  951. PINMUX_IPSR_MSEL(IP4_8_6, VI1_G7, SEL_VI1_0),
  952. PINMUX_IPSR_MSEL(IP4_8_6, VI1_G7_B, SEL_VI1_1),
  953. PINMUX_IPSR_GPSR(IP4_8_6, VI2_G7),
  954. PINMUX_IPSR_GPSR(IP4_11_9, A24),
  955. PINMUX_IPSR_GPSR(IP4_11_9, IO3),
  956. PINMUX_IPSR_MSEL(IP4_11_9, VI1_R7, SEL_VI1_0),
  957. PINMUX_IPSR_MSEL(IP4_11_9, VI1_R7_B, SEL_VI1_1),
  958. PINMUX_IPSR_MSEL(IP4_11_9, VI2_CLKENB, SEL_VI2_0),
  959. PINMUX_IPSR_MSEL(IP4_11_9, VI2_CLKENB_B, SEL_VI2_1),
  960. PINMUX_IPSR_GPSR(IP4_14_12, A25),
  961. PINMUX_IPSR_GPSR(IP4_14_12, SSL),
  962. PINMUX_IPSR_MSEL(IP4_14_12, VI1_G6, SEL_VI1_0),
  963. PINMUX_IPSR_MSEL(IP4_14_12, VI1_G6_B, SEL_VI1_1),
  964. PINMUX_IPSR_MSEL(IP4_14_12, VI2_FIELD, SEL_VI2_0),
  965. PINMUX_IPSR_MSEL(IP4_14_12, VI2_FIELD_B, SEL_VI2_1),
  966. PINMUX_IPSR_GPSR(IP4_17_15, CS0_N),
  967. PINMUX_IPSR_MSEL(IP4_17_15, VI1_R6, SEL_VI1_0),
  968. PINMUX_IPSR_MSEL(IP4_17_15, VI1_R6_B, SEL_VI1_1),
  969. PINMUX_IPSR_GPSR(IP4_17_15, VI2_G3),
  970. PINMUX_IPSR_MSEL(IP4_17_15, MSIOF0_SS2_B, SEL_SOF0_1),
  971. PINMUX_IPSR_GPSR(IP4_20_18, CS1_N_A26),
  972. PINMUX_IPSR_GPSR(IP4_20_18, SPEEDIN),
  973. PINMUX_IPSR_MSEL(IP4_20_18, VI0_R7, SEL_VI0_0),
  974. PINMUX_IPSR_MSEL(IP4_20_18, VI0_R7_B, SEL_VI0_1),
  975. PINMUX_IPSR_MSEL(IP4_20_18, VI2_CLK, SEL_VI2_0),
  976. PINMUX_IPSR_MSEL(IP4_20_18, VI2_CLK_B, SEL_VI2_1),
  977. PINMUX_IPSR_GPSR(IP4_23_21, EX_CS0_N),
  978. PINMUX_IPSR_MSEL(IP4_23_21, HRX1_B, SEL_HSCIF1_1),
  979. PINMUX_IPSR_MSEL(IP4_23_21, VI1_G5, SEL_VI1_0),
  980. PINMUX_IPSR_MSEL(IP4_23_21, VI1_G5_B, SEL_VI1_1),
  981. PINMUX_IPSR_GPSR(IP4_23_21, VI2_R0),
  982. PINMUX_IPSR_MSEL(IP4_23_21, HTX0_B, SEL_HSCIF0_1),
  983. PINMUX_IPSR_MSEL(IP4_23_21, MSIOF0_SS1_B, SEL_SOF0_1),
  984. PINMUX_IPSR_GPSR(IP4_26_24, EX_CS1_N),
  985. PINMUX_IPSR_GPSR(IP4_26_24, GPS_CLK),
  986. PINMUX_IPSR_MSEL(IP4_26_24, HCTS1_N_B, SEL_HSCIF1_1),
  987. PINMUX_IPSR_MSEL(IP4_26_24, VI1_FIELD, SEL_VI1_0),
  988. PINMUX_IPSR_MSEL(IP4_26_24, VI1_FIELD_B, SEL_VI1_1),
  989. PINMUX_IPSR_GPSR(IP4_26_24, VI2_R1),
  990. PINMUX_IPSR_GPSR(IP4_29_27, EX_CS2_N),
  991. PINMUX_IPSR_GPSR(IP4_29_27, GPS_SIGN),
  992. PINMUX_IPSR_MSEL(IP4_29_27, HRTS1_N_B, SEL_HSCIF1_1),
  993. PINMUX_IPSR_GPSR(IP4_29_27, VI3_CLKENB),
  994. PINMUX_IPSR_MSEL(IP4_29_27, VI1_G0, SEL_VI1_0),
  995. PINMUX_IPSR_MSEL(IP4_29_27, VI1_G0_B, SEL_VI1_1),
  996. PINMUX_IPSR_GPSR(IP4_29_27, VI2_R2),
  997. PINMUX_IPSR_GPSR(IP5_2_0, EX_CS3_N),
  998. PINMUX_IPSR_GPSR(IP5_2_0, GPS_MAG),
  999. PINMUX_IPSR_GPSR(IP5_2_0, VI3_FIELD),
  1000. PINMUX_IPSR_MSEL(IP5_2_0, VI1_G1, SEL_VI1_0),
  1001. PINMUX_IPSR_MSEL(IP5_2_0, VI1_G1_B, SEL_VI1_1),
  1002. PINMUX_IPSR_GPSR(IP5_2_0, VI2_R3),
  1003. PINMUX_IPSR_GPSR(IP5_5_3, EX_CS4_N),
  1004. PINMUX_IPSR_MSEL(IP5_5_3, MSIOF1_SCK_B, SEL_SOF1_1),
  1005. PINMUX_IPSR_GPSR(IP5_5_3, VI3_HSYNC_N),
  1006. PINMUX_IPSR_MSEL(IP5_5_3, VI2_HSYNC_N, SEL_VI2_0),
  1007. PINMUX_IPSR_MSEL(IP5_5_3, IIC1_SCL, SEL_IIC1_0),
  1008. PINMUX_IPSR_MSEL(IP5_5_3, VI2_HSYNC_N_B, SEL_VI2_1),
  1009. PINMUX_IPSR_GPSR(IP5_5_3, INTC_EN0_N),
  1010. PINMUX_IPSR_MSEL(IP5_5_3, I2C1_SCL, SEL_I2C1_0),
  1011. PINMUX_IPSR_GPSR(IP5_9_6, EX_CS5_N),
  1012. PINMUX_IPSR_MSEL(IP5_9_6, CAN0_RX, SEL_CAN0_0),
  1013. PINMUX_IPSR_MSEL(IP5_9_6, MSIOF1_RXD_B, SEL_SOF1_1),
  1014. PINMUX_IPSR_GPSR(IP5_9_6, VI3_VSYNC_N),
  1015. PINMUX_IPSR_MSEL(IP5_9_6, VI1_G2, SEL_VI1_0),
  1016. PINMUX_IPSR_MSEL(IP5_9_6, VI1_G2_B, SEL_VI1_1),
  1017. PINMUX_IPSR_GPSR(IP5_9_6, VI2_R4),
  1018. PINMUX_IPSR_MSEL(IP5_9_6, IIC1_SDA, SEL_IIC1_0),
  1019. PINMUX_IPSR_GPSR(IP5_9_6, INTC_EN1_N),
  1020. PINMUX_IPSR_MSEL(IP5_9_6, I2C1_SDA, SEL_I2C1_0),
  1021. PINMUX_IPSR_GPSR(IP5_12_10, BS_N),
  1022. PINMUX_IPSR_MSEL(IP5_12_10, IETX, SEL_IEB_0),
  1023. PINMUX_IPSR_MSEL(IP5_12_10, HTX1_B, SEL_HSCIF1_1),
  1024. PINMUX_IPSR_MSEL(IP5_12_10, CAN1_TX, SEL_CAN1_0),
  1025. PINMUX_IPSR_GPSR(IP5_12_10, DRACK0),
  1026. PINMUX_IPSR_MSEL(IP5_12_10, IETX_C, SEL_IEB_2),
  1027. PINMUX_IPSR_GPSR(IP5_14_13, RD_N),
  1028. PINMUX_IPSR_MSEL(IP5_14_13, CAN0_TX, SEL_CAN0_0),
  1029. PINMUX_IPSR_MSEL(IP5_14_13, SCIFA0_SCK_B, SEL_SCFA_1),
  1030. PINMUX_IPSR_GPSR(IP5_17_15, RD_WR_N),
  1031. PINMUX_IPSR_MSEL(IP5_17_15, VI1_G3, SEL_VI1_0),
  1032. PINMUX_IPSR_MSEL(IP5_17_15, VI1_G3_B, SEL_VI1_1),
  1033. PINMUX_IPSR_GPSR(IP5_17_15, VI2_R5),
  1034. PINMUX_IPSR_MSEL(IP5_17_15, SCIFA0_RXD_B, SEL_SCFA_1),
  1035. PINMUX_IPSR_GPSR(IP5_20_18, WE0_N),
  1036. PINMUX_IPSR_MSEL(IP5_20_18, IECLK, SEL_IEB_0),
  1037. PINMUX_IPSR_MSEL(IP5_20_18, CAN_CLK, SEL_CANCLK_0),
  1038. PINMUX_IPSR_MSEL(IP5_20_18, VI2_VSYNC_N, SEL_VI2_0),
  1039. PINMUX_IPSR_MSEL(IP5_20_18, SCIFA0_TXD_B, SEL_SCFA_1),
  1040. PINMUX_IPSR_MSEL(IP5_20_18, VI2_VSYNC_N_B, SEL_VI2_1),
  1041. PINMUX_IPSR_GPSR(IP5_23_21, WE1_N),
  1042. PINMUX_IPSR_MSEL(IP5_23_21, IERX, SEL_IEB_0),
  1043. PINMUX_IPSR_MSEL(IP5_23_21, CAN1_RX, SEL_CAN1_0),
  1044. PINMUX_IPSR_MSEL(IP5_23_21, VI1_G4, SEL_VI1_0),
  1045. PINMUX_IPSR_MSEL(IP5_23_21, VI1_G4_B, SEL_VI1_1),
  1046. PINMUX_IPSR_GPSR(IP5_23_21, VI2_R6),
  1047. PINMUX_IPSR_MSEL(IP5_23_21, SCIFA0_CTS_N_B, SEL_SCFA_1),
  1048. PINMUX_IPSR_MSEL(IP5_23_21, IERX_C, SEL_IEB_2),
  1049. PINMUX_IPSR_MSEL(IP5_26_24, EX_WAIT0, SEL_LBS_0),
  1050. PINMUX_IPSR_GPSR(IP5_26_24, IRQ3),
  1051. PINMUX_IPSR_MSEL(IP5_26_24, VI3_CLK, SEL_VI3_0),
  1052. PINMUX_IPSR_MSEL(IP5_26_24, SCIFA0_RTS_N_B, SEL_SCFA_1),
  1053. PINMUX_IPSR_MSEL(IP5_26_24, HRX0_B, SEL_HSCIF0_1),
  1054. PINMUX_IPSR_MSEL(IP5_26_24, MSIOF0_SCK_B, SEL_SOF0_1),
  1055. PINMUX_IPSR_GPSR(IP5_29_27, DREQ0_N),
  1056. PINMUX_IPSR_MSEL(IP5_29_27, VI1_HSYNC_N, SEL_VI1_0),
  1057. PINMUX_IPSR_MSEL(IP5_29_27, VI1_HSYNC_N_B, SEL_VI1_1),
  1058. PINMUX_IPSR_GPSR(IP5_29_27, VI2_R7),
  1059. PINMUX_IPSR_MSEL(IP5_29_27, SSI_SCK78_C, SEL_SSI7_2),
  1060. PINMUX_IPSR_MSEL(IP5_29_27, SSI_WS78_B, SEL_SSI7_1),
  1061. PINMUX_IPSR_GPSR(IP6_2_0, DACK0),
  1062. PINMUX_IPSR_GPSR(IP6_2_0, IRQ0),
  1063. PINMUX_IPSR_MSEL(IP6_2_0, SSI_SCK6_B, SEL_SSI6_1),
  1064. PINMUX_IPSR_MSEL(IP6_2_0, VI1_VSYNC_N, SEL_VI1_0),
  1065. PINMUX_IPSR_MSEL(IP6_2_0, VI1_VSYNC_N_B, SEL_VI1_1),
  1066. PINMUX_IPSR_MSEL(IP6_2_0, SSI_WS78_C, SEL_SSI7_2),
  1067. PINMUX_IPSR_GPSR(IP6_5_3, DREQ1_N),
  1068. PINMUX_IPSR_MSEL(IP6_5_3, VI1_CLKENB, SEL_VI1_0),
  1069. PINMUX_IPSR_MSEL(IP6_5_3, VI1_CLKENB_B, SEL_VI1_1),
  1070. PINMUX_IPSR_MSEL(IP6_5_3, SSI_SDATA7_C, SEL_SSI7_2),
  1071. PINMUX_IPSR_MSEL(IP6_5_3, SSI_SCK78_B, SEL_SSI7_1),
  1072. PINMUX_IPSR_GPSR(IP6_8_6, DACK1),
  1073. PINMUX_IPSR_GPSR(IP6_8_6, IRQ1),
  1074. PINMUX_IPSR_MSEL(IP6_8_6, SSI_WS6_B, SEL_SSI6_1),
  1075. PINMUX_IPSR_MSEL(IP6_8_6, SSI_SDATA8_C, SEL_SSI8_2),
  1076. PINMUX_IPSR_GPSR(IP6_10_9, DREQ2_N),
  1077. PINMUX_IPSR_MSEL(IP6_10_9, HSCK1_B, SEL_HSCIF1_1),
  1078. PINMUX_IPSR_MSEL(IP6_10_9, HCTS0_N_B, SEL_HSCIF0_1),
  1079. PINMUX_IPSR_MSEL(IP6_10_9, MSIOF0_TXD_B, SEL_SOF0_1),
  1080. PINMUX_IPSR_GPSR(IP6_13_11, DACK2),
  1081. PINMUX_IPSR_GPSR(IP6_13_11, IRQ2),
  1082. PINMUX_IPSR_MSEL(IP6_13_11, SSI_SDATA6_B, SEL_SSI6_1),
  1083. PINMUX_IPSR_MSEL(IP6_13_11, HRTS0_N_B, SEL_HSCIF0_1),
  1084. PINMUX_IPSR_MSEL(IP6_13_11, MSIOF0_RXD_B, SEL_SOF0_1),
  1085. PINMUX_IPSR_GPSR(IP6_16_14, ETH_CRS_DV),
  1086. PINMUX_IPSR_MSEL(IP6_16_14, STP_ISCLK_0_B, SEL_SSP_1),
  1087. PINMUX_IPSR_MSEL(IP6_16_14, TS_SDEN0_D, SEL_TSIF0_3),
  1088. PINMUX_IPSR_MSEL(IP6_16_14, GLO_Q0_C, SEL_GPS_2),
  1089. PINMUX_IPSR_MSEL(IP6_16_14, IIC2_SCL_E, SEL_IIC2_4),
  1090. PINMUX_IPSR_MSEL(IP6_16_14, I2C2_SCL_E, SEL_I2C2_4),
  1091. PINMUX_IPSR_GPSR(IP6_19_17, ETH_RX_ER),
  1092. PINMUX_IPSR_MSEL(IP6_19_17, STP_ISD_0_B, SEL_SSP_1),
  1093. PINMUX_IPSR_MSEL(IP6_19_17, TS_SPSYNC0_D, SEL_TSIF0_3),
  1094. PINMUX_IPSR_MSEL(IP6_19_17, GLO_Q1_C, SEL_GPS_2),
  1095. PINMUX_IPSR_MSEL(IP6_19_17, IIC2_SDA_E, SEL_IIC2_4),
  1096. PINMUX_IPSR_MSEL(IP6_19_17, I2C2_SDA_E, SEL_I2C2_4),
  1097. PINMUX_IPSR_GPSR(IP6_22_20, ETH_RXD0),
  1098. PINMUX_IPSR_MSEL(IP6_22_20, STP_ISEN_0_B, SEL_SSP_1),
  1099. PINMUX_IPSR_MSEL(IP6_22_20, TS_SDAT0_D, SEL_TSIF0_3),
  1100. PINMUX_IPSR_MSEL(IP6_22_20, GLO_I0_C, SEL_GPS_2),
  1101. PINMUX_IPSR_MSEL(IP6_22_20, SCIFB1_SCK_G, SEL_SCIFB1_6),
  1102. PINMUX_IPSR_MSEL(IP6_22_20, SCK1_E, SEL_SCIF1_4),
  1103. PINMUX_IPSR_GPSR(IP6_25_23, ETH_RXD1),
  1104. PINMUX_IPSR_MSEL(IP6_25_23, HRX0_E, SEL_HSCIF0_4),
  1105. PINMUX_IPSR_MSEL(IP6_25_23, STP_ISSYNC_0_B, SEL_SSP_1),
  1106. PINMUX_IPSR_MSEL(IP6_25_23, TS_SCK0_D, SEL_TSIF0_3),
  1107. PINMUX_IPSR_MSEL(IP6_25_23, GLO_I1_C, SEL_GPS_2),
  1108. PINMUX_IPSR_MSEL(IP6_25_23, SCIFB1_RXD_G, SEL_SCIFB1_6),
  1109. PINMUX_IPSR_MSEL(IP6_25_23, RX1_E, SEL_SCIF1_4),
  1110. PINMUX_IPSR_GPSR(IP6_28_26, ETH_LINK),
  1111. PINMUX_IPSR_MSEL(IP6_28_26, HTX0_E, SEL_HSCIF0_4),
  1112. PINMUX_IPSR_MSEL(IP6_28_26, STP_IVCXO27_0_B, SEL_SSP_1),
  1113. PINMUX_IPSR_MSEL(IP6_28_26, SCIFB1_TXD_G, SEL_SCIFB1_6),
  1114. PINMUX_IPSR_MSEL(IP6_28_26, TX1_E, SEL_SCIF1_4),
  1115. PINMUX_IPSR_GPSR(IP6_31_29, ETH_REF_CLK),
  1116. PINMUX_IPSR_MSEL(IP6_31_29, HCTS0_N_E, SEL_HSCIF0_4),
  1117. PINMUX_IPSR_MSEL(IP6_31_29, STP_IVCXO27_1_B, SEL_SSP_1),
  1118. PINMUX_IPSR_MSEL(IP6_31_29, HRX0_F, SEL_HSCIF0_5),
  1119. PINMUX_IPSR_GPSR(IP7_2_0, ETH_MDIO),
  1120. PINMUX_IPSR_MSEL(IP7_2_0, HRTS0_N_E, SEL_HSCIF0_4),
  1121. PINMUX_IPSR_MSEL(IP7_2_0, SIM0_D_C, SEL_SIM_2),
  1122. PINMUX_IPSR_MSEL(IP7_2_0, HCTS0_N_F, SEL_HSCIF0_5),
  1123. PINMUX_IPSR_GPSR(IP7_5_3, ETH_TXD1),
  1124. PINMUX_IPSR_MSEL(IP7_5_3, HTX0_F, SEL_HSCIF0_5),
  1125. PINMUX_IPSR_MSEL(IP7_5_3, BPFCLK_G, SEL_FM_6),
  1126. PINMUX_IPSR_GPSR(IP7_7_6, ETH_TX_EN),
  1127. PINMUX_IPSR_MSEL(IP7_7_6, SIM0_CLK_C, SEL_SIM_2),
  1128. PINMUX_IPSR_MSEL(IP7_7_6, HRTS0_N_F, SEL_HSCIF0_5),
  1129. PINMUX_IPSR_GPSR(IP7_9_8, ETH_MAGIC),
  1130. PINMUX_IPSR_MSEL(IP7_9_8, SIM0_RST_C, SEL_SIM_2),
  1131. PINMUX_IPSR_GPSR(IP7_12_10, ETH_TXD0),
  1132. PINMUX_IPSR_MSEL(IP7_12_10, STP_ISCLK_1_B, SEL_SSP_1),
  1133. PINMUX_IPSR_MSEL(IP7_12_10, TS_SDEN1_C, SEL_TSIF1_2),
  1134. PINMUX_IPSR_MSEL(IP7_12_10, GLO_SCLK_C, SEL_GPS_2),
  1135. PINMUX_IPSR_GPSR(IP7_15_13, ETH_MDC),
  1136. PINMUX_IPSR_MSEL(IP7_15_13, STP_ISD_1_B, SEL_SSP_1),
  1137. PINMUX_IPSR_MSEL(IP7_15_13, TS_SPSYNC1_C, SEL_TSIF1_2),
  1138. PINMUX_IPSR_MSEL(IP7_15_13, GLO_SDATA_C, SEL_GPS_2),
  1139. PINMUX_IPSR_GPSR(IP7_18_16, PWM0),
  1140. PINMUX_IPSR_MSEL(IP7_18_16, SCIFA2_SCK_C, SEL_SCIFA2_2),
  1141. PINMUX_IPSR_MSEL(IP7_18_16, STP_ISEN_1_B, SEL_SSP_1),
  1142. PINMUX_IPSR_MSEL(IP7_18_16, TS_SDAT1_C, SEL_TSIF1_2),
  1143. PINMUX_IPSR_MSEL(IP7_18_16, GLO_SS_C, SEL_GPS_2),
  1144. PINMUX_IPSR_GPSR(IP7_21_19, PWM1),
  1145. PINMUX_IPSR_MSEL(IP7_21_19, SCIFA2_TXD_C, SEL_SCIFA2_2),
  1146. PINMUX_IPSR_MSEL(IP7_21_19, STP_ISSYNC_1_B, SEL_SSP_1),
  1147. PINMUX_IPSR_MSEL(IP7_21_19, TS_SCK1_C, SEL_TSIF1_2),
  1148. PINMUX_IPSR_MSEL(IP7_21_19, GLO_RFON_C, SEL_GPS_2),
  1149. PINMUX_IPSR_GPSR(IP7_21_19, PCMOE_N),
  1150. PINMUX_IPSR_GPSR(IP7_24_22, PWM2),
  1151. PINMUX_IPSR_GPSR(IP7_24_22, PWMFSW0),
  1152. PINMUX_IPSR_MSEL(IP7_24_22, SCIFA2_RXD_C, SEL_SCIFA2_2),
  1153. PINMUX_IPSR_GPSR(IP7_24_22, PCMWE_N),
  1154. PINMUX_IPSR_MSEL(IP7_24_22, IECLK_C, SEL_IEB_2),
  1155. PINMUX_IPSR_GPSR(IP7_26_25, DU_DOTCLKIN1),
  1156. PINMUX_IPSR_GPSR(IP7_26_25, AUDIO_CLKC),
  1157. PINMUX_IPSR_GPSR(IP7_26_25, AUDIO_CLKOUT_C),
  1158. PINMUX_IPSR_MSEL(IP7_28_27, VI0_CLK, SEL_VI0_0),
  1159. PINMUX_IPSR_GPSR(IP7_28_27, ATACS00_N),
  1160. PINMUX_IPSR_GPSR(IP7_28_27, AVB_RXD1),
  1161. PINMUX_IPSR_MSEL(IP7_30_29, VI0_DATA0_VI0_B0, SEL_VI0_0),
  1162. PINMUX_IPSR_GPSR(IP7_30_29, ATACS10_N),
  1163. PINMUX_IPSR_GPSR(IP7_30_29, AVB_RXD2),
  1164. PINMUX_IPSR_MSEL(IP8_1_0, VI0_DATA1_VI0_B1, SEL_VI0_0),
  1165. PINMUX_IPSR_GPSR(IP8_1_0, ATARD0_N),
  1166. PINMUX_IPSR_GPSR(IP8_1_0, AVB_RXD3),
  1167. PINMUX_IPSR_MSEL(IP8_3_2, VI0_DATA2_VI0_B2, SEL_VI0_0),
  1168. PINMUX_IPSR_GPSR(IP8_3_2, ATAWR0_N),
  1169. PINMUX_IPSR_GPSR(IP8_3_2, AVB_RXD4),
  1170. PINMUX_IPSR_MSEL(IP8_5_4, VI0_DATA3_VI0_B3, SEL_VI0_0),
  1171. PINMUX_IPSR_GPSR(IP8_5_4, ATADIR0_N),
  1172. PINMUX_IPSR_GPSR(IP8_5_4, AVB_RXD5),
  1173. PINMUX_IPSR_MSEL(IP8_7_6, VI0_DATA4_VI0_B4, SEL_VI0_0),
  1174. PINMUX_IPSR_GPSR(IP8_7_6, ATAG0_N),
  1175. PINMUX_IPSR_GPSR(IP8_7_6, AVB_RXD6),
  1176. PINMUX_IPSR_MSEL(IP8_9_8, VI0_DATA5_VI0_B5, SEL_VI0_0),
  1177. PINMUX_IPSR_GPSR(IP8_9_8, EX_WAIT1),
  1178. PINMUX_IPSR_GPSR(IP8_9_8, AVB_RXD7),
  1179. PINMUX_IPSR_MSEL(IP8_11_10, VI0_DATA6_VI0_B6, SEL_VI0_0),
  1180. PINMUX_IPSR_GPSR(IP8_11_10, AVB_RX_ER),
  1181. PINMUX_IPSR_MSEL(IP8_13_12, VI0_DATA7_VI0_B7, SEL_VI0_0),
  1182. PINMUX_IPSR_GPSR(IP8_13_12, AVB_RX_CLK),
  1183. PINMUX_IPSR_MSEL(IP8_15_14, VI1_CLK, SEL_VI1_0),
  1184. PINMUX_IPSR_GPSR(IP8_15_14, AVB_RX_DV),
  1185. PINMUX_IPSR_MSEL(IP8_17_16, VI1_DATA0_VI1_B0, SEL_VI1_0),
  1186. PINMUX_IPSR_MSEL(IP8_17_16, SCIFA1_SCK_D, SEL_SCIFA1_3),
  1187. PINMUX_IPSR_GPSR(IP8_17_16, AVB_CRS),
  1188. PINMUX_IPSR_MSEL(IP8_19_18, VI1_DATA1_VI1_B1, SEL_VI1_0),
  1189. PINMUX_IPSR_MSEL(IP8_19_18, SCIFA1_RXD_D, SEL_SCIFA1_3),
  1190. PINMUX_IPSR_GPSR(IP8_19_18, AVB_MDC),
  1191. PINMUX_IPSR_MSEL(IP8_21_20, VI1_DATA2_VI1_B2, SEL_VI1_0),
  1192. PINMUX_IPSR_MSEL(IP8_21_20, SCIFA1_TXD_D, SEL_SCIFA1_3),
  1193. PINMUX_IPSR_GPSR(IP8_21_20, AVB_MDIO),
  1194. PINMUX_IPSR_MSEL(IP8_23_22, VI1_DATA3_VI1_B3, SEL_VI1_0),
  1195. PINMUX_IPSR_MSEL(IP8_23_22, SCIFA1_CTS_N_D, SEL_SCIFA1_3),
  1196. PINMUX_IPSR_GPSR(IP8_23_22, AVB_GTX_CLK),
  1197. PINMUX_IPSR_MSEL(IP8_25_24, VI1_DATA4_VI1_B4, SEL_VI1_0),
  1198. PINMUX_IPSR_MSEL(IP8_25_24, SCIFA1_RTS_N_D, SEL_SCIFA1_3),
  1199. PINMUX_IPSR_GPSR(IP8_25_24, AVB_MAGIC),
  1200. PINMUX_IPSR_MSEL(IP8_26, VI1_DATA5_VI1_B5, SEL_VI1_0),
  1201. PINMUX_IPSR_GPSR(IP8_26, AVB_PHY_INT),
  1202. PINMUX_IPSR_MSEL(IP8_27, VI1_DATA6_VI1_B6, SEL_VI1_0),
  1203. PINMUX_IPSR_GPSR(IP8_27, AVB_GTXREFCLK),
  1204. PINMUX_IPSR_GPSR(IP8_28, SD0_CLK),
  1205. PINMUX_IPSR_MSEL(IP8_28, VI1_DATA0_VI1_B0_B, SEL_VI1_1),
  1206. PINMUX_IPSR_GPSR(IP8_30_29, SD0_CMD),
  1207. PINMUX_IPSR_MSEL(IP8_30_29, SCIFB1_SCK_B, SEL_SCIFB1_1),
  1208. PINMUX_IPSR_MSEL(IP8_30_29, VI1_DATA1_VI1_B1_B, SEL_VI1_1),
  1209. PINMUX_IPSR_GPSR(IP9_1_0, SD0_DAT0),
  1210. PINMUX_IPSR_MSEL(IP9_1_0, SCIFB1_RXD_B, SEL_SCIFB1_1),
  1211. PINMUX_IPSR_MSEL(IP9_1_0, VI1_DATA2_VI1_B2_B, SEL_VI1_1),
  1212. PINMUX_IPSR_GPSR(IP9_3_2, SD0_DAT1),
  1213. PINMUX_IPSR_MSEL(IP9_3_2, SCIFB1_TXD_B, SEL_SCIFB1_1),
  1214. PINMUX_IPSR_MSEL(IP9_3_2, VI1_DATA3_VI1_B3_B, SEL_VI1_1),
  1215. PINMUX_IPSR_GPSR(IP9_5_4, SD0_DAT2),
  1216. PINMUX_IPSR_MSEL(IP9_5_4, SCIFB1_CTS_N_B, SEL_SCIFB1_1),
  1217. PINMUX_IPSR_MSEL(IP9_5_4, VI1_DATA4_VI1_B4_B, SEL_VI1_1),
  1218. PINMUX_IPSR_GPSR(IP9_7_6, SD0_DAT3),
  1219. PINMUX_IPSR_MSEL(IP9_7_6, SCIFB1_RTS_N_B, SEL_SCIFB1_1),
  1220. PINMUX_IPSR_MSEL(IP9_7_6, VI1_DATA5_VI1_B5_B, SEL_VI1_1),
  1221. PINMUX_IPSR_GPSR(IP9_11_8, SD0_CD),
  1222. PINMUX_IPSR_GPSR(IP9_11_8, MMC0_D6),
  1223. PINMUX_IPSR_MSEL(IP9_11_8, TS_SDEN0_B, SEL_TSIF0_1),
  1224. PINMUX_IPSR_GPSR(IP9_11_8, USB0_EXTP),
  1225. PINMUX_IPSR_MSEL(IP9_11_8, GLO_SCLK, SEL_GPS_0),
  1226. PINMUX_IPSR_MSEL(IP9_11_8, VI1_DATA6_VI1_B6_B, SEL_VI1_1),
  1227. PINMUX_IPSR_MSEL(IP9_11_8, IIC1_SCL_B, SEL_IIC1_1),
  1228. PINMUX_IPSR_MSEL(IP9_11_8, I2C1_SCL_B, SEL_I2C1_1),
  1229. PINMUX_IPSR_MSEL(IP9_11_8, VI2_DATA6_VI2_B6_B, SEL_VI2_1),
  1230. PINMUX_IPSR_GPSR(IP9_15_12, SD0_WP),
  1231. PINMUX_IPSR_GPSR(IP9_15_12, MMC0_D7),
  1232. PINMUX_IPSR_MSEL(IP9_15_12, TS_SPSYNC0_B, SEL_TSIF0_1),
  1233. PINMUX_IPSR_GPSR(IP9_15_12, USB0_IDIN),
  1234. PINMUX_IPSR_MSEL(IP9_15_12, GLO_SDATA, SEL_GPS_0),
  1235. PINMUX_IPSR_MSEL(IP9_15_12, VI1_DATA7_VI1_B7_B, SEL_VI1_1),
  1236. PINMUX_IPSR_MSEL(IP9_15_12, IIC1_SDA_B, SEL_IIC1_1),
  1237. PINMUX_IPSR_MSEL(IP9_15_12, I2C1_SDA_B, SEL_I2C1_1),
  1238. PINMUX_IPSR_MSEL(IP9_15_12, VI2_DATA7_VI2_B7_B, SEL_VI2_1),
  1239. PINMUX_IPSR_GPSR(IP9_17_16, SD1_CLK),
  1240. PINMUX_IPSR_GPSR(IP9_17_16, AVB_TX_EN),
  1241. PINMUX_IPSR_GPSR(IP9_19_18, SD1_CMD),
  1242. PINMUX_IPSR_GPSR(IP9_19_18, AVB_TX_ER),
  1243. PINMUX_IPSR_MSEL(IP9_19_18, SCIFB0_SCK_B, SEL_SCIFB_1),
  1244. PINMUX_IPSR_GPSR(IP9_21_20, SD1_DAT0),
  1245. PINMUX_IPSR_GPSR(IP9_21_20, AVB_TX_CLK),
  1246. PINMUX_IPSR_MSEL(IP9_21_20, SCIFB0_RXD_B, SEL_SCIFB_1),
  1247. PINMUX_IPSR_GPSR(IP9_23_22, SD1_DAT1),
  1248. PINMUX_IPSR_GPSR(IP9_23_22, AVB_LINK),
  1249. PINMUX_IPSR_MSEL(IP9_23_22, SCIFB0_TXD_B, SEL_SCIFB_1),
  1250. PINMUX_IPSR_GPSR(IP9_25_24, SD1_DAT2),
  1251. PINMUX_IPSR_GPSR(IP9_25_24, AVB_COL),
  1252. PINMUX_IPSR_MSEL(IP9_25_24, SCIFB0_CTS_N_B, SEL_SCIFB_1),
  1253. PINMUX_IPSR_GPSR(IP9_27_26, SD1_DAT3),
  1254. PINMUX_IPSR_GPSR(IP9_27_26, AVB_RXD0),
  1255. PINMUX_IPSR_MSEL(IP9_27_26, SCIFB0_RTS_N_B, SEL_SCIFB_1),
  1256. PINMUX_IPSR_GPSR(IP9_31_28, SD1_CD),
  1257. PINMUX_IPSR_GPSR(IP9_31_28, MMC1_D6),
  1258. PINMUX_IPSR_MSEL(IP9_31_28, TS_SDEN1, SEL_TSIF1_0),
  1259. PINMUX_IPSR_GPSR(IP9_31_28, USB1_EXTP),
  1260. PINMUX_IPSR_MSEL(IP9_31_28, GLO_SS, SEL_GPS_0),
  1261. PINMUX_IPSR_MSEL(IP9_31_28, VI0_CLK_B, SEL_VI0_1),
  1262. PINMUX_IPSR_MSEL(IP9_31_28, IIC2_SCL_D, SEL_IIC2_3),
  1263. PINMUX_IPSR_MSEL(IP9_31_28, I2C2_SCL_D, SEL_I2C2_3),
  1264. PINMUX_IPSR_MSEL(IP9_31_28, SIM0_CLK_B, SEL_SIM_1),
  1265. PINMUX_IPSR_MSEL(IP9_31_28, VI3_CLK_B, SEL_VI3_1),
  1266. PINMUX_IPSR_GPSR(IP10_3_0, SD1_WP),
  1267. PINMUX_IPSR_GPSR(IP10_3_0, MMC1_D7),
  1268. PINMUX_IPSR_MSEL(IP10_3_0, TS_SPSYNC1, SEL_TSIF1_0),
  1269. PINMUX_IPSR_GPSR(IP10_3_0, USB1_IDIN),
  1270. PINMUX_IPSR_MSEL(IP10_3_0, GLO_RFON, SEL_GPS_0),
  1271. PINMUX_IPSR_MSEL(IP10_3_0, VI1_CLK_B, SEL_VI1_1),
  1272. PINMUX_IPSR_MSEL(IP10_3_0, IIC2_SDA_D, SEL_IIC2_3),
  1273. PINMUX_IPSR_MSEL(IP10_3_0, I2C2_SDA_D, SEL_I2C2_3),
  1274. PINMUX_IPSR_MSEL(IP10_3_0, SIM0_D_B, SEL_SIM_1),
  1275. PINMUX_IPSR_GPSR(IP10_6_4, SD2_CLK),
  1276. PINMUX_IPSR_GPSR(IP10_6_4, MMC0_CLK),
  1277. PINMUX_IPSR_MSEL(IP10_6_4, SIM0_CLK, SEL_SIM_0),
  1278. PINMUX_IPSR_MSEL(IP10_6_4, VI0_DATA0_VI0_B0_B, SEL_VI0_1),
  1279. PINMUX_IPSR_MSEL(IP10_6_4, TS_SDEN0_C, SEL_TSIF0_2),
  1280. PINMUX_IPSR_MSEL(IP10_6_4, GLO_SCLK_B, SEL_GPS_1),
  1281. PINMUX_IPSR_MSEL(IP10_6_4, VI3_DATA0_B, SEL_VI3_1),
  1282. PINMUX_IPSR_GPSR(IP10_10_7, SD2_CMD),
  1283. PINMUX_IPSR_GPSR(IP10_10_7, MMC0_CMD),
  1284. PINMUX_IPSR_MSEL(IP10_10_7, SIM0_D, SEL_SIM_0),
  1285. PINMUX_IPSR_MSEL(IP10_10_7, VI0_DATA1_VI0_B1_B, SEL_VI0_1),
  1286. PINMUX_IPSR_MSEL(IP10_10_7, SCIFB1_SCK_E, SEL_SCIFB1_4),
  1287. PINMUX_IPSR_MSEL(IP10_10_7, SCK1_D, SEL_SCIF1_3),
  1288. PINMUX_IPSR_MSEL(IP10_10_7, TS_SPSYNC0_C, SEL_TSIF0_2),
  1289. PINMUX_IPSR_MSEL(IP10_10_7, GLO_SDATA_B, SEL_GPS_1),
  1290. PINMUX_IPSR_MSEL(IP10_10_7, VI3_DATA1_B, SEL_VI3_1),
  1291. PINMUX_IPSR_GPSR(IP10_14_11, SD2_DAT0),
  1292. PINMUX_IPSR_GPSR(IP10_14_11, MMC0_D0),
  1293. PINMUX_IPSR_MSEL(IP10_14_11, FMCLK_B, SEL_FM_1),
  1294. PINMUX_IPSR_MSEL(IP10_14_11, VI0_DATA2_VI0_B2_B, SEL_VI0_1),
  1295. PINMUX_IPSR_MSEL(IP10_14_11, SCIFB1_RXD_E, SEL_SCIFB1_4),
  1296. PINMUX_IPSR_MSEL(IP10_14_11, RX1_D, SEL_SCIF1_3),
  1297. PINMUX_IPSR_MSEL(IP10_14_11, TS_SDAT0_C, SEL_TSIF0_2),
  1298. PINMUX_IPSR_MSEL(IP10_14_11, GLO_SS_B, SEL_GPS_1),
  1299. PINMUX_IPSR_MSEL(IP10_14_11, VI3_DATA2_B, SEL_VI3_1),
  1300. PINMUX_IPSR_GPSR(IP10_18_15, SD2_DAT1),
  1301. PINMUX_IPSR_GPSR(IP10_18_15, MMC0_D1),
  1302. PINMUX_IPSR_MSEL(IP10_18_15, FMIN_B, SEL_FM_1),
  1303. PINMUX_IPSR_MSEL(IP10_18_15, VI0_DATA3_VI0_B3_B, SEL_VI0_1),
  1304. PINMUX_IPSR_MSEL(IP10_18_15, SCIFB1_TXD_E, SEL_SCIFB1_4),
  1305. PINMUX_IPSR_MSEL(IP10_18_15, TX1_D, SEL_SCIF1_3),
  1306. PINMUX_IPSR_MSEL(IP10_18_15, TS_SCK0_C, SEL_TSIF0_2),
  1307. PINMUX_IPSR_MSEL(IP10_18_15, GLO_RFON_B, SEL_GPS_1),
  1308. PINMUX_IPSR_MSEL(IP10_18_15, VI3_DATA3_B, SEL_VI3_1),
  1309. PINMUX_IPSR_GPSR(IP10_22_19, SD2_DAT2),
  1310. PINMUX_IPSR_GPSR(IP10_22_19, MMC0_D2),
  1311. PINMUX_IPSR_MSEL(IP10_22_19, BPFCLK_B, SEL_FM_1),
  1312. PINMUX_IPSR_MSEL(IP10_22_19, VI0_DATA4_VI0_B4_B, SEL_VI0_1),
  1313. PINMUX_IPSR_MSEL(IP10_22_19, HRX0_D, SEL_HSCIF0_3),
  1314. PINMUX_IPSR_MSEL(IP10_22_19, TS_SDEN1_B, SEL_TSIF1_1),
  1315. PINMUX_IPSR_MSEL(IP10_22_19, GLO_Q0_B, SEL_GPS_1),
  1316. PINMUX_IPSR_MSEL(IP10_22_19, VI3_DATA4_B, SEL_VI3_1),
  1317. PINMUX_IPSR_GPSR(IP10_25_23, SD2_DAT3),
  1318. PINMUX_IPSR_GPSR(IP10_25_23, MMC0_D3),
  1319. PINMUX_IPSR_MSEL(IP10_25_23, SIM0_RST, SEL_SIM_0),
  1320. PINMUX_IPSR_MSEL(IP10_25_23, VI0_DATA5_VI0_B5_B, SEL_VI0_1),
  1321. PINMUX_IPSR_MSEL(IP10_25_23, HTX0_D, SEL_HSCIF0_3),
  1322. PINMUX_IPSR_MSEL(IP10_25_23, TS_SPSYNC1_B, SEL_TSIF1_1),
  1323. PINMUX_IPSR_MSEL(IP10_25_23, GLO_Q1_B, SEL_GPS_1),
  1324. PINMUX_IPSR_MSEL(IP10_25_23, VI3_DATA5_B, SEL_VI3_1),
  1325. PINMUX_IPSR_GPSR(IP10_29_26, SD2_CD),
  1326. PINMUX_IPSR_GPSR(IP10_29_26, MMC0_D4),
  1327. PINMUX_IPSR_MSEL(IP10_29_26, TS_SDAT0_B, SEL_TSIF0_1),
  1328. PINMUX_IPSR_GPSR(IP10_29_26, USB2_EXTP),
  1329. PINMUX_IPSR_MSEL(IP10_29_26, GLO_I0, SEL_GPS_0),
  1330. PINMUX_IPSR_MSEL(IP10_29_26, VI0_DATA6_VI0_B6_B, SEL_VI0_1),
  1331. PINMUX_IPSR_MSEL(IP10_29_26, HCTS0_N_D, SEL_HSCIF0_3),
  1332. PINMUX_IPSR_MSEL(IP10_29_26, TS_SDAT1_B, SEL_TSIF1_1),
  1333. PINMUX_IPSR_MSEL(IP10_29_26, GLO_I0_B, SEL_GPS_1),
  1334. PINMUX_IPSR_MSEL(IP10_29_26, VI3_DATA6_B, SEL_VI3_1),
  1335. PINMUX_IPSR_GPSR(IP11_3_0, SD2_WP),
  1336. PINMUX_IPSR_GPSR(IP11_3_0, MMC0_D5),
  1337. PINMUX_IPSR_MSEL(IP11_3_0, TS_SCK0_B, SEL_TSIF0_1),
  1338. PINMUX_IPSR_GPSR(IP11_3_0, USB2_IDIN),
  1339. PINMUX_IPSR_MSEL(IP11_3_0, GLO_I1, SEL_GPS_0),
  1340. PINMUX_IPSR_MSEL(IP11_3_0, VI0_DATA7_VI0_B7_B, SEL_VI0_1),
  1341. PINMUX_IPSR_MSEL(IP11_3_0, HRTS0_N_D, SEL_HSCIF0_3),
  1342. PINMUX_IPSR_MSEL(IP11_3_0, TS_SCK1_B, SEL_TSIF1_1),
  1343. PINMUX_IPSR_MSEL(IP11_3_0, GLO_I1_B, SEL_GPS_1),
  1344. PINMUX_IPSR_MSEL(IP11_3_0, VI3_DATA7_B, SEL_VI3_1),
  1345. PINMUX_IPSR_GPSR(IP11_4, SD3_CLK),
  1346. PINMUX_IPSR_GPSR(IP11_4, MMC1_CLK),
  1347. PINMUX_IPSR_GPSR(IP11_6_5, SD3_CMD),
  1348. PINMUX_IPSR_GPSR(IP11_6_5, MMC1_CMD),
  1349. PINMUX_IPSR_GPSR(IP11_6_5, MTS_N),
  1350. PINMUX_IPSR_GPSR(IP11_8_7, SD3_DAT0),
  1351. PINMUX_IPSR_GPSR(IP11_8_7, MMC1_D0),
  1352. PINMUX_IPSR_GPSR(IP11_8_7, STM_N),
  1353. PINMUX_IPSR_GPSR(IP11_10_9, SD3_DAT1),
  1354. PINMUX_IPSR_GPSR(IP11_10_9, MMC1_D1),
  1355. PINMUX_IPSR_GPSR(IP11_10_9, MDATA),
  1356. PINMUX_IPSR_GPSR(IP11_12_11, SD3_DAT2),
  1357. PINMUX_IPSR_GPSR(IP11_12_11, MMC1_D2),
  1358. PINMUX_IPSR_GPSR(IP11_12_11, SDATA),
  1359. PINMUX_IPSR_GPSR(IP11_14_13, SD3_DAT3),
  1360. PINMUX_IPSR_GPSR(IP11_14_13, MMC1_D3),
  1361. PINMUX_IPSR_GPSR(IP11_14_13, SCKZ),
  1362. PINMUX_IPSR_GPSR(IP11_17_15, SD3_CD),
  1363. PINMUX_IPSR_GPSR(IP11_17_15, MMC1_D4),
  1364. PINMUX_IPSR_MSEL(IP11_17_15, TS_SDAT1, SEL_TSIF1_0),
  1365. PINMUX_IPSR_GPSR(IP11_17_15, VSP),
  1366. PINMUX_IPSR_MSEL(IP11_17_15, GLO_Q0, SEL_GPS_0),
  1367. PINMUX_IPSR_MSEL(IP11_17_15, SIM0_RST_B, SEL_SIM_1),
  1368. PINMUX_IPSR_GPSR(IP11_21_18, SD3_WP),
  1369. PINMUX_IPSR_GPSR(IP11_21_18, MMC1_D5),
  1370. PINMUX_IPSR_MSEL(IP11_21_18, TS_SCK1, SEL_TSIF1_0),
  1371. PINMUX_IPSR_MSEL(IP11_21_18, GLO_Q1, SEL_GPS_0),
  1372. PINMUX_IPSR_MSEL(IP11_21_18, FMIN_C, SEL_FM_2),
  1373. PINMUX_IPSR_MSEL(IP11_21_18, FMIN_E, SEL_FM_4),
  1374. PINMUX_IPSR_MSEL(IP11_21_18, FMIN_F, SEL_FM_5),
  1375. PINMUX_IPSR_GPSR(IP11_23_22, MLB_CLK),
  1376. PINMUX_IPSR_MSEL(IP11_23_22, IIC2_SCL_B, SEL_IIC2_1),
  1377. PINMUX_IPSR_MSEL(IP11_23_22, I2C2_SCL_B, SEL_I2C2_1),
  1378. PINMUX_IPSR_GPSR(IP11_26_24, MLB_SIG),
  1379. PINMUX_IPSR_MSEL(IP11_26_24, SCIFB1_RXD_D, SEL_SCIFB1_3),
  1380. PINMUX_IPSR_MSEL(IP11_26_24, RX1_C, SEL_SCIF1_2),
  1381. PINMUX_IPSR_MSEL(IP11_26_24, IIC2_SDA_B, SEL_IIC2_1),
  1382. PINMUX_IPSR_MSEL(IP11_26_24, I2C2_SDA_B, SEL_I2C2_1),
  1383. PINMUX_IPSR_GPSR(IP11_29_27, MLB_DAT),
  1384. PINMUX_IPSR_MSEL(IP11_29_27, SCIFB1_TXD_D, SEL_SCIFB1_3),
  1385. PINMUX_IPSR_MSEL(IP11_29_27, TX1_C, SEL_SCIF1_2),
  1386. PINMUX_IPSR_MSEL(IP11_29_27, BPFCLK_C, SEL_FM_2),
  1387. PINMUX_IPSR_GPSR(IP11_31_30, SSI_SCK0129),
  1388. PINMUX_IPSR_MSEL(IP11_31_30, CAN_CLK_B, SEL_CANCLK_1),
  1389. PINMUX_IPSR_GPSR(IP11_31_30, MOUT0),
  1390. PINMUX_IPSR_GPSR(IP12_1_0, SSI_WS0129),
  1391. PINMUX_IPSR_MSEL(IP12_1_0, CAN0_TX_B, SEL_CAN0_1),
  1392. PINMUX_IPSR_GPSR(IP12_1_0, MOUT1),
  1393. PINMUX_IPSR_GPSR(IP12_3_2, SSI_SDATA0),
  1394. PINMUX_IPSR_MSEL(IP12_3_2, CAN0_RX_B, SEL_CAN0_1),
  1395. PINMUX_IPSR_GPSR(IP12_3_2, MOUT2),
  1396. PINMUX_IPSR_GPSR(IP12_5_4, SSI_SDATA1),
  1397. PINMUX_IPSR_MSEL(IP12_5_4, CAN1_TX_B, SEL_CAN1_1),
  1398. PINMUX_IPSR_GPSR(IP12_5_4, MOUT5),
  1399. PINMUX_IPSR_GPSR(IP12_7_6, SSI_SDATA2),
  1400. PINMUX_IPSR_MSEL(IP12_7_6, CAN1_RX_B, SEL_CAN1_1),
  1401. PINMUX_IPSR_GPSR(IP12_7_6, SSI_SCK1),
  1402. PINMUX_IPSR_GPSR(IP12_7_6, MOUT6),
  1403. PINMUX_IPSR_GPSR(IP12_10_8, SSI_SCK34),
  1404. PINMUX_IPSR_GPSR(IP12_10_8, STP_OPWM_0),
  1405. PINMUX_IPSR_MSEL(IP12_10_8, SCIFB0_SCK, SEL_SCIFB_0),
  1406. PINMUX_IPSR_MSEL(IP12_10_8, MSIOF1_SCK, SEL_SOF1_0),
  1407. PINMUX_IPSR_GPSR(IP12_10_8, CAN_DEBUG_HW_TRIGGER),
  1408. PINMUX_IPSR_GPSR(IP12_13_11, SSI_WS34),
  1409. PINMUX_IPSR_MSEL(IP12_13_11, STP_IVCXO27_0, SEL_SSP_0),
  1410. PINMUX_IPSR_MSEL(IP12_13_11, SCIFB0_RXD, SEL_SCIFB_0),
  1411. PINMUX_IPSR_GPSR(IP12_13_11, MSIOF1_SYNC),
  1412. PINMUX_IPSR_GPSR(IP12_13_11, CAN_STEP0),
  1413. PINMUX_IPSR_GPSR(IP12_16_14, SSI_SDATA3),
  1414. PINMUX_IPSR_MSEL(IP12_16_14, STP_ISCLK_0, SEL_SSP_0),
  1415. PINMUX_IPSR_MSEL(IP12_16_14, SCIFB0_TXD, SEL_SCIFB_0),
  1416. PINMUX_IPSR_MSEL(IP12_16_14, MSIOF1_SS1, SEL_SOF1_0),
  1417. PINMUX_IPSR_GPSR(IP12_16_14, CAN_TXCLK),
  1418. PINMUX_IPSR_GPSR(IP12_19_17, SSI_SCK4),
  1419. PINMUX_IPSR_MSEL(IP12_19_17, STP_ISD_0, SEL_SSP_0),
  1420. PINMUX_IPSR_MSEL(IP12_19_17, SCIFB0_CTS_N, SEL_SCIFB_0),
  1421. PINMUX_IPSR_MSEL(IP12_19_17, MSIOF1_SS2, SEL_SOF1_0),
  1422. PINMUX_IPSR_MSEL(IP12_19_17, SSI_SCK5_C, SEL_SSI5_2),
  1423. PINMUX_IPSR_GPSR(IP12_19_17, CAN_DEBUGOUT0),
  1424. PINMUX_IPSR_GPSR(IP12_22_20, SSI_WS4),
  1425. PINMUX_IPSR_MSEL(IP12_22_20, STP_ISEN_0, SEL_SSP_0),
  1426. PINMUX_IPSR_MSEL(IP12_22_20, SCIFB0_RTS_N, SEL_SCIFB_0),
  1427. PINMUX_IPSR_MSEL(IP12_22_20, MSIOF1_TXD, SEL_SOF1_0),
  1428. PINMUX_IPSR_MSEL(IP12_22_20, SSI_WS5_C, SEL_SSI5_2),
  1429. PINMUX_IPSR_GPSR(IP12_22_20, CAN_DEBUGOUT1),
  1430. PINMUX_IPSR_GPSR(IP12_24_23, SSI_SDATA4),
  1431. PINMUX_IPSR_MSEL(IP12_24_23, STP_ISSYNC_0, SEL_SSP_0),
  1432. PINMUX_IPSR_MSEL(IP12_24_23, MSIOF1_RXD, SEL_SOF1_0),
  1433. PINMUX_IPSR_GPSR(IP12_24_23, CAN_DEBUGOUT2),
  1434. PINMUX_IPSR_MSEL(IP12_27_25, SSI_SCK5, SEL_SSI5_0),
  1435. PINMUX_IPSR_MSEL(IP12_27_25, SCIFB1_SCK, SEL_SCIFB1_0),
  1436. PINMUX_IPSR_MSEL(IP12_27_25, IERX_B, SEL_IEB_1),
  1437. PINMUX_IPSR_GPSR(IP12_27_25, DU2_EXHSYNC_DU2_HSYNC),
  1438. PINMUX_IPSR_GPSR(IP12_27_25, QSTH_QHS),
  1439. PINMUX_IPSR_GPSR(IP12_27_25, CAN_DEBUGOUT3),
  1440. PINMUX_IPSR_MSEL(IP12_30_28, SSI_WS5, SEL_SSI5_0),
  1441. PINMUX_IPSR_MSEL(IP12_30_28, SCIFB1_RXD, SEL_SCIFB1_0),
  1442. PINMUX_IPSR_MSEL(IP12_30_28, IECLK_B, SEL_IEB_1),
  1443. PINMUX_IPSR_GPSR(IP12_30_28, DU2_EXVSYNC_DU2_VSYNC),
  1444. PINMUX_IPSR_GPSR(IP12_30_28, QSTB_QHE),
  1445. PINMUX_IPSR_GPSR(IP12_30_28, CAN_DEBUGOUT4),
  1446. PINMUX_IPSR_MSEL(IP13_2_0, SSI_SDATA5, SEL_SSI5_0),
  1447. PINMUX_IPSR_MSEL(IP13_2_0, SCIFB1_TXD, SEL_SCIFB1_0),
  1448. PINMUX_IPSR_MSEL(IP13_2_0, IETX_B, SEL_IEB_1),
  1449. PINMUX_IPSR_GPSR(IP13_2_0, DU2_DR2),
  1450. PINMUX_IPSR_GPSR(IP13_2_0, LCDOUT2),
  1451. PINMUX_IPSR_GPSR(IP13_2_0, CAN_DEBUGOUT5),
  1452. PINMUX_IPSR_MSEL(IP13_6_3, SSI_SCK6, SEL_SSI6_0),
  1453. PINMUX_IPSR_MSEL(IP13_6_3, SCIFB1_CTS_N, SEL_SCIFB1_0),
  1454. PINMUX_IPSR_MSEL(IP13_6_3, BPFCLK_D, SEL_FM_3),
  1455. PINMUX_IPSR_GPSR(IP13_6_3, DU2_DR3),
  1456. PINMUX_IPSR_GPSR(IP13_6_3, LCDOUT3),
  1457. PINMUX_IPSR_GPSR(IP13_6_3, CAN_DEBUGOUT6),
  1458. PINMUX_IPSR_MSEL(IP13_6_3, BPFCLK_F, SEL_FM_5),
  1459. PINMUX_IPSR_MSEL(IP13_9_7, SSI_WS6, SEL_SSI6_0),
  1460. PINMUX_IPSR_MSEL(IP13_9_7, SCIFB1_RTS_N, SEL_SCIFB1_0),
  1461. PINMUX_IPSR_MSEL(IP13_9_7, CAN0_TX_D, SEL_CAN0_3),
  1462. PINMUX_IPSR_GPSR(IP13_9_7, DU2_DR4),
  1463. PINMUX_IPSR_GPSR(IP13_9_7, LCDOUT4),
  1464. PINMUX_IPSR_GPSR(IP13_9_7, CAN_DEBUGOUT7),
  1465. PINMUX_IPSR_MSEL(IP13_12_10, SSI_SDATA6, SEL_SSI6_0),
  1466. PINMUX_IPSR_MSEL(IP13_12_10, FMIN_D, SEL_FM_3),
  1467. PINMUX_IPSR_GPSR(IP13_12_10, DU2_DR5),
  1468. PINMUX_IPSR_GPSR(IP13_12_10, LCDOUT5),
  1469. PINMUX_IPSR_GPSR(IP13_12_10, CAN_DEBUGOUT8),
  1470. PINMUX_IPSR_MSEL(IP13_15_13, SSI_SCK78, SEL_SSI7_0),
  1471. PINMUX_IPSR_MSEL(IP13_15_13, STP_IVCXO27_1, SEL_SSP_0),
  1472. PINMUX_IPSR_MSEL(IP13_15_13, SCK1, SEL_SCIF1_0),
  1473. PINMUX_IPSR_MSEL(IP13_15_13, SCIFA1_SCK, SEL_SCIFA1_0),
  1474. PINMUX_IPSR_GPSR(IP13_15_13, DU2_DR6),
  1475. PINMUX_IPSR_GPSR(IP13_15_13, LCDOUT6),
  1476. PINMUX_IPSR_GPSR(IP13_15_13, CAN_DEBUGOUT9),
  1477. PINMUX_IPSR_MSEL(IP13_18_16, SSI_WS78, SEL_SSI7_0),
  1478. PINMUX_IPSR_MSEL(IP13_18_16, STP_ISCLK_1, SEL_SSP_0),
  1479. PINMUX_IPSR_MSEL(IP13_18_16, SCIFB2_SCK, SEL_SCIFB2_0),
  1480. PINMUX_IPSR_GPSR(IP13_18_16, SCIFA2_CTS_N),
  1481. PINMUX_IPSR_GPSR(IP13_18_16, DU2_DR7),
  1482. PINMUX_IPSR_GPSR(IP13_18_16, LCDOUT7),
  1483. PINMUX_IPSR_GPSR(IP13_18_16, CAN_DEBUGOUT10),
  1484. PINMUX_IPSR_MSEL(IP13_22_19, SSI_SDATA7, SEL_SSI7_0),
  1485. PINMUX_IPSR_MSEL(IP13_22_19, STP_ISD_1, SEL_SSP_0),
  1486. PINMUX_IPSR_MSEL(IP13_22_19, SCIFB2_RXD, SEL_SCIFB2_0),
  1487. PINMUX_IPSR_GPSR(IP13_22_19, SCIFA2_RTS_N),
  1488. PINMUX_IPSR_GPSR(IP13_22_19, TCLK2),
  1489. PINMUX_IPSR_GPSR(IP13_22_19, QSTVA_QVS),
  1490. PINMUX_IPSR_GPSR(IP13_22_19, CAN_DEBUGOUT11),
  1491. PINMUX_IPSR_MSEL(IP13_22_19, BPFCLK_E, SEL_FM_4),
  1492. PINMUX_IPSR_MSEL(IP13_22_19, SSI_SDATA7_B, SEL_SSI7_1),
  1493. PINMUX_IPSR_MSEL(IP13_22_19, FMIN_G, SEL_FM_6),
  1494. PINMUX_IPSR_MSEL(IP13_25_23, SSI_SDATA8, SEL_SSI8_0),
  1495. PINMUX_IPSR_MSEL(IP13_25_23, STP_ISEN_1, SEL_SSP_0),
  1496. PINMUX_IPSR_MSEL(IP13_25_23, SCIFB2_TXD, SEL_SCIFB2_0),
  1497. PINMUX_IPSR_MSEL(IP13_25_23, CAN0_TX_C, SEL_CAN0_2),
  1498. PINMUX_IPSR_GPSR(IP13_25_23, CAN_DEBUGOUT12),
  1499. PINMUX_IPSR_MSEL(IP13_25_23, SSI_SDATA8_B, SEL_SSI8_1),
  1500. PINMUX_IPSR_GPSR(IP13_28_26, SSI_SDATA9),
  1501. PINMUX_IPSR_MSEL(IP13_28_26, STP_ISSYNC_1, SEL_SSP_0),
  1502. PINMUX_IPSR_MSEL(IP13_28_26, SCIFB2_CTS_N, SEL_SCIFB2_0),
  1503. PINMUX_IPSR_GPSR(IP13_28_26, SSI_WS1),
  1504. PINMUX_IPSR_MSEL(IP13_28_26, SSI_SDATA5_C, SEL_SSI5_2),
  1505. PINMUX_IPSR_GPSR(IP13_28_26, CAN_DEBUGOUT13),
  1506. PINMUX_IPSR_GPSR(IP13_30_29, AUDIO_CLKA),
  1507. PINMUX_IPSR_MSEL(IP13_30_29, SCIFB2_RTS_N, SEL_SCIFB2_0),
  1508. PINMUX_IPSR_GPSR(IP13_30_29, CAN_DEBUGOUT14),
  1509. PINMUX_IPSR_GPSR(IP14_2_0, AUDIO_CLKB),
  1510. PINMUX_IPSR_MSEL(IP14_2_0, SCIF_CLK, SEL_SCIFCLK_0),
  1511. PINMUX_IPSR_MSEL(IP14_2_0, CAN0_RX_D, SEL_CAN0_3),
  1512. PINMUX_IPSR_GPSR(IP14_2_0, DVC_MUTE),
  1513. PINMUX_IPSR_MSEL(IP14_2_0, CAN0_RX_C, SEL_CAN0_2),
  1514. PINMUX_IPSR_GPSR(IP14_2_0, CAN_DEBUGOUT15),
  1515. PINMUX_IPSR_GPSR(IP14_2_0, REMOCON),
  1516. PINMUX_IPSR_MSEL(IP14_5_3, SCIFA0_SCK, SEL_SCFA_0),
  1517. PINMUX_IPSR_MSEL(IP14_5_3, HSCK1, SEL_HSCIF1_0),
  1518. PINMUX_IPSR_GPSR(IP14_5_3, SCK0),
  1519. PINMUX_IPSR_GPSR(IP14_5_3, MSIOF3_SS2),
  1520. PINMUX_IPSR_GPSR(IP14_5_3, DU2_DG2),
  1521. PINMUX_IPSR_GPSR(IP14_5_3, LCDOUT10),
  1522. PINMUX_IPSR_MSEL(IP14_5_3, IIC1_SDA_C, SEL_IIC1_2),
  1523. PINMUX_IPSR_MSEL(IP14_5_3, I2C1_SDA_C, SEL_I2C1_2),
  1524. PINMUX_IPSR_MSEL(IP14_8_6, SCIFA0_RXD, SEL_SCFA_0),
  1525. PINMUX_IPSR_MSEL(IP14_8_6, HRX1, SEL_HSCIF1_0),
  1526. PINMUX_IPSR_MSEL(IP14_8_6, RX0, SEL_SCIF0_0),
  1527. PINMUX_IPSR_GPSR(IP14_8_6, DU2_DR0),
  1528. PINMUX_IPSR_GPSR(IP14_8_6, LCDOUT0),
  1529. PINMUX_IPSR_MSEL(IP14_11_9, SCIFA0_TXD, SEL_SCFA_0),
  1530. PINMUX_IPSR_MSEL(IP14_11_9, HTX1, SEL_HSCIF1_0),
  1531. PINMUX_IPSR_MSEL(IP14_11_9, TX0, SEL_SCIF0_0),
  1532. PINMUX_IPSR_GPSR(IP14_11_9, DU2_DR1),
  1533. PINMUX_IPSR_GPSR(IP14_11_9, LCDOUT1),
  1534. PINMUX_IPSR_MSEL(IP14_15_12, SCIFA0_CTS_N, SEL_SCFA_0),
  1535. PINMUX_IPSR_MSEL(IP14_15_12, HCTS1_N, SEL_HSCIF1_0),
  1536. PINMUX_IPSR_GPSR(IP14_15_12, CTS0_N),
  1537. PINMUX_IPSR_MSEL(IP14_15_12, MSIOF3_SYNC, SEL_SOF3_0),
  1538. PINMUX_IPSR_GPSR(IP14_15_12, DU2_DG3),
  1539. PINMUX_IPSR_GPSR(IP14_15_12, LCDOUT11),
  1540. PINMUX_IPSR_GPSR(IP14_15_12, PWM0_B),
  1541. PINMUX_IPSR_MSEL(IP14_15_12, IIC1_SCL_C, SEL_IIC1_2),
  1542. PINMUX_IPSR_MSEL(IP14_15_12, I2C1_SCL_C, SEL_I2C1_2),
  1543. PINMUX_IPSR_MSEL(IP14_18_16, SCIFA0_RTS_N, SEL_SCFA_0),
  1544. PINMUX_IPSR_MSEL(IP14_18_16, HRTS1_N, SEL_HSCIF1_0),
  1545. PINMUX_IPSR_GPSR(IP14_18_16, RTS0_N),
  1546. PINMUX_IPSR_GPSR(IP14_18_16, MSIOF3_SS1),
  1547. PINMUX_IPSR_GPSR(IP14_18_16, DU2_DG0),
  1548. PINMUX_IPSR_GPSR(IP14_18_16, LCDOUT8),
  1549. PINMUX_IPSR_GPSR(IP14_18_16, PWM1_B),
  1550. PINMUX_IPSR_MSEL(IP14_21_19, SCIFA1_RXD, SEL_SCIFA1_0),
  1551. PINMUX_IPSR_MSEL(IP14_21_19, AD_DI, SEL_ADI_0),
  1552. PINMUX_IPSR_MSEL(IP14_21_19, RX1, SEL_SCIF1_0),
  1553. PINMUX_IPSR_GPSR(IP14_21_19, DU2_EXODDF_DU2_ODDF_DISP_CDE),
  1554. PINMUX_IPSR_GPSR(IP14_21_19, QCPV_QDE),
  1555. PINMUX_IPSR_MSEL(IP14_24_22, SCIFA1_TXD, SEL_SCIFA1_0),
  1556. PINMUX_IPSR_MSEL(IP14_24_22, AD_DO, SEL_ADI_0),
  1557. PINMUX_IPSR_MSEL(IP14_24_22, TX1, SEL_SCIF1_0),
  1558. PINMUX_IPSR_GPSR(IP14_24_22, DU2_DG1),
  1559. PINMUX_IPSR_GPSR(IP14_24_22, LCDOUT9),
  1560. PINMUX_IPSR_MSEL(IP14_27_25, SCIFA1_CTS_N, SEL_SCIFA1_0),
  1561. PINMUX_IPSR_MSEL(IP14_27_25, AD_CLK, SEL_ADI_0),
  1562. PINMUX_IPSR_GPSR(IP14_27_25, CTS1_N),
  1563. PINMUX_IPSR_MSEL(IP14_27_25, MSIOF3_RXD, SEL_SOF3_0),
  1564. PINMUX_IPSR_GPSR(IP14_27_25, DU0_DOTCLKOUT),
  1565. PINMUX_IPSR_GPSR(IP14_27_25, QCLK),
  1566. PINMUX_IPSR_MSEL(IP14_30_28, SCIFA1_RTS_N, SEL_SCIFA1_0),
  1567. PINMUX_IPSR_MSEL(IP14_30_28, AD_NCS_N, SEL_ADI_0),
  1568. PINMUX_IPSR_GPSR(IP14_30_28, RTS1_N),
  1569. PINMUX_IPSR_MSEL(IP14_30_28, MSIOF3_TXD, SEL_SOF3_0),
  1570. PINMUX_IPSR_GPSR(IP14_30_28, DU1_DOTCLKOUT),
  1571. PINMUX_IPSR_GPSR(IP14_30_28, QSTVB_QVE),
  1572. PINMUX_IPSR_MSEL(IP14_30_28, HRTS0_N_C, SEL_HSCIF0_2),
  1573. PINMUX_IPSR_MSEL(IP15_2_0, SCIFA2_SCK, SEL_SCIFA2_0),
  1574. PINMUX_IPSR_MSEL(IP15_2_0, FMCLK, SEL_FM_0),
  1575. PINMUX_IPSR_GPSR(IP15_2_0, SCK2),
  1576. PINMUX_IPSR_MSEL(IP15_2_0, MSIOF3_SCK, SEL_SOF3_0),
  1577. PINMUX_IPSR_GPSR(IP15_2_0, DU2_DG7),
  1578. PINMUX_IPSR_GPSR(IP15_2_0, LCDOUT15),
  1579. PINMUX_IPSR_MSEL(IP15_2_0, SCIF_CLK_B, SEL_SCIFCLK_1),
  1580. PINMUX_IPSR_MSEL(IP15_5_3, SCIFA2_RXD, SEL_SCIFA2_0),
  1581. PINMUX_IPSR_MSEL(IP15_5_3, FMIN, SEL_FM_0),
  1582. PINMUX_IPSR_MSEL(IP15_5_3, TX2, SEL_SCIF2_0),
  1583. PINMUX_IPSR_GPSR(IP15_5_3, DU2_DB0),
  1584. PINMUX_IPSR_GPSR(IP15_5_3, LCDOUT16),
  1585. PINMUX_IPSR_MSEL(IP15_5_3, IIC2_SCL, SEL_IIC2_0),
  1586. PINMUX_IPSR_MSEL(IP15_5_3, I2C2_SCL, SEL_I2C2_0),
  1587. PINMUX_IPSR_MSEL(IP15_8_6, SCIFA2_TXD, SEL_SCIFA2_0),
  1588. PINMUX_IPSR_MSEL(IP15_8_6, BPFCLK, SEL_FM_0),
  1589. PINMUX_IPSR_MSEL(IP15_8_6, RX2, SEL_SCIF2_0),
  1590. PINMUX_IPSR_GPSR(IP15_8_6, DU2_DB1),
  1591. PINMUX_IPSR_GPSR(IP15_8_6, LCDOUT17),
  1592. PINMUX_IPSR_MSEL(IP15_8_6, IIC2_SDA, SEL_IIC2_0),
  1593. PINMUX_IPSR_MSEL(IP15_8_6, I2C2_SDA, SEL_I2C2_0),
  1594. PINMUX_IPSR_GPSR(IP15_11_9, HSCK0),
  1595. PINMUX_IPSR_MSEL(IP15_11_9, TS_SDEN0, SEL_TSIF0_0),
  1596. PINMUX_IPSR_GPSR(IP15_11_9, DU2_DG4),
  1597. PINMUX_IPSR_GPSR(IP15_11_9, LCDOUT12),
  1598. PINMUX_IPSR_MSEL(IP15_11_9, HCTS0_N_C, SEL_HSCIF0_2),
  1599. PINMUX_IPSR_MSEL(IP15_13_12, HRX0, SEL_HSCIF0_0),
  1600. PINMUX_IPSR_GPSR(IP15_13_12, DU2_DB2),
  1601. PINMUX_IPSR_GPSR(IP15_13_12, LCDOUT18),
  1602. PINMUX_IPSR_MSEL(IP15_15_14, HTX0, SEL_HSCIF0_0),
  1603. PINMUX_IPSR_GPSR(IP15_15_14, DU2_DB3),
  1604. PINMUX_IPSR_GPSR(IP15_15_14, LCDOUT19),
  1605. PINMUX_IPSR_MSEL(IP15_17_16, HCTS0_N, SEL_HSCIF0_0),
  1606. PINMUX_IPSR_GPSR(IP15_17_16, SSI_SCK9),
  1607. PINMUX_IPSR_GPSR(IP15_17_16, DU2_DB4),
  1608. PINMUX_IPSR_GPSR(IP15_17_16, LCDOUT20),
  1609. PINMUX_IPSR_MSEL(IP15_19_18, HRTS0_N, SEL_HSCIF0_0),
  1610. PINMUX_IPSR_GPSR(IP15_19_18, SSI_WS9),
  1611. PINMUX_IPSR_GPSR(IP15_19_18, DU2_DB5),
  1612. PINMUX_IPSR_GPSR(IP15_19_18, LCDOUT21),
  1613. PINMUX_IPSR_MSEL(IP15_22_20, MSIOF0_SCK, SEL_SOF0_0),
  1614. PINMUX_IPSR_MSEL(IP15_22_20, TS_SDAT0, SEL_TSIF0_0),
  1615. PINMUX_IPSR_GPSR(IP15_22_20, ADICLK),
  1616. PINMUX_IPSR_GPSR(IP15_22_20, DU2_DB6),
  1617. PINMUX_IPSR_GPSR(IP15_22_20, LCDOUT22),
  1618. PINMUX_IPSR_GPSR(IP15_25_23, MSIOF0_SYNC),
  1619. PINMUX_IPSR_MSEL(IP15_25_23, TS_SCK0, SEL_TSIF0_0),
  1620. PINMUX_IPSR_GPSR(IP15_25_23, SSI_SCK2),
  1621. PINMUX_IPSR_GPSR(IP15_25_23, ADIDATA),
  1622. PINMUX_IPSR_GPSR(IP15_25_23, DU2_DB7),
  1623. PINMUX_IPSR_GPSR(IP15_25_23, LCDOUT23),
  1624. PINMUX_IPSR_MSEL(IP15_25_23, HRX0_C, SEL_SCIFA2_1),
  1625. PINMUX_IPSR_MSEL(IP15_27_26, MSIOF0_SS1, SEL_SOF0_0),
  1626. PINMUX_IPSR_GPSR(IP15_27_26, ADICHS0),
  1627. PINMUX_IPSR_GPSR(IP15_27_26, DU2_DG5),
  1628. PINMUX_IPSR_GPSR(IP15_27_26, LCDOUT13),
  1629. PINMUX_IPSR_MSEL(IP15_29_28, MSIOF0_TXD, SEL_SOF0_0),
  1630. PINMUX_IPSR_GPSR(IP15_29_28, ADICHS1),
  1631. PINMUX_IPSR_GPSR(IP15_29_28, DU2_DG6),
  1632. PINMUX_IPSR_GPSR(IP15_29_28, LCDOUT14),
  1633. PINMUX_IPSR_MSEL(IP16_2_0, MSIOF0_SS2, SEL_SOF0_0),
  1634. PINMUX_IPSR_GPSR(IP16_2_0, AUDIO_CLKOUT),
  1635. PINMUX_IPSR_GPSR(IP16_2_0, ADICHS2),
  1636. PINMUX_IPSR_GPSR(IP16_2_0, DU2_DISP),
  1637. PINMUX_IPSR_GPSR(IP16_2_0, QPOLA),
  1638. PINMUX_IPSR_MSEL(IP16_2_0, HTX0_C, SEL_HSCIF0_2),
  1639. PINMUX_IPSR_MSEL(IP16_2_0, SCIFA2_TXD_B, SEL_SCIFA2_1),
  1640. PINMUX_IPSR_MSEL(IP16_5_3, MSIOF0_RXD, SEL_SOF0_0),
  1641. PINMUX_IPSR_MSEL(IP16_5_3, TS_SPSYNC0, SEL_TSIF0_0),
  1642. PINMUX_IPSR_GPSR(IP16_5_3, SSI_WS2),
  1643. PINMUX_IPSR_GPSR(IP16_5_3, ADICS_SAMP),
  1644. PINMUX_IPSR_GPSR(IP16_5_3, DU2_CDE),
  1645. PINMUX_IPSR_GPSR(IP16_5_3, QPOLB),
  1646. PINMUX_IPSR_MSEL(IP16_5_3, SCIFA2_RXD_B, SEL_HSCIF0_2),
  1647. PINMUX_IPSR_GPSR(IP16_6, USB1_PWEN),
  1648. PINMUX_IPSR_GPSR(IP16_6, AUDIO_CLKOUT_D),
  1649. PINMUX_IPSR_GPSR(IP16_7, USB1_OVC),
  1650. PINMUX_IPSR_MSEL(IP16_7, TCLK1_B, SEL_TMU1_1),
  1651. PINMUX_DATA(IIC0_SCL_MARK, FN_SEL_IIC0_0),
  1652. PINMUX_DATA(IIC0_SDA_MARK, FN_SEL_IIC0_0),
  1653. PINMUX_DATA(I2C0_SCL_MARK, FN_SEL_IIC0_1),
  1654. PINMUX_DATA(I2C0_SDA_MARK, FN_SEL_IIC0_1),
  1655. PINMUX_DATA(IIC3_SCL_MARK, FN_SEL_IICDVFS_0),
  1656. PINMUX_DATA(IIC3_SDA_MARK, FN_SEL_IICDVFS_0),
  1657. PINMUX_DATA(I2C3_SCL_MARK, FN_SEL_IICDVFS_1),
  1658. PINMUX_DATA(I2C3_SDA_MARK, FN_SEL_IICDVFS_1),
  1659. };
  1660. /*
  1661. * Pins not associated with a GPIO port.
  1662. */
  1663. enum {
  1664. GP_ASSIGN_LAST(),
  1665. NOGP_ALL(),
  1666. };
  1667. static const struct sh_pfc_pin pinmux_pins[] = {
  1668. PINMUX_GPIO_GP_ALL(),
  1669. PINMUX_NOGP_ALL(),
  1670. };
  1671. /* - AUDIO CLOCK ------------------------------------------------------------ */
  1672. static const unsigned int audio_clk_a_pins[] = {
  1673. /* CLK A */
  1674. RCAR_GP_PIN(4, 25),
  1675. };
  1676. static const unsigned int audio_clk_a_mux[] = {
  1677. AUDIO_CLKA_MARK,
  1678. };
  1679. static const unsigned int audio_clk_b_pins[] = {
  1680. /* CLK B */
  1681. RCAR_GP_PIN(4, 26),
  1682. };
  1683. static const unsigned int audio_clk_b_mux[] = {
  1684. AUDIO_CLKB_MARK,
  1685. };
  1686. static const unsigned int audio_clk_c_pins[] = {
  1687. /* CLK C */
  1688. RCAR_GP_PIN(5, 27),
  1689. };
  1690. static const unsigned int audio_clk_c_mux[] = {
  1691. AUDIO_CLKC_MARK,
  1692. };
  1693. static const unsigned int audio_clkout_pins[] = {
  1694. /* CLK OUT */
  1695. RCAR_GP_PIN(5, 16),
  1696. };
  1697. static const unsigned int audio_clkout_mux[] = {
  1698. AUDIO_CLKOUT_MARK,
  1699. };
  1700. static const unsigned int audio_clkout_b_pins[] = {
  1701. /* CLK OUT B */
  1702. RCAR_GP_PIN(0, 23),
  1703. };
  1704. static const unsigned int audio_clkout_b_mux[] = {
  1705. AUDIO_CLKOUT_B_MARK,
  1706. };
  1707. static const unsigned int audio_clkout_c_pins[] = {
  1708. /* CLK OUT C */
  1709. RCAR_GP_PIN(5, 27),
  1710. };
  1711. static const unsigned int audio_clkout_c_mux[] = {
  1712. AUDIO_CLKOUT_C_MARK,
  1713. };
  1714. static const unsigned int audio_clkout_d_pins[] = {
  1715. /* CLK OUT D */
  1716. RCAR_GP_PIN(5, 20),
  1717. };
  1718. static const unsigned int audio_clkout_d_mux[] = {
  1719. AUDIO_CLKOUT_D_MARK,
  1720. };
  1721. /* - AVB -------------------------------------------------------------------- */
  1722. static const unsigned int avb_link_pins[] = {
  1723. RCAR_GP_PIN(3, 11),
  1724. };
  1725. static const unsigned int avb_link_mux[] = {
  1726. AVB_LINK_MARK,
  1727. };
  1728. static const unsigned int avb_magic_pins[] = {
  1729. RCAR_GP_PIN(2, 14),
  1730. };
  1731. static const unsigned int avb_magic_mux[] = {
  1732. AVB_MAGIC_MARK,
  1733. };
  1734. static const unsigned int avb_phy_int_pins[] = {
  1735. RCAR_GP_PIN(2, 15),
  1736. };
  1737. static const unsigned int avb_phy_int_mux[] = {
  1738. AVB_PHY_INT_MARK,
  1739. };
  1740. static const unsigned int avb_mdio_pins[] = {
  1741. RCAR_GP_PIN(2, 11), RCAR_GP_PIN(2, 12),
  1742. };
  1743. static const unsigned int avb_mdio_mux[] = {
  1744. AVB_MDC_MARK, AVB_MDIO_MARK,
  1745. };
  1746. static const unsigned int avb_mii_pins[] = {
  1747. RCAR_GP_PIN(0, 8), RCAR_GP_PIN(0, 9), RCAR_GP_PIN(0, 10),
  1748. RCAR_GP_PIN(0, 11),
  1749. RCAR_GP_PIN(3, 13), RCAR_GP_PIN(2, 0), RCAR_GP_PIN(2, 1),
  1750. RCAR_GP_PIN(2, 2),
  1751. RCAR_GP_PIN(2, 7), RCAR_GP_PIN(2, 8), RCAR_GP_PIN(2, 9),
  1752. RCAR_GP_PIN(2, 10), RCAR_GP_PIN(3, 8), RCAR_GP_PIN(3, 9),
  1753. RCAR_GP_PIN(3, 10), RCAR_GP_PIN(3, 12),
  1754. };
  1755. static const unsigned int avb_mii_mux[] = {
  1756. AVB_TXD0_MARK, AVB_TXD1_MARK, AVB_TXD2_MARK,
  1757. AVB_TXD3_MARK,
  1758. AVB_RXD0_MARK, AVB_RXD1_MARK, AVB_RXD2_MARK,
  1759. AVB_RXD3_MARK,
  1760. AVB_RX_ER_MARK, AVB_RX_CLK_MARK, AVB_RX_DV_MARK,
  1761. AVB_CRS_MARK, AVB_TX_EN_MARK, AVB_TX_ER_MARK,
  1762. AVB_TX_CLK_MARK, AVB_COL_MARK,
  1763. };
  1764. static const unsigned int avb_gmii_pins[] = {
  1765. RCAR_GP_PIN(0, 8), RCAR_GP_PIN(0, 9), RCAR_GP_PIN(0, 10),
  1766. RCAR_GP_PIN(0, 11), RCAR_GP_PIN(0, 12), RCAR_GP_PIN(0, 13),
  1767. RCAR_GP_PIN(0, 14), RCAR_GP_PIN(0, 15),
  1768. RCAR_GP_PIN(3, 13), RCAR_GP_PIN(2, 0), RCAR_GP_PIN(2, 1),
  1769. RCAR_GP_PIN(2, 2), RCAR_GP_PIN(2, 3), RCAR_GP_PIN(2, 4),
  1770. RCAR_GP_PIN(2, 5), RCAR_GP_PIN(2, 6),
  1771. RCAR_GP_PIN(2, 7), RCAR_GP_PIN(2, 8), RCAR_GP_PIN(2, 9),
  1772. RCAR_GP_PIN(2, 10), RCAR_GP_PIN(2, 13), RCAR_GP_PIN(2, 16),
  1773. RCAR_GP_PIN(3, 8), RCAR_GP_PIN(3, 9), RCAR_GP_PIN(3, 10),
  1774. RCAR_GP_PIN(3, 12),
  1775. };
  1776. static const unsigned int avb_gmii_mux[] = {
  1777. AVB_TXD0_MARK, AVB_TXD1_MARK, AVB_TXD2_MARK,
  1778. AVB_TXD3_MARK, AVB_TXD4_MARK, AVB_TXD5_MARK,
  1779. AVB_TXD6_MARK, AVB_TXD7_MARK,
  1780. AVB_RXD0_MARK, AVB_RXD1_MARK, AVB_RXD2_MARK,
  1781. AVB_RXD3_MARK, AVB_RXD4_MARK, AVB_RXD5_MARK,
  1782. AVB_RXD6_MARK, AVB_RXD7_MARK,
  1783. AVB_RX_ER_MARK, AVB_RX_CLK_MARK, AVB_RX_DV_MARK,
  1784. AVB_CRS_MARK, AVB_GTX_CLK_MARK, AVB_GTXREFCLK_MARK,
  1785. AVB_TX_EN_MARK, AVB_TX_ER_MARK, AVB_TX_CLK_MARK,
  1786. AVB_COL_MARK,
  1787. };
  1788. /* - CAN0 ----------------------------------------------------------------- */
  1789. static const unsigned int can0_data_pins[] = {
  1790. /* CAN0 RX */
  1791. RCAR_GP_PIN(1, 17),
  1792. /* CAN0 TX */
  1793. RCAR_GP_PIN(1, 19),
  1794. };
  1795. static const unsigned int can0_data_mux[] = {
  1796. CAN0_RX_MARK,
  1797. CAN0_TX_MARK,
  1798. };
  1799. static const unsigned int can0_data_b_pins[] = {
  1800. /* CAN0 RXB */
  1801. RCAR_GP_PIN(4, 5),
  1802. /* CAN0 TXB */
  1803. RCAR_GP_PIN(4, 4),
  1804. };
  1805. static const unsigned int can0_data_b_mux[] = {
  1806. CAN0_RX_B_MARK,
  1807. CAN0_TX_B_MARK,
  1808. };
  1809. static const unsigned int can0_data_c_pins[] = {
  1810. /* CAN0 RXC */
  1811. RCAR_GP_PIN(4, 26),
  1812. /* CAN0 TXC */
  1813. RCAR_GP_PIN(4, 23),
  1814. };
  1815. static const unsigned int can0_data_c_mux[] = {
  1816. CAN0_RX_C_MARK,
  1817. CAN0_TX_C_MARK,
  1818. };
  1819. static const unsigned int can0_data_d_pins[] = {
  1820. /* CAN0 RXD */
  1821. RCAR_GP_PIN(4, 26),
  1822. /* CAN0 TXD */
  1823. RCAR_GP_PIN(4, 18),
  1824. };
  1825. static const unsigned int can0_data_d_mux[] = {
  1826. CAN0_RX_D_MARK,
  1827. CAN0_TX_D_MARK,
  1828. };
  1829. /* - CAN1 ----------------------------------------------------------------- */
  1830. static const unsigned int can1_data_pins[] = {
  1831. /* CAN1 RX */
  1832. RCAR_GP_PIN(1, 22),
  1833. /* CAN1 TX */
  1834. RCAR_GP_PIN(1, 18),
  1835. };
  1836. static const unsigned int can1_data_mux[] = {
  1837. CAN1_RX_MARK,
  1838. CAN1_TX_MARK,
  1839. };
  1840. static const unsigned int can1_data_b_pins[] = {
  1841. /* CAN1 RXB */
  1842. RCAR_GP_PIN(4, 7),
  1843. /* CAN1 TXB */
  1844. RCAR_GP_PIN(4, 6),
  1845. };
  1846. static const unsigned int can1_data_b_mux[] = {
  1847. CAN1_RX_B_MARK,
  1848. CAN1_TX_B_MARK,
  1849. };
  1850. /* - CAN Clock -------------------------------------------------------------- */
  1851. static const unsigned int can_clk_pins[] = {
  1852. /* CLK */
  1853. RCAR_GP_PIN(1, 21),
  1854. };
  1855. static const unsigned int can_clk_mux[] = {
  1856. CAN_CLK_MARK,
  1857. };
  1858. static const unsigned int can_clk_b_pins[] = {
  1859. /* CLK */
  1860. RCAR_GP_PIN(4, 3),
  1861. };
  1862. static const unsigned int can_clk_b_mux[] = {
  1863. CAN_CLK_B_MARK,
  1864. };
  1865. /* - DU RGB ----------------------------------------------------------------- */
  1866. static const unsigned int du_rgb666_pins[] = {
  1867. /* R[7:2], G[7:2], B[7:2] */
  1868. RCAR_GP_PIN(4, 21), RCAR_GP_PIN(4, 20), RCAR_GP_PIN(4, 19),
  1869. RCAR_GP_PIN(4, 18), RCAR_GP_PIN(4, 17), RCAR_GP_PIN(4, 16),
  1870. RCAR_GP_PIN(5, 4), RCAR_GP_PIN(5, 15), RCAR_GP_PIN(5, 14),
  1871. RCAR_GP_PIN(5, 7), RCAR_GP_PIN(4, 30), RCAR_GP_PIN(4, 27),
  1872. RCAR_GP_PIN(5, 13), RCAR_GP_PIN(5, 12), RCAR_GP_PIN(5, 11),
  1873. RCAR_GP_PIN(5, 10), RCAR_GP_PIN(5, 9), RCAR_GP_PIN(5, 8),
  1874. };
  1875. static const unsigned int du_rgb666_mux[] = {
  1876. DU2_DR7_MARK, DU2_DR6_MARK, DU2_DR5_MARK, DU2_DR4_MARK,
  1877. DU2_DR3_MARK, DU2_DR2_MARK,
  1878. DU2_DG7_MARK, DU2_DG6_MARK, DU2_DG5_MARK, DU2_DG4_MARK,
  1879. DU2_DG3_MARK, DU2_DG2_MARK,
  1880. DU2_DB7_MARK, DU2_DB6_MARK, DU2_DB5_MARK, DU2_DB4_MARK,
  1881. DU2_DB3_MARK, DU2_DB2_MARK,
  1882. };
  1883. static const unsigned int du_rgb888_pins[] = {
  1884. /* R[7:0], G[7:0], B[7:0] */
  1885. RCAR_GP_PIN(4, 21), RCAR_GP_PIN(4, 20), RCAR_GP_PIN(4, 19),
  1886. RCAR_GP_PIN(4, 18), RCAR_GP_PIN(4, 17), RCAR_GP_PIN(4, 16),
  1887. RCAR_GP_PIN(4, 29), RCAR_GP_PIN(4, 28), RCAR_GP_PIN(5, 4),
  1888. RCAR_GP_PIN(5, 15), RCAR_GP_PIN(5, 14), RCAR_GP_PIN(5, 7),
  1889. RCAR_GP_PIN(4, 30), RCAR_GP_PIN(4, 27), RCAR_GP_PIN(5, 1),
  1890. RCAR_GP_PIN(4, 31), RCAR_GP_PIN(5, 13), RCAR_GP_PIN(5, 12),
  1891. RCAR_GP_PIN(5, 11), RCAR_GP_PIN(5, 10), RCAR_GP_PIN(5, 9),
  1892. RCAR_GP_PIN(5, 8), RCAR_GP_PIN(5, 6), RCAR_GP_PIN(5, 5),
  1893. };
  1894. static const unsigned int du_rgb888_mux[] = {
  1895. DU2_DR7_MARK, DU2_DR6_MARK, DU2_DR5_MARK, DU2_DR4_MARK,
  1896. DU2_DR3_MARK, DU2_DR2_MARK, DU2_DR1_MARK, DU2_DR0_MARK,
  1897. DU2_DG7_MARK, DU2_DG6_MARK, DU2_DG5_MARK, DU2_DG4_MARK,
  1898. DU2_DG3_MARK, DU2_DG2_MARK, DU2_DG1_MARK, DU2_DG0_MARK,
  1899. DU2_DB7_MARK, DU2_DB6_MARK, DU2_DB5_MARK, DU2_DB4_MARK,
  1900. DU2_DB3_MARK, DU2_DB2_MARK, DU2_DB1_MARK, DU2_DB0_MARK,
  1901. };
  1902. static const unsigned int du_clk_out_0_pins[] = {
  1903. /* CLKOUT */
  1904. RCAR_GP_PIN(5, 2),
  1905. };
  1906. static const unsigned int du_clk_out_0_mux[] = {
  1907. DU0_DOTCLKOUT_MARK
  1908. };
  1909. static const unsigned int du_clk_out_1_pins[] = {
  1910. /* CLKOUT */
  1911. RCAR_GP_PIN(5, 3),
  1912. };
  1913. static const unsigned int du_clk_out_1_mux[] = {
  1914. DU1_DOTCLKOUT_MARK
  1915. };
  1916. static const unsigned int du_sync_0_pins[] = {
  1917. /* VSYNC, HSYNC, DISP */
  1918. RCAR_GP_PIN(4, 15), RCAR_GP_PIN(4, 14), RCAR_GP_PIN(5, 0),
  1919. };
  1920. static const unsigned int du_sync_0_mux[] = {
  1921. DU2_EXVSYNC_DU2_VSYNC_MARK, DU2_EXHSYNC_DU2_HSYNC_MARK,
  1922. DU2_EXODDF_DU2_ODDF_DISP_CDE_MARK
  1923. };
  1924. static const unsigned int du_sync_1_pins[] = {
  1925. /* VSYNC, HSYNC, DISP */
  1926. RCAR_GP_PIN(4, 15), RCAR_GP_PIN(4, 14), RCAR_GP_PIN(5, 16),
  1927. };
  1928. static const unsigned int du_sync_1_mux[] = {
  1929. DU2_EXVSYNC_DU2_VSYNC_MARK, DU2_EXHSYNC_DU2_HSYNC_MARK,
  1930. DU2_DISP_MARK
  1931. };
  1932. static const unsigned int du_cde_pins[] = {
  1933. /* CDE */
  1934. RCAR_GP_PIN(5, 17),
  1935. };
  1936. static const unsigned int du_cde_mux[] = {
  1937. DU2_CDE_MARK,
  1938. };
  1939. /* - DU0 -------------------------------------------------------------------- */
  1940. static const unsigned int du0_clk_in_pins[] = {
  1941. /* CLKIN */
  1942. RCAR_GP_PIN(5, 26),
  1943. };
  1944. static const unsigned int du0_clk_in_mux[] = {
  1945. DU_DOTCLKIN0_MARK
  1946. };
  1947. /* - DU1 -------------------------------------------------------------------- */
  1948. static const unsigned int du1_clk_in_pins[] = {
  1949. /* CLKIN */
  1950. RCAR_GP_PIN(5, 27),
  1951. };
  1952. static const unsigned int du1_clk_in_mux[] = {
  1953. DU_DOTCLKIN1_MARK,
  1954. };
  1955. /* - DU2 -------------------------------------------------------------------- */
  1956. static const unsigned int du2_clk_in_pins[] = {
  1957. /* CLKIN */
  1958. RCAR_GP_PIN(5, 28),
  1959. };
  1960. static const unsigned int du2_clk_in_mux[] = {
  1961. DU_DOTCLKIN2_MARK,
  1962. };
  1963. /* - ETH -------------------------------------------------------------------- */
  1964. static const unsigned int eth_link_pins[] = {
  1965. /* LINK */
  1966. RCAR_GP_PIN(2, 22),
  1967. };
  1968. static const unsigned int eth_link_mux[] = {
  1969. ETH_LINK_MARK,
  1970. };
  1971. static const unsigned int eth_magic_pins[] = {
  1972. /* MAGIC */
  1973. RCAR_GP_PIN(2, 27),
  1974. };
  1975. static const unsigned int eth_magic_mux[] = {
  1976. ETH_MAGIC_MARK,
  1977. };
  1978. static const unsigned int eth_mdio_pins[] = {
  1979. /* MDC, MDIO */
  1980. RCAR_GP_PIN(2, 29), RCAR_GP_PIN(2, 24),
  1981. };
  1982. static const unsigned int eth_mdio_mux[] = {
  1983. ETH_MDC_MARK, ETH_MDIO_MARK,
  1984. };
  1985. static const unsigned int eth_rmii_pins[] = {
  1986. /* RXD[0:1], RX_ER, CRS_DV, TXD[0:1], TX_EN, REF_CLK */
  1987. RCAR_GP_PIN(2, 20), RCAR_GP_PIN(2, 21), RCAR_GP_PIN(2, 19),
  1988. RCAR_GP_PIN(2, 18), RCAR_GP_PIN(2, 28), RCAR_GP_PIN(2, 25),
  1989. RCAR_GP_PIN(2, 26), RCAR_GP_PIN(2, 23),
  1990. };
  1991. static const unsigned int eth_rmii_mux[] = {
  1992. ETH_RXD0_MARK, ETH_RXD1_MARK, ETH_RX_ER_MARK, ETH_CRS_DV_MARK,
  1993. ETH_TXD0_MARK, ETH_TXD1_MARK, ETH_TX_EN_MARK, ETH_REF_CLK_MARK,
  1994. };
  1995. /* - HSCIF0 ----------------------------------------------------------------- */
  1996. static const unsigned int hscif0_data_pins[] = {
  1997. /* RX, TX */
  1998. RCAR_GP_PIN(5, 8), RCAR_GP_PIN(5, 9),
  1999. };
  2000. static const unsigned int hscif0_data_mux[] = {
  2001. HRX0_MARK, HTX0_MARK,
  2002. };
  2003. static const unsigned int hscif0_clk_pins[] = {
  2004. /* SCK */
  2005. RCAR_GP_PIN(5, 7),
  2006. };
  2007. static const unsigned int hscif0_clk_mux[] = {
  2008. HSCK0_MARK,
  2009. };
  2010. static const unsigned int hscif0_ctrl_pins[] = {
  2011. /* RTS, CTS */
  2012. RCAR_GP_PIN(5, 11), RCAR_GP_PIN(5, 10),
  2013. };
  2014. static const unsigned int hscif0_ctrl_mux[] = {
  2015. HRTS0_N_MARK, HCTS0_N_MARK,
  2016. };
  2017. static const unsigned int hscif0_data_b_pins[] = {
  2018. /* RX, TX */
  2019. RCAR_GP_PIN(1, 23), RCAR_GP_PIN(1, 12),
  2020. };
  2021. static const unsigned int hscif0_data_b_mux[] = {
  2022. HRX0_B_MARK, HTX0_B_MARK,
  2023. };
  2024. static const unsigned int hscif0_ctrl_b_pins[] = {
  2025. /* RTS, CTS */
  2026. RCAR_GP_PIN(1, 29), RCAR_GP_PIN(1, 28),
  2027. };
  2028. static const unsigned int hscif0_ctrl_b_mux[] = {
  2029. HRTS0_N_B_MARK, HCTS0_N_B_MARK,
  2030. };
  2031. static const unsigned int hscif0_data_c_pins[] = {
  2032. /* RX, TX */
  2033. RCAR_GP_PIN(5, 13), RCAR_GP_PIN(5, 16),
  2034. };
  2035. static const unsigned int hscif0_data_c_mux[] = {
  2036. HRX0_C_MARK, HTX0_C_MARK,
  2037. };
  2038. static const unsigned int hscif0_ctrl_c_pins[] = {
  2039. /* RTS, CTS */
  2040. RCAR_GP_PIN(5, 3), RCAR_GP_PIN(5, 7),
  2041. };
  2042. static const unsigned int hscif0_ctrl_c_mux[] = {
  2043. HRTS0_N_C_MARK, HCTS0_N_C_MARK,
  2044. };
  2045. static const unsigned int hscif0_data_d_pins[] = {
  2046. /* RX, TX */
  2047. RCAR_GP_PIN(3, 20), RCAR_GP_PIN(3, 21),
  2048. };
  2049. static const unsigned int hscif0_data_d_mux[] = {
  2050. HRX0_D_MARK, HTX0_D_MARK,
  2051. };
  2052. static const unsigned int hscif0_ctrl_d_pins[] = {
  2053. /* RTS, CTS */
  2054. RCAR_GP_PIN(3, 23), RCAR_GP_PIN(3, 22),
  2055. };
  2056. static const unsigned int hscif0_ctrl_d_mux[] = {
  2057. HRTS0_N_D_MARK, HCTS0_N_D_MARK,
  2058. };
  2059. static const unsigned int hscif0_data_e_pins[] = {
  2060. /* RX, TX */
  2061. RCAR_GP_PIN(2, 21), RCAR_GP_PIN(2, 22),
  2062. };
  2063. static const unsigned int hscif0_data_e_mux[] = {
  2064. HRX0_E_MARK, HTX0_E_MARK,
  2065. };
  2066. static const unsigned int hscif0_ctrl_e_pins[] = {
  2067. /* RTS, CTS */
  2068. RCAR_GP_PIN(2, 24), RCAR_GP_PIN(2, 23),
  2069. };
  2070. static const unsigned int hscif0_ctrl_e_mux[] = {
  2071. HRTS0_N_E_MARK, HCTS0_N_E_MARK,
  2072. };
  2073. static const unsigned int hscif0_data_f_pins[] = {
  2074. /* RX, TX */
  2075. RCAR_GP_PIN(2, 23), RCAR_GP_PIN(2, 25),
  2076. };
  2077. static const unsigned int hscif0_data_f_mux[] = {
  2078. HRX0_F_MARK, HTX0_F_MARK,
  2079. };
  2080. static const unsigned int hscif0_ctrl_f_pins[] = {
  2081. /* RTS, CTS */
  2082. RCAR_GP_PIN(2, 26), RCAR_GP_PIN(2, 24),
  2083. };
  2084. static const unsigned int hscif0_ctrl_f_mux[] = {
  2085. HRTS0_N_F_MARK, HCTS0_N_F_MARK,
  2086. };
  2087. /* - HSCIF1 ----------------------------------------------------------------- */
  2088. static const unsigned int hscif1_data_pins[] = {
  2089. /* RX, TX */
  2090. RCAR_GP_PIN(4, 28), RCAR_GP_PIN(4, 29),
  2091. };
  2092. static const unsigned int hscif1_data_mux[] = {
  2093. HRX1_MARK, HTX1_MARK,
  2094. };
  2095. static const unsigned int hscif1_clk_pins[] = {
  2096. /* SCK */
  2097. RCAR_GP_PIN(4, 27),
  2098. };
  2099. static const unsigned int hscif1_clk_mux[] = {
  2100. HSCK1_MARK,
  2101. };
  2102. static const unsigned int hscif1_ctrl_pins[] = {
  2103. /* RTS, CTS */
  2104. RCAR_GP_PIN(4, 31), RCAR_GP_PIN(4, 30),
  2105. };
  2106. static const unsigned int hscif1_ctrl_mux[] = {
  2107. HRTS1_N_MARK, HCTS1_N_MARK,
  2108. };
  2109. static const unsigned int hscif1_data_b_pins[] = {
  2110. /* RX, TX */
  2111. RCAR_GP_PIN(1, 12), RCAR_GP_PIN(1, 18),
  2112. };
  2113. static const unsigned int hscif1_data_b_mux[] = {
  2114. HRX1_B_MARK, HTX1_B_MARK,
  2115. };
  2116. static const unsigned int hscif1_clk_b_pins[] = {
  2117. /* SCK */
  2118. RCAR_GP_PIN(1, 28),
  2119. };
  2120. static const unsigned int hscif1_clk_b_mux[] = {
  2121. HSCK1_B_MARK,
  2122. };
  2123. static const unsigned int hscif1_ctrl_b_pins[] = {
  2124. /* RTS, CTS */
  2125. RCAR_GP_PIN(1, 14), RCAR_GP_PIN(1, 13),
  2126. };
  2127. static const unsigned int hscif1_ctrl_b_mux[] = {
  2128. HRTS1_N_B_MARK, HCTS1_N_B_MARK,
  2129. };
  2130. /* - I2C0 ------------------------------------------------------------------- */
  2131. static const unsigned int i2c0_pins[] = {
  2132. /* SCL, SDA */
  2133. PIN_IIC0_SCL, PIN_IIC0_SDA,
  2134. };
  2135. static const unsigned int i2c0_mux[] = {
  2136. I2C0_SCL_MARK, I2C0_SDA_MARK,
  2137. };
  2138. /* - I2C1 ------------------------------------------------------------------- */
  2139. static const unsigned int i2c1_pins[] = {
  2140. /* SCL, SDA */
  2141. RCAR_GP_PIN(1, 16), RCAR_GP_PIN(1, 17),
  2142. };
  2143. static const unsigned int i2c1_mux[] = {
  2144. I2C1_SCL_MARK, I2C1_SDA_MARK,
  2145. };
  2146. static const unsigned int i2c1_b_pins[] = {
  2147. /* SCL, SDA */
  2148. RCAR_GP_PIN(3, 6), RCAR_GP_PIN(3, 7),
  2149. };
  2150. static const unsigned int i2c1_b_mux[] = {
  2151. I2C1_SCL_B_MARK, I2C1_SDA_B_MARK,
  2152. };
  2153. static const unsigned int i2c1_c_pins[] = {
  2154. /* SCL, SDA */
  2155. RCAR_GP_PIN(4, 30), RCAR_GP_PIN(4, 27),
  2156. };
  2157. static const unsigned int i2c1_c_mux[] = {
  2158. I2C1_SCL_C_MARK, I2C1_SDA_C_MARK,
  2159. };
  2160. /* - I2C2 ------------------------------------------------------------------- */
  2161. static const unsigned int i2c2_pins[] = {
  2162. /* SCL, SDA */
  2163. RCAR_GP_PIN(5, 5), RCAR_GP_PIN(5, 6),
  2164. };
  2165. static const unsigned int i2c2_mux[] = {
  2166. I2C2_SCL_MARK, I2C2_SDA_MARK,
  2167. };
  2168. static const unsigned int i2c2_b_pins[] = {
  2169. /* SCL, SDA */
  2170. RCAR_GP_PIN(4, 0), RCAR_GP_PIN(4, 1),
  2171. };
  2172. static const unsigned int i2c2_b_mux[] = {
  2173. I2C2_SCL_B_MARK, I2C2_SDA_B_MARK,
  2174. };
  2175. static const unsigned int i2c2_c_pins[] = {
  2176. /* SCL, SDA */
  2177. RCAR_GP_PIN(0, 6), RCAR_GP_PIN(0, 7),
  2178. };
  2179. static const unsigned int i2c2_c_mux[] = {
  2180. I2C2_SCL_C_MARK, I2C2_SDA_C_MARK,
  2181. };
  2182. static const unsigned int i2c2_d_pins[] = {
  2183. /* SCL, SDA */
  2184. RCAR_GP_PIN(3, 14), RCAR_GP_PIN(3, 15),
  2185. };
  2186. static const unsigned int i2c2_d_mux[] = {
  2187. I2C2_SCL_D_MARK, I2C2_SDA_D_MARK,
  2188. };
  2189. static const unsigned int i2c2_e_pins[] = {
  2190. /* SCL, SDA */
  2191. RCAR_GP_PIN(2, 18), RCAR_GP_PIN(2, 19),
  2192. };
  2193. static const unsigned int i2c2_e_mux[] = {
  2194. I2C2_SCL_E_MARK, I2C2_SDA_E_MARK,
  2195. };
  2196. /* - I2C3 ------------------------------------------------------------------- */
  2197. static const unsigned int i2c3_pins[] = {
  2198. /* SCL, SDA */
  2199. PIN_IIC3_SCL, PIN_IIC3_SDA,
  2200. };
  2201. static const unsigned int i2c3_mux[] = {
  2202. I2C3_SCL_MARK, I2C3_SDA_MARK,
  2203. };
  2204. /* - IIC0 (I2C4) ------------------------------------------------------------ */
  2205. static const unsigned int iic0_pins[] = {
  2206. /* SCL, SDA */
  2207. PIN_IIC0_SCL, PIN_IIC0_SDA,
  2208. };
  2209. static const unsigned int iic0_mux[] = {
  2210. IIC0_SCL_MARK, IIC0_SDA_MARK,
  2211. };
  2212. /* - IIC1 (I2C5) ------------------------------------------------------------ */
  2213. static const unsigned int iic1_pins[] = {
  2214. /* SCL, SDA */
  2215. RCAR_GP_PIN(1, 16), RCAR_GP_PIN(1, 17),
  2216. };
  2217. static const unsigned int iic1_mux[] = {
  2218. IIC1_SCL_MARK, IIC1_SDA_MARK,
  2219. };
  2220. static const unsigned int iic1_b_pins[] = {
  2221. /* SCL, SDA */
  2222. RCAR_GP_PIN(3, 6), RCAR_GP_PIN(3, 7),
  2223. };
  2224. static const unsigned int iic1_b_mux[] = {
  2225. IIC1_SCL_B_MARK, IIC1_SDA_B_MARK,
  2226. };
  2227. static const unsigned int iic1_c_pins[] = {
  2228. /* SCL, SDA */
  2229. RCAR_GP_PIN(4, 30), RCAR_GP_PIN(4, 27),
  2230. };
  2231. static const unsigned int iic1_c_mux[] = {
  2232. IIC1_SCL_C_MARK, IIC1_SDA_C_MARK,
  2233. };
  2234. /* - IIC2 (I2C6) ------------------------------------------------------------ */
  2235. static const unsigned int iic2_pins[] = {
  2236. /* SCL, SDA */
  2237. RCAR_GP_PIN(5, 5), RCAR_GP_PIN(5, 6),
  2238. };
  2239. static const unsigned int iic2_mux[] = {
  2240. IIC2_SCL_MARK, IIC2_SDA_MARK,
  2241. };
  2242. static const unsigned int iic2_b_pins[] = {
  2243. /* SCL, SDA */
  2244. RCAR_GP_PIN(4, 0), RCAR_GP_PIN(4, 1),
  2245. };
  2246. static const unsigned int iic2_b_mux[] = {
  2247. IIC2_SCL_B_MARK, IIC2_SDA_B_MARK,
  2248. };
  2249. static const unsigned int iic2_c_pins[] = {
  2250. /* SCL, SDA */
  2251. RCAR_GP_PIN(0, 6), RCAR_GP_PIN(0, 7),
  2252. };
  2253. static const unsigned int iic2_c_mux[] = {
  2254. IIC2_SCL_C_MARK, IIC2_SDA_C_MARK,
  2255. };
  2256. static const unsigned int iic2_d_pins[] = {
  2257. /* SCL, SDA */
  2258. RCAR_GP_PIN(3, 14), RCAR_GP_PIN(3, 15),
  2259. };
  2260. static const unsigned int iic2_d_mux[] = {
  2261. IIC2_SCL_D_MARK, IIC2_SDA_D_MARK,
  2262. };
  2263. static const unsigned int iic2_e_pins[] = {
  2264. /* SCL, SDA */
  2265. RCAR_GP_PIN(2, 18), RCAR_GP_PIN(2, 19),
  2266. };
  2267. static const unsigned int iic2_e_mux[] = {
  2268. IIC2_SCL_E_MARK, IIC2_SDA_E_MARK,
  2269. };
  2270. /* - IIC3 (I2C7) ------------------------------------------------------------ */
  2271. static const unsigned int iic3_pins[] = {
  2272. /* SCL, SDA */
  2273. PIN_IIC3_SCL, PIN_IIC3_SDA,
  2274. };
  2275. static const unsigned int iic3_mux[] = {
  2276. IIC3_SCL_MARK, IIC3_SDA_MARK,
  2277. };
  2278. /* - INTC ------------------------------------------------------------------- */
  2279. static const unsigned int intc_irq0_pins[] = {
  2280. /* IRQ */
  2281. RCAR_GP_PIN(1, 25),
  2282. };
  2283. static const unsigned int intc_irq0_mux[] = {
  2284. IRQ0_MARK,
  2285. };
  2286. static const unsigned int intc_irq1_pins[] = {
  2287. /* IRQ */
  2288. RCAR_GP_PIN(1, 27),
  2289. };
  2290. static const unsigned int intc_irq1_mux[] = {
  2291. IRQ1_MARK,
  2292. };
  2293. static const unsigned int intc_irq2_pins[] = {
  2294. /* IRQ */
  2295. RCAR_GP_PIN(1, 29),
  2296. };
  2297. static const unsigned int intc_irq2_mux[] = {
  2298. IRQ2_MARK,
  2299. };
  2300. static const unsigned int intc_irq3_pins[] = {
  2301. /* IRQ */
  2302. RCAR_GP_PIN(1, 23),
  2303. };
  2304. static const unsigned int intc_irq3_mux[] = {
  2305. IRQ3_MARK,
  2306. };
  2307. #ifdef CONFIG_PINCTRL_PFC_R8A7790
  2308. /* - MLB+ ------------------------------------------------------------------- */
  2309. static const unsigned int mlb_3pin_pins[] = {
  2310. RCAR_GP_PIN(4, 0), RCAR_GP_PIN(4, 1), RCAR_GP_PIN(4, 2),
  2311. };
  2312. static const unsigned int mlb_3pin_mux[] = {
  2313. MLB_CLK_MARK, MLB_SIG_MARK, MLB_DAT_MARK,
  2314. };
  2315. #endif /* CONFIG_PINCTRL_PFC_R8A7790 */
  2316. /* - MMCIF0 ----------------------------------------------------------------- */
  2317. static const unsigned int mmc0_data_pins[] = {
  2318. /* D[0:7] */
  2319. RCAR_GP_PIN(3, 18), RCAR_GP_PIN(3, 19),
  2320. RCAR_GP_PIN(3, 20), RCAR_GP_PIN(3, 21),
  2321. RCAR_GP_PIN(3, 22), RCAR_GP_PIN(3, 23),
  2322. RCAR_GP_PIN(3, 6), RCAR_GP_PIN(3, 7),
  2323. };
  2324. static const unsigned int mmc0_data_mux[] = {
  2325. MMC0_D0_MARK, MMC0_D1_MARK, MMC0_D2_MARK, MMC0_D3_MARK,
  2326. MMC0_D4_MARK, MMC0_D5_MARK, MMC0_D6_MARK, MMC0_D7_MARK,
  2327. };
  2328. static const unsigned int mmc0_ctrl_pins[] = {
  2329. /* CLK, CMD */
  2330. RCAR_GP_PIN(3, 16), RCAR_GP_PIN(3, 17),
  2331. };
  2332. static const unsigned int mmc0_ctrl_mux[] = {
  2333. MMC0_CLK_MARK, MMC0_CMD_MARK,
  2334. };
  2335. /* - MMCIF1 ----------------------------------------------------------------- */
  2336. static const unsigned int mmc1_data_pins[] = {
  2337. /* D[0:7] */
  2338. RCAR_GP_PIN(3, 26), RCAR_GP_PIN(3, 27),
  2339. RCAR_GP_PIN(3, 28), RCAR_GP_PIN(3, 29),
  2340. RCAR_GP_PIN(3, 30), RCAR_GP_PIN(3, 31),
  2341. RCAR_GP_PIN(3, 14), RCAR_GP_PIN(3, 15),
  2342. };
  2343. static const unsigned int mmc1_data_mux[] = {
  2344. MMC1_D0_MARK, MMC1_D1_MARK, MMC1_D2_MARK, MMC1_D3_MARK,
  2345. MMC1_D4_MARK, MMC1_D5_MARK, MMC1_D6_MARK, MMC1_D7_MARK,
  2346. };
  2347. static const unsigned int mmc1_ctrl_pins[] = {
  2348. /* CLK, CMD */
  2349. RCAR_GP_PIN(3, 24), RCAR_GP_PIN(3, 25),
  2350. };
  2351. static const unsigned int mmc1_ctrl_mux[] = {
  2352. MMC1_CLK_MARK, MMC1_CMD_MARK,
  2353. };
  2354. /* - MSIOF0 ----------------------------------------------------------------- */
  2355. static const unsigned int msiof0_clk_pins[] = {
  2356. /* SCK */
  2357. RCAR_GP_PIN(5, 12),
  2358. };
  2359. static const unsigned int msiof0_clk_mux[] = {
  2360. MSIOF0_SCK_MARK,
  2361. };
  2362. static const unsigned int msiof0_sync_pins[] = {
  2363. /* SYNC */
  2364. RCAR_GP_PIN(5, 13),
  2365. };
  2366. static const unsigned int msiof0_sync_mux[] = {
  2367. MSIOF0_SYNC_MARK,
  2368. };
  2369. static const unsigned int msiof0_ss1_pins[] = {
  2370. /* SS1 */
  2371. RCAR_GP_PIN(5, 14),
  2372. };
  2373. static const unsigned int msiof0_ss1_mux[] = {
  2374. MSIOF0_SS1_MARK,
  2375. };
  2376. static const unsigned int msiof0_ss2_pins[] = {
  2377. /* SS2 */
  2378. RCAR_GP_PIN(5, 16),
  2379. };
  2380. static const unsigned int msiof0_ss2_mux[] = {
  2381. MSIOF0_SS2_MARK,
  2382. };
  2383. static const unsigned int msiof0_rx_pins[] = {
  2384. /* RXD */
  2385. RCAR_GP_PIN(5, 17),
  2386. };
  2387. static const unsigned int msiof0_rx_mux[] = {
  2388. MSIOF0_RXD_MARK,
  2389. };
  2390. static const unsigned int msiof0_tx_pins[] = {
  2391. /* TXD */
  2392. RCAR_GP_PIN(5, 15),
  2393. };
  2394. static const unsigned int msiof0_tx_mux[] = {
  2395. MSIOF0_TXD_MARK,
  2396. };
  2397. static const unsigned int msiof0_clk_b_pins[] = {
  2398. /* SCK */
  2399. RCAR_GP_PIN(1, 23),
  2400. };
  2401. static const unsigned int msiof0_clk_b_mux[] = {
  2402. MSIOF0_SCK_B_MARK,
  2403. };
  2404. static const unsigned int msiof0_ss1_b_pins[] = {
  2405. /* SS1 */
  2406. RCAR_GP_PIN(1, 12),
  2407. };
  2408. static const unsigned int msiof0_ss1_b_mux[] = {
  2409. MSIOF0_SS1_B_MARK,
  2410. };
  2411. static const unsigned int msiof0_ss2_b_pins[] = {
  2412. /* SS2 */
  2413. RCAR_GP_PIN(1, 10),
  2414. };
  2415. static const unsigned int msiof0_ss2_b_mux[] = {
  2416. MSIOF0_SS2_B_MARK,
  2417. };
  2418. static const unsigned int msiof0_rx_b_pins[] = {
  2419. /* RXD */
  2420. RCAR_GP_PIN(1, 29),
  2421. };
  2422. static const unsigned int msiof0_rx_b_mux[] = {
  2423. MSIOF0_RXD_B_MARK,
  2424. };
  2425. static const unsigned int msiof0_tx_b_pins[] = {
  2426. /* TXD */
  2427. RCAR_GP_PIN(1, 28),
  2428. };
  2429. static const unsigned int msiof0_tx_b_mux[] = {
  2430. MSIOF0_TXD_B_MARK,
  2431. };
  2432. /* - MSIOF1 ----------------------------------------------------------------- */
  2433. static const unsigned int msiof1_clk_pins[] = {
  2434. /* SCK */
  2435. RCAR_GP_PIN(4, 8),
  2436. };
  2437. static const unsigned int msiof1_clk_mux[] = {
  2438. MSIOF1_SCK_MARK,
  2439. };
  2440. static const unsigned int msiof1_sync_pins[] = {
  2441. /* SYNC */
  2442. RCAR_GP_PIN(4, 9),
  2443. };
  2444. static const unsigned int msiof1_sync_mux[] = {
  2445. MSIOF1_SYNC_MARK,
  2446. };
  2447. static const unsigned int msiof1_ss1_pins[] = {
  2448. /* SS1 */
  2449. RCAR_GP_PIN(4, 10),
  2450. };
  2451. static const unsigned int msiof1_ss1_mux[] = {
  2452. MSIOF1_SS1_MARK,
  2453. };
  2454. static const unsigned int msiof1_ss2_pins[] = {
  2455. /* SS2 */
  2456. RCAR_GP_PIN(4, 11),
  2457. };
  2458. static const unsigned int msiof1_ss2_mux[] = {
  2459. MSIOF1_SS2_MARK,
  2460. };
  2461. static const unsigned int msiof1_rx_pins[] = {
  2462. /* RXD */
  2463. RCAR_GP_PIN(4, 13),
  2464. };
  2465. static const unsigned int msiof1_rx_mux[] = {
  2466. MSIOF1_RXD_MARK,
  2467. };
  2468. static const unsigned int msiof1_tx_pins[] = {
  2469. /* TXD */
  2470. RCAR_GP_PIN(4, 12),
  2471. };
  2472. static const unsigned int msiof1_tx_mux[] = {
  2473. MSIOF1_TXD_MARK,
  2474. };
  2475. static const unsigned int msiof1_clk_b_pins[] = {
  2476. /* SCK */
  2477. RCAR_GP_PIN(1, 16),
  2478. };
  2479. static const unsigned int msiof1_clk_b_mux[] = {
  2480. MSIOF1_SCK_B_MARK,
  2481. };
  2482. static const unsigned int msiof1_ss1_b_pins[] = {
  2483. /* SS1 */
  2484. RCAR_GP_PIN(0, 18),
  2485. };
  2486. static const unsigned int msiof1_ss1_b_mux[] = {
  2487. MSIOF1_SS1_B_MARK,
  2488. };
  2489. static const unsigned int msiof1_ss2_b_pins[] = {
  2490. /* SS2 */
  2491. RCAR_GP_PIN(0, 19),
  2492. };
  2493. static const unsigned int msiof1_ss2_b_mux[] = {
  2494. MSIOF1_SS2_B_MARK,
  2495. };
  2496. static const unsigned int msiof1_rx_b_pins[] = {
  2497. /* RXD */
  2498. RCAR_GP_PIN(1, 17),
  2499. };
  2500. static const unsigned int msiof1_rx_b_mux[] = {
  2501. MSIOF1_RXD_B_MARK,
  2502. };
  2503. static const unsigned int msiof1_tx_b_pins[] = {
  2504. /* TXD */
  2505. RCAR_GP_PIN(0, 20),
  2506. };
  2507. static const unsigned int msiof1_tx_b_mux[] = {
  2508. MSIOF1_TXD_B_MARK,
  2509. };
  2510. /* - MSIOF2 ----------------------------------------------------------------- */
  2511. static const unsigned int msiof2_clk_pins[] = {
  2512. /* SCK */
  2513. RCAR_GP_PIN(0, 27),
  2514. };
  2515. static const unsigned int msiof2_clk_mux[] = {
  2516. MSIOF2_SCK_MARK,
  2517. };
  2518. static const unsigned int msiof2_sync_pins[] = {
  2519. /* SYNC */
  2520. RCAR_GP_PIN(0, 26),
  2521. };
  2522. static const unsigned int msiof2_sync_mux[] = {
  2523. MSIOF2_SYNC_MARK,
  2524. };
  2525. static const unsigned int msiof2_ss1_pins[] = {
  2526. /* SS1 */
  2527. RCAR_GP_PIN(0, 30),
  2528. };
  2529. static const unsigned int msiof2_ss1_mux[] = {
  2530. MSIOF2_SS1_MARK,
  2531. };
  2532. static const unsigned int msiof2_ss2_pins[] = {
  2533. /* SS2 */
  2534. RCAR_GP_PIN(0, 31),
  2535. };
  2536. static const unsigned int msiof2_ss2_mux[] = {
  2537. MSIOF2_SS2_MARK,
  2538. };
  2539. static const unsigned int msiof2_rx_pins[] = {
  2540. /* RXD */
  2541. RCAR_GP_PIN(0, 29),
  2542. };
  2543. static const unsigned int msiof2_rx_mux[] = {
  2544. MSIOF2_RXD_MARK,
  2545. };
  2546. static const unsigned int msiof2_tx_pins[] = {
  2547. /* TXD */
  2548. RCAR_GP_PIN(0, 28),
  2549. };
  2550. static const unsigned int msiof2_tx_mux[] = {
  2551. MSIOF2_TXD_MARK,
  2552. };
  2553. /* - MSIOF3 ----------------------------------------------------------------- */
  2554. static const unsigned int msiof3_clk_pins[] = {
  2555. /* SCK */
  2556. RCAR_GP_PIN(5, 4),
  2557. };
  2558. static const unsigned int msiof3_clk_mux[] = {
  2559. MSIOF3_SCK_MARK,
  2560. };
  2561. static const unsigned int msiof3_sync_pins[] = {
  2562. /* SYNC */
  2563. RCAR_GP_PIN(4, 30),
  2564. };
  2565. static const unsigned int msiof3_sync_mux[] = {
  2566. MSIOF3_SYNC_MARK,
  2567. };
  2568. static const unsigned int msiof3_ss1_pins[] = {
  2569. /* SS1 */
  2570. RCAR_GP_PIN(4, 31),
  2571. };
  2572. static const unsigned int msiof3_ss1_mux[] = {
  2573. MSIOF3_SS1_MARK,
  2574. };
  2575. static const unsigned int msiof3_ss2_pins[] = {
  2576. /* SS2 */
  2577. RCAR_GP_PIN(4, 27),
  2578. };
  2579. static const unsigned int msiof3_ss2_mux[] = {
  2580. MSIOF3_SS2_MARK,
  2581. };
  2582. static const unsigned int msiof3_rx_pins[] = {
  2583. /* RXD */
  2584. RCAR_GP_PIN(5, 2),
  2585. };
  2586. static const unsigned int msiof3_rx_mux[] = {
  2587. MSIOF3_RXD_MARK,
  2588. };
  2589. static const unsigned int msiof3_tx_pins[] = {
  2590. /* TXD */
  2591. RCAR_GP_PIN(5, 3),
  2592. };
  2593. static const unsigned int msiof3_tx_mux[] = {
  2594. MSIOF3_TXD_MARK,
  2595. };
  2596. static const unsigned int msiof3_clk_b_pins[] = {
  2597. /* SCK */
  2598. RCAR_GP_PIN(0, 0),
  2599. };
  2600. static const unsigned int msiof3_clk_b_mux[] = {
  2601. MSIOF3_SCK_B_MARK,
  2602. };
  2603. static const unsigned int msiof3_sync_b_pins[] = {
  2604. /* SYNC */
  2605. RCAR_GP_PIN(0, 1),
  2606. };
  2607. static const unsigned int msiof3_sync_b_mux[] = {
  2608. MSIOF3_SYNC_B_MARK,
  2609. };
  2610. static const unsigned int msiof3_rx_b_pins[] = {
  2611. /* RXD */
  2612. RCAR_GP_PIN(0, 2),
  2613. };
  2614. static const unsigned int msiof3_rx_b_mux[] = {
  2615. MSIOF3_RXD_B_MARK,
  2616. };
  2617. static const unsigned int msiof3_tx_b_pins[] = {
  2618. /* TXD */
  2619. RCAR_GP_PIN(0, 3),
  2620. };
  2621. static const unsigned int msiof3_tx_b_mux[] = {
  2622. MSIOF3_TXD_B_MARK,
  2623. };
  2624. /* - PWM -------------------------------------------------------------------- */
  2625. static const unsigned int pwm0_pins[] = {
  2626. RCAR_GP_PIN(5, 29),
  2627. };
  2628. static const unsigned int pwm0_mux[] = {
  2629. PWM0_MARK,
  2630. };
  2631. static const unsigned int pwm0_b_pins[] = {
  2632. RCAR_GP_PIN(4, 30),
  2633. };
  2634. static const unsigned int pwm0_b_mux[] = {
  2635. PWM0_B_MARK,
  2636. };
  2637. static const unsigned int pwm1_pins[] = {
  2638. RCAR_GP_PIN(5, 30),
  2639. };
  2640. static const unsigned int pwm1_mux[] = {
  2641. PWM1_MARK,
  2642. };
  2643. static const unsigned int pwm1_b_pins[] = {
  2644. RCAR_GP_PIN(4, 31),
  2645. };
  2646. static const unsigned int pwm1_b_mux[] = {
  2647. PWM1_B_MARK,
  2648. };
  2649. static const unsigned int pwm2_pins[] = {
  2650. RCAR_GP_PIN(5, 31),
  2651. };
  2652. static const unsigned int pwm2_mux[] = {
  2653. PWM2_MARK,
  2654. };
  2655. static const unsigned int pwm3_pins[] = {
  2656. RCAR_GP_PIN(0, 16),
  2657. };
  2658. static const unsigned int pwm3_mux[] = {
  2659. PWM3_MARK,
  2660. };
  2661. static const unsigned int pwm4_pins[] = {
  2662. RCAR_GP_PIN(0, 17),
  2663. };
  2664. static const unsigned int pwm4_mux[] = {
  2665. PWM4_MARK,
  2666. };
  2667. static const unsigned int pwm5_pins[] = {
  2668. RCAR_GP_PIN(0, 18),
  2669. };
  2670. static const unsigned int pwm5_mux[] = {
  2671. PWM5_MARK,
  2672. };
  2673. static const unsigned int pwm6_pins[] = {
  2674. RCAR_GP_PIN(0, 19),
  2675. };
  2676. static const unsigned int pwm6_mux[] = {
  2677. PWM6_MARK,
  2678. };
  2679. /* - QSPI ------------------------------------------------------------------- */
  2680. static const unsigned int qspi_ctrl_pins[] = {
  2681. /* SPCLK, SSL */
  2682. RCAR_GP_PIN(1, 4), RCAR_GP_PIN(1, 9),
  2683. };
  2684. static const unsigned int qspi_ctrl_mux[] = {
  2685. SPCLK_MARK, SSL_MARK,
  2686. };
  2687. static const unsigned int qspi_data_pins[] = {
  2688. /* MOSI_IO0, MISO_IO1, IO2, IO3 */
  2689. RCAR_GP_PIN(1, 5), RCAR_GP_PIN(1, 6), RCAR_GP_PIN(1, 7),
  2690. RCAR_GP_PIN(1, 8),
  2691. };
  2692. static const unsigned int qspi_data_mux[] = {
  2693. MOSI_IO0_MARK, MISO_IO1_MARK, IO2_MARK, IO3_MARK,
  2694. };
  2695. /* - SCIF0 ------------------------------------------------------------------ */
  2696. static const unsigned int scif0_data_pins[] = {
  2697. /* RX, TX */
  2698. RCAR_GP_PIN(4, 28), RCAR_GP_PIN(4, 29),
  2699. };
  2700. static const unsigned int scif0_data_mux[] = {
  2701. RX0_MARK, TX0_MARK,
  2702. };
  2703. static const unsigned int scif0_clk_pins[] = {
  2704. /* SCK */
  2705. RCAR_GP_PIN(4, 27),
  2706. };
  2707. static const unsigned int scif0_clk_mux[] = {
  2708. SCK0_MARK,
  2709. };
  2710. static const unsigned int scif0_ctrl_pins[] = {
  2711. /* RTS, CTS */
  2712. RCAR_GP_PIN(4, 31), RCAR_GP_PIN(4, 30),
  2713. };
  2714. static const unsigned int scif0_ctrl_mux[] = {
  2715. RTS0_N_MARK, CTS0_N_MARK,
  2716. };
  2717. static const unsigned int scif0_data_b_pins[] = {
  2718. /* RX, TX */
  2719. RCAR_GP_PIN(0, 4), RCAR_GP_PIN(0, 5),
  2720. };
  2721. static const unsigned int scif0_data_b_mux[] = {
  2722. RX0_B_MARK, TX0_B_MARK,
  2723. };
  2724. /* - SCIF1 ------------------------------------------------------------------ */
  2725. static const unsigned int scif1_data_pins[] = {
  2726. /* RX, TX */
  2727. RCAR_GP_PIN(5, 0), RCAR_GP_PIN(5, 1),
  2728. };
  2729. static const unsigned int scif1_data_mux[] = {
  2730. RX1_MARK, TX1_MARK,
  2731. };
  2732. static const unsigned int scif1_clk_pins[] = {
  2733. /* SCK */
  2734. RCAR_GP_PIN(4, 20),
  2735. };
  2736. static const unsigned int scif1_clk_mux[] = {
  2737. SCK1_MARK,
  2738. };
  2739. static const unsigned int scif1_ctrl_pins[] = {
  2740. /* RTS, CTS */
  2741. RCAR_GP_PIN(5, 3), RCAR_GP_PIN(5, 2),
  2742. };
  2743. static const unsigned int scif1_ctrl_mux[] = {
  2744. RTS1_N_MARK, CTS1_N_MARK,
  2745. };
  2746. static const unsigned int scif1_data_b_pins[] = {
  2747. /* RX, TX */
  2748. RCAR_GP_PIN(0, 14), RCAR_GP_PIN(0, 15),
  2749. };
  2750. static const unsigned int scif1_data_b_mux[] = {
  2751. RX1_B_MARK, TX1_B_MARK,
  2752. };
  2753. static const unsigned int scif1_data_c_pins[] = {
  2754. /* RX, TX */
  2755. RCAR_GP_PIN(4, 1), RCAR_GP_PIN(4, 2),
  2756. };
  2757. static const unsigned int scif1_data_c_mux[] = {
  2758. RX1_C_MARK, TX1_C_MARK,
  2759. };
  2760. static const unsigned int scif1_data_d_pins[] = {
  2761. /* RX, TX */
  2762. RCAR_GP_PIN(3, 18), RCAR_GP_PIN(3, 19),
  2763. };
  2764. static const unsigned int scif1_data_d_mux[] = {
  2765. RX1_D_MARK, TX1_D_MARK,
  2766. };
  2767. static const unsigned int scif1_clk_d_pins[] = {
  2768. /* SCK */
  2769. RCAR_GP_PIN(3, 17),
  2770. };
  2771. static const unsigned int scif1_clk_d_mux[] = {
  2772. SCK1_D_MARK,
  2773. };
  2774. static const unsigned int scif1_data_e_pins[] = {
  2775. /* RX, TX */
  2776. RCAR_GP_PIN(2, 21), RCAR_GP_PIN(2, 22),
  2777. };
  2778. static const unsigned int scif1_data_e_mux[] = {
  2779. RX1_E_MARK, TX1_E_MARK,
  2780. };
  2781. static const unsigned int scif1_clk_e_pins[] = {
  2782. /* SCK */
  2783. RCAR_GP_PIN(2, 20),
  2784. };
  2785. static const unsigned int scif1_clk_e_mux[] = {
  2786. SCK1_E_MARK,
  2787. };
  2788. /* - SCIF2 ------------------------------------------------------------------ */
  2789. static const unsigned int scif2_data_pins[] = {
  2790. /* RX, TX */
  2791. RCAR_GP_PIN(5, 6), RCAR_GP_PIN(5, 5),
  2792. };
  2793. static const unsigned int scif2_data_mux[] = {
  2794. RX2_MARK, TX2_MARK,
  2795. };
  2796. static const unsigned int scif2_clk_pins[] = {
  2797. /* SCK */
  2798. RCAR_GP_PIN(5, 4),
  2799. };
  2800. static const unsigned int scif2_clk_mux[] = {
  2801. SCK2_MARK,
  2802. };
  2803. static const unsigned int scif2_data_b_pins[] = {
  2804. /* RX, TX */
  2805. RCAR_GP_PIN(0, 24), RCAR_GP_PIN(0, 25),
  2806. };
  2807. static const unsigned int scif2_data_b_mux[] = {
  2808. RX2_B_MARK, TX2_B_MARK,
  2809. };
  2810. /* - SCIFA0 ----------------------------------------------------------------- */
  2811. static const unsigned int scifa0_data_pins[] = {
  2812. /* RXD, TXD */
  2813. RCAR_GP_PIN(4, 28), RCAR_GP_PIN(4, 29),
  2814. };
  2815. static const unsigned int scifa0_data_mux[] = {
  2816. SCIFA0_RXD_MARK, SCIFA0_TXD_MARK,
  2817. };
  2818. static const unsigned int scifa0_clk_pins[] = {
  2819. /* SCK */
  2820. RCAR_GP_PIN(4, 27),
  2821. };
  2822. static const unsigned int scifa0_clk_mux[] = {
  2823. SCIFA0_SCK_MARK,
  2824. };
  2825. static const unsigned int scifa0_ctrl_pins[] = {
  2826. /* RTS, CTS */
  2827. RCAR_GP_PIN(4, 31), RCAR_GP_PIN(4, 30),
  2828. };
  2829. static const unsigned int scifa0_ctrl_mux[] = {
  2830. SCIFA0_RTS_N_MARK, SCIFA0_CTS_N_MARK,
  2831. };
  2832. static const unsigned int scifa0_data_b_pins[] = {
  2833. /* RXD, TXD */
  2834. RCAR_GP_PIN(1, 20), RCAR_GP_PIN(1, 21),
  2835. };
  2836. static const unsigned int scifa0_data_b_mux[] = {
  2837. SCIFA0_RXD_B_MARK, SCIFA0_TXD_B_MARK
  2838. };
  2839. static const unsigned int scifa0_clk_b_pins[] = {
  2840. /* SCK */
  2841. RCAR_GP_PIN(1, 19),
  2842. };
  2843. static const unsigned int scifa0_clk_b_mux[] = {
  2844. SCIFA0_SCK_B_MARK,
  2845. };
  2846. static const unsigned int scifa0_ctrl_b_pins[] = {
  2847. /* RTS, CTS */
  2848. RCAR_GP_PIN(1, 23), RCAR_GP_PIN(1, 22),
  2849. };
  2850. static const unsigned int scifa0_ctrl_b_mux[] = {
  2851. SCIFA0_RTS_N_B_MARK, SCIFA0_CTS_N_B_MARK,
  2852. };
  2853. /* - SCIFA1 ----------------------------------------------------------------- */
  2854. static const unsigned int scifa1_data_pins[] = {
  2855. /* RXD, TXD */
  2856. RCAR_GP_PIN(5, 0), RCAR_GP_PIN(5, 1),
  2857. };
  2858. static const unsigned int scifa1_data_mux[] = {
  2859. SCIFA1_RXD_MARK, SCIFA1_TXD_MARK,
  2860. };
  2861. static const unsigned int scifa1_clk_pins[] = {
  2862. /* SCK */
  2863. RCAR_GP_PIN(4, 20),
  2864. };
  2865. static const unsigned int scifa1_clk_mux[] = {
  2866. SCIFA1_SCK_MARK,
  2867. };
  2868. static const unsigned int scifa1_ctrl_pins[] = {
  2869. /* RTS, CTS */
  2870. RCAR_GP_PIN(5, 3), RCAR_GP_PIN(5, 2),
  2871. };
  2872. static const unsigned int scifa1_ctrl_mux[] = {
  2873. SCIFA1_RTS_N_MARK, SCIFA1_CTS_N_MARK,
  2874. };
  2875. static const unsigned int scifa1_data_b_pins[] = {
  2876. /* RXD, TXD */
  2877. RCAR_GP_PIN(0, 24), RCAR_GP_PIN(0, 21),
  2878. };
  2879. static const unsigned int scifa1_data_b_mux[] = {
  2880. SCIFA1_RXD_B_MARK, SCIFA1_TXD_B_MARK,
  2881. };
  2882. static const unsigned int scifa1_clk_b_pins[] = {
  2883. /* SCK */
  2884. RCAR_GP_PIN(0, 23),
  2885. };
  2886. static const unsigned int scifa1_clk_b_mux[] = {
  2887. SCIFA1_SCK_B_MARK,
  2888. };
  2889. static const unsigned int scifa1_ctrl_b_pins[] = {
  2890. /* RTS, CTS */
  2891. RCAR_GP_PIN(0, 22), RCAR_GP_PIN(0, 25),
  2892. };
  2893. static const unsigned int scifa1_ctrl_b_mux[] = {
  2894. SCIFA1_RTS_N_B_MARK, SCIFA1_CTS_N_B_MARK,
  2895. };
  2896. static const unsigned int scifa1_data_c_pins[] = {
  2897. /* RXD, TXD */
  2898. RCAR_GP_PIN(0, 9), RCAR_GP_PIN(0, 10),
  2899. };
  2900. static const unsigned int scifa1_data_c_mux[] = {
  2901. SCIFA1_RXD_C_MARK, SCIFA1_TXD_C_MARK,
  2902. };
  2903. static const unsigned int scifa1_clk_c_pins[] = {
  2904. /* SCK */
  2905. RCAR_GP_PIN(0, 8),
  2906. };
  2907. static const unsigned int scifa1_clk_c_mux[] = {
  2908. SCIFA1_SCK_C_MARK,
  2909. };
  2910. static const unsigned int scifa1_ctrl_c_pins[] = {
  2911. /* RTS, CTS */
  2912. RCAR_GP_PIN(0, 12), RCAR_GP_PIN(0, 11),
  2913. };
  2914. static const unsigned int scifa1_ctrl_c_mux[] = {
  2915. SCIFA1_RTS_N_C_MARK, SCIFA1_CTS_N_C_MARK,
  2916. };
  2917. static const unsigned int scifa1_data_d_pins[] = {
  2918. /* RXD, TXD */
  2919. RCAR_GP_PIN(2, 11), RCAR_GP_PIN(2, 12),
  2920. };
  2921. static const unsigned int scifa1_data_d_mux[] = {
  2922. SCIFA1_RXD_D_MARK, SCIFA1_TXD_D_MARK,
  2923. };
  2924. static const unsigned int scifa1_clk_d_pins[] = {
  2925. /* SCK */
  2926. RCAR_GP_PIN(2, 10),
  2927. };
  2928. static const unsigned int scifa1_clk_d_mux[] = {
  2929. SCIFA1_SCK_D_MARK,
  2930. };
  2931. static const unsigned int scifa1_ctrl_d_pins[] = {
  2932. /* RTS, CTS */
  2933. RCAR_GP_PIN(2, 14), RCAR_GP_PIN(2, 13),
  2934. };
  2935. static const unsigned int scifa1_ctrl_d_mux[] = {
  2936. SCIFA1_RTS_N_D_MARK, SCIFA1_CTS_N_D_MARK,
  2937. };
  2938. /* - SCIFA2 ----------------------------------------------------------------- */
  2939. static const unsigned int scifa2_data_pins[] = {
  2940. /* RXD, TXD */
  2941. RCAR_GP_PIN(5, 5), RCAR_GP_PIN(5, 6),
  2942. };
  2943. static const unsigned int scifa2_data_mux[] = {
  2944. SCIFA2_RXD_MARK, SCIFA2_TXD_MARK,
  2945. };
  2946. static const unsigned int scifa2_clk_pins[] = {
  2947. /* SCK */
  2948. RCAR_GP_PIN(5, 4),
  2949. };
  2950. static const unsigned int scifa2_clk_mux[] = {
  2951. SCIFA2_SCK_MARK,
  2952. };
  2953. static const unsigned int scifa2_ctrl_pins[] = {
  2954. /* RTS, CTS */
  2955. RCAR_GP_PIN(4, 22), RCAR_GP_PIN(4, 21),
  2956. };
  2957. static const unsigned int scifa2_ctrl_mux[] = {
  2958. SCIFA2_RTS_N_MARK, SCIFA2_CTS_N_MARK,
  2959. };
  2960. static const unsigned int scifa2_data_b_pins[] = {
  2961. /* RXD, TXD */
  2962. RCAR_GP_PIN(5, 13), RCAR_GP_PIN(5, 16),
  2963. };
  2964. static const unsigned int scifa2_data_b_mux[] = {
  2965. SCIFA2_RXD_B_MARK, SCIFA2_TXD_B_MARK,
  2966. };
  2967. static const unsigned int scifa2_data_c_pins[] = {
  2968. /* RXD, TXD */
  2969. RCAR_GP_PIN(5, 31), RCAR_GP_PIN(5, 30),
  2970. };
  2971. static const unsigned int scifa2_data_c_mux[] = {
  2972. SCIFA2_RXD_C_MARK, SCIFA2_TXD_C_MARK,
  2973. };
  2974. static const unsigned int scifa2_clk_c_pins[] = {
  2975. /* SCK */
  2976. RCAR_GP_PIN(5, 29),
  2977. };
  2978. static const unsigned int scifa2_clk_c_mux[] = {
  2979. SCIFA2_SCK_C_MARK,
  2980. };
  2981. /* - SCIFB0 ----------------------------------------------------------------- */
  2982. static const unsigned int scifb0_data_pins[] = {
  2983. /* RXD, TXD */
  2984. RCAR_GP_PIN(4, 9), RCAR_GP_PIN(4, 10),
  2985. };
  2986. static const unsigned int scifb0_data_mux[] = {
  2987. SCIFB0_RXD_MARK, SCIFB0_TXD_MARK,
  2988. };
  2989. static const unsigned int scifb0_clk_pins[] = {
  2990. /* SCK */
  2991. RCAR_GP_PIN(4, 8),
  2992. };
  2993. static const unsigned int scifb0_clk_mux[] = {
  2994. SCIFB0_SCK_MARK,
  2995. };
  2996. static const unsigned int scifb0_ctrl_pins[] = {
  2997. /* RTS, CTS */
  2998. RCAR_GP_PIN(4, 12), RCAR_GP_PIN(4, 11),
  2999. };
  3000. static const unsigned int scifb0_ctrl_mux[] = {
  3001. SCIFB0_RTS_N_MARK, SCIFB0_CTS_N_MARK,
  3002. };
  3003. static const unsigned int scifb0_data_b_pins[] = {
  3004. /* RXD, TXD */
  3005. RCAR_GP_PIN(3, 10), RCAR_GP_PIN(3, 11),
  3006. };
  3007. static const unsigned int scifb0_data_b_mux[] = {
  3008. SCIFB0_RXD_B_MARK, SCIFB0_TXD_B_MARK,
  3009. };
  3010. static const unsigned int scifb0_clk_b_pins[] = {
  3011. /* SCK */
  3012. RCAR_GP_PIN(3, 9),
  3013. };
  3014. static const unsigned int scifb0_clk_b_mux[] = {
  3015. SCIFB0_SCK_B_MARK,
  3016. };
  3017. static const unsigned int scifb0_ctrl_b_pins[] = {
  3018. /* RTS, CTS */
  3019. RCAR_GP_PIN(3, 13), RCAR_GP_PIN(3, 12),
  3020. };
  3021. static const unsigned int scifb0_ctrl_b_mux[] = {
  3022. SCIFB0_RTS_N_B_MARK, SCIFB0_CTS_N_B_MARK,
  3023. };
  3024. static const unsigned int scifb0_data_c_pins[] = {
  3025. /* RXD, TXD */
  3026. RCAR_GP_PIN(0, 4), RCAR_GP_PIN(0, 5),
  3027. };
  3028. static const unsigned int scifb0_data_c_mux[] = {
  3029. SCIFB0_RXD_C_MARK, SCIFB0_TXD_C_MARK,
  3030. };
  3031. /* - SCIFB1 ----------------------------------------------------------------- */
  3032. static const unsigned int scifb1_data_pins[] = {
  3033. /* RXD, TXD */
  3034. RCAR_GP_PIN(4, 15), RCAR_GP_PIN(4, 16),
  3035. };
  3036. static const unsigned int scifb1_data_mux[] = {
  3037. SCIFB1_RXD_MARK, SCIFB1_TXD_MARK,
  3038. };
  3039. static const unsigned int scifb1_clk_pins[] = {
  3040. /* SCK */
  3041. RCAR_GP_PIN(4, 14),
  3042. };
  3043. static const unsigned int scifb1_clk_mux[] = {
  3044. SCIFB1_SCK_MARK,
  3045. };
  3046. static const unsigned int scifb1_ctrl_pins[] = {
  3047. /* RTS, CTS */
  3048. RCAR_GP_PIN(4, 18), RCAR_GP_PIN(4, 17),
  3049. };
  3050. static const unsigned int scifb1_ctrl_mux[] = {
  3051. SCIFB1_RTS_N_MARK, SCIFB1_CTS_N_MARK,
  3052. };
  3053. static const unsigned int scifb1_data_b_pins[] = {
  3054. /* RXD, TXD */
  3055. RCAR_GP_PIN(3, 2), RCAR_GP_PIN(3, 3),
  3056. };
  3057. static const unsigned int scifb1_data_b_mux[] = {
  3058. SCIFB1_RXD_B_MARK, SCIFB1_TXD_B_MARK,
  3059. };
  3060. static const unsigned int scifb1_clk_b_pins[] = {
  3061. /* SCK */
  3062. RCAR_GP_PIN(3, 1),
  3063. };
  3064. static const unsigned int scifb1_clk_b_mux[] = {
  3065. SCIFB1_SCK_B_MARK,
  3066. };
  3067. static const unsigned int scifb1_ctrl_b_pins[] = {
  3068. /* RTS, CTS */
  3069. RCAR_GP_PIN(3, 5), RCAR_GP_PIN(3, 4),
  3070. };
  3071. static const unsigned int scifb1_ctrl_b_mux[] = {
  3072. SCIFB1_RTS_N_B_MARK, SCIFB1_CTS_N_B_MARK,
  3073. };
  3074. static const unsigned int scifb1_data_c_pins[] = {
  3075. /* RXD, TXD */
  3076. RCAR_GP_PIN(0, 14), RCAR_GP_PIN(0, 15),
  3077. };
  3078. static const unsigned int scifb1_data_c_mux[] = {
  3079. SCIFB1_RXD_C_MARK, SCIFB1_TXD_C_MARK,
  3080. };
  3081. static const unsigned int scifb1_data_d_pins[] = {
  3082. /* RXD, TXD */
  3083. RCAR_GP_PIN(4, 1), RCAR_GP_PIN(4, 2),
  3084. };
  3085. static const unsigned int scifb1_data_d_mux[] = {
  3086. SCIFB1_RXD_D_MARK, SCIFB1_TXD_D_MARK,
  3087. };
  3088. static const unsigned int scifb1_data_e_pins[] = {
  3089. /* RXD, TXD */
  3090. RCAR_GP_PIN(3, 18), RCAR_GP_PIN(3, 19),
  3091. };
  3092. static const unsigned int scifb1_data_e_mux[] = {
  3093. SCIFB1_RXD_E_MARK, SCIFB1_TXD_E_MARK,
  3094. };
  3095. static const unsigned int scifb1_clk_e_pins[] = {
  3096. /* SCK */
  3097. RCAR_GP_PIN(3, 17),
  3098. };
  3099. static const unsigned int scifb1_clk_e_mux[] = {
  3100. SCIFB1_SCK_E_MARK,
  3101. };
  3102. static const unsigned int scifb1_data_f_pins[] = {
  3103. /* RXD, TXD */
  3104. RCAR_GP_PIN(0, 4), RCAR_GP_PIN(0, 5),
  3105. };
  3106. static const unsigned int scifb1_data_f_mux[] = {
  3107. SCIFB1_RXD_F_MARK, SCIFB1_TXD_F_MARK,
  3108. };
  3109. static const unsigned int scifb1_data_g_pins[] = {
  3110. /* RXD, TXD */
  3111. RCAR_GP_PIN(2, 21), RCAR_GP_PIN(2, 22),
  3112. };
  3113. static const unsigned int scifb1_data_g_mux[] = {
  3114. SCIFB1_RXD_G_MARK, SCIFB1_TXD_G_MARK,
  3115. };
  3116. static const unsigned int scifb1_clk_g_pins[] = {
  3117. /* SCK */
  3118. RCAR_GP_PIN(2, 20),
  3119. };
  3120. static const unsigned int scifb1_clk_g_mux[] = {
  3121. SCIFB1_SCK_G_MARK,
  3122. };
  3123. /* - SCIFB2 ----------------------------------------------------------------- */
  3124. static const unsigned int scifb2_data_pins[] = {
  3125. /* RXD, TXD */
  3126. RCAR_GP_PIN(4, 22), RCAR_GP_PIN(4, 23),
  3127. };
  3128. static const unsigned int scifb2_data_mux[] = {
  3129. SCIFB2_RXD_MARK, SCIFB2_TXD_MARK,
  3130. };
  3131. static const unsigned int scifb2_clk_pins[] = {
  3132. /* SCK */
  3133. RCAR_GP_PIN(4, 21),
  3134. };
  3135. static const unsigned int scifb2_clk_mux[] = {
  3136. SCIFB2_SCK_MARK,
  3137. };
  3138. static const unsigned int scifb2_ctrl_pins[] = {
  3139. /* RTS, CTS */
  3140. RCAR_GP_PIN(4, 25), RCAR_GP_PIN(4, 24),
  3141. };
  3142. static const unsigned int scifb2_ctrl_mux[] = {
  3143. SCIFB2_RTS_N_MARK, SCIFB2_CTS_N_MARK,
  3144. };
  3145. static const unsigned int scifb2_data_b_pins[] = {
  3146. /* RXD, TXD */
  3147. RCAR_GP_PIN(0, 28), RCAR_GP_PIN(0, 30),
  3148. };
  3149. static const unsigned int scifb2_data_b_mux[] = {
  3150. SCIFB2_RXD_B_MARK, SCIFB2_TXD_B_MARK,
  3151. };
  3152. static const unsigned int scifb2_clk_b_pins[] = {
  3153. /* SCK */
  3154. RCAR_GP_PIN(0, 31),
  3155. };
  3156. static const unsigned int scifb2_clk_b_mux[] = {
  3157. SCIFB2_SCK_B_MARK,
  3158. };
  3159. static const unsigned int scifb2_ctrl_b_pins[] = {
  3160. /* RTS, CTS */
  3161. RCAR_GP_PIN(0, 29), RCAR_GP_PIN(0, 27),
  3162. };
  3163. static const unsigned int scifb2_ctrl_b_mux[] = {
  3164. SCIFB2_RTS_N_B_MARK, SCIFB2_CTS_N_B_MARK,
  3165. };
  3166. static const unsigned int scifb2_data_c_pins[] = {
  3167. /* RXD, TXD */
  3168. RCAR_GP_PIN(0, 24), RCAR_GP_PIN(0, 25),
  3169. };
  3170. static const unsigned int scifb2_data_c_mux[] = {
  3171. SCIFB2_RXD_C_MARK, SCIFB2_TXD_C_MARK,
  3172. };
  3173. /* - SCIF Clock ------------------------------------------------------------- */
  3174. static const unsigned int scif_clk_pins[] = {
  3175. /* SCIF_CLK */
  3176. RCAR_GP_PIN(4, 26),
  3177. };
  3178. static const unsigned int scif_clk_mux[] = {
  3179. SCIF_CLK_MARK,
  3180. };
  3181. static const unsigned int scif_clk_b_pins[] = {
  3182. /* SCIF_CLK */
  3183. RCAR_GP_PIN(5, 4),
  3184. };
  3185. static const unsigned int scif_clk_b_mux[] = {
  3186. SCIF_CLK_B_MARK,
  3187. };
  3188. /* - SDHI0 ------------------------------------------------------------------ */
  3189. static const unsigned int sdhi0_data_pins[] = {
  3190. /* D[0:3] */
  3191. RCAR_GP_PIN(3, 2), RCAR_GP_PIN(3, 3), RCAR_GP_PIN(3, 4), RCAR_GP_PIN(3, 5),
  3192. };
  3193. static const unsigned int sdhi0_data_mux[] = {
  3194. SD0_DAT0_MARK, SD0_DAT1_MARK, SD0_DAT2_MARK, SD0_DAT3_MARK,
  3195. };
  3196. static const unsigned int sdhi0_ctrl_pins[] = {
  3197. /* CLK, CMD */
  3198. RCAR_GP_PIN(3, 0), RCAR_GP_PIN(3, 1),
  3199. };
  3200. static const unsigned int sdhi0_ctrl_mux[] = {
  3201. SD0_CLK_MARK, SD0_CMD_MARK,
  3202. };
  3203. static const unsigned int sdhi0_cd_pins[] = {
  3204. /* CD */
  3205. RCAR_GP_PIN(3, 6),
  3206. };
  3207. static const unsigned int sdhi0_cd_mux[] = {
  3208. SD0_CD_MARK,
  3209. };
  3210. static const unsigned int sdhi0_wp_pins[] = {
  3211. /* WP */
  3212. RCAR_GP_PIN(3, 7),
  3213. };
  3214. static const unsigned int sdhi0_wp_mux[] = {
  3215. SD0_WP_MARK,
  3216. };
  3217. /* - SDHI1 ------------------------------------------------------------------ */
  3218. static const unsigned int sdhi1_data_pins[] = {
  3219. /* D[0:3] */
  3220. RCAR_GP_PIN(3, 10), RCAR_GP_PIN(3, 11), RCAR_GP_PIN(3, 12), RCAR_GP_PIN(3, 13),
  3221. };
  3222. static const unsigned int sdhi1_data_mux[] = {
  3223. SD1_DAT0_MARK, SD1_DAT1_MARK, SD1_DAT2_MARK, SD1_DAT3_MARK,
  3224. };
  3225. static const unsigned int sdhi1_ctrl_pins[] = {
  3226. /* CLK, CMD */
  3227. RCAR_GP_PIN(3, 8), RCAR_GP_PIN(3, 9),
  3228. };
  3229. static const unsigned int sdhi1_ctrl_mux[] = {
  3230. SD1_CLK_MARK, SD1_CMD_MARK,
  3231. };
  3232. static const unsigned int sdhi1_cd_pins[] = {
  3233. /* CD */
  3234. RCAR_GP_PIN(3, 14),
  3235. };
  3236. static const unsigned int sdhi1_cd_mux[] = {
  3237. SD1_CD_MARK,
  3238. };
  3239. static const unsigned int sdhi1_wp_pins[] = {
  3240. /* WP */
  3241. RCAR_GP_PIN(3, 15),
  3242. };
  3243. static const unsigned int sdhi1_wp_mux[] = {
  3244. SD1_WP_MARK,
  3245. };
  3246. /* - SDHI2 ------------------------------------------------------------------ */
  3247. static const unsigned int sdhi2_data_pins[] = {
  3248. /* D[0:3] */
  3249. RCAR_GP_PIN(3, 18), RCAR_GP_PIN(3, 19), RCAR_GP_PIN(3, 20), RCAR_GP_PIN(3, 21),
  3250. };
  3251. static const unsigned int sdhi2_data_mux[] = {
  3252. SD2_DAT0_MARK, SD2_DAT1_MARK, SD2_DAT2_MARK, SD2_DAT3_MARK,
  3253. };
  3254. static const unsigned int sdhi2_ctrl_pins[] = {
  3255. /* CLK, CMD */
  3256. RCAR_GP_PIN(3, 16), RCAR_GP_PIN(3, 17),
  3257. };
  3258. static const unsigned int sdhi2_ctrl_mux[] = {
  3259. SD2_CLK_MARK, SD2_CMD_MARK,
  3260. };
  3261. static const unsigned int sdhi2_cd_pins[] = {
  3262. /* CD */
  3263. RCAR_GP_PIN(3, 22),
  3264. };
  3265. static const unsigned int sdhi2_cd_mux[] = {
  3266. SD2_CD_MARK,
  3267. };
  3268. static const unsigned int sdhi2_wp_pins[] = {
  3269. /* WP */
  3270. RCAR_GP_PIN(3, 23),
  3271. };
  3272. static const unsigned int sdhi2_wp_mux[] = {
  3273. SD2_WP_MARK,
  3274. };
  3275. /* - SDHI3 ------------------------------------------------------------------ */
  3276. static const unsigned int sdhi3_data_pins[] = {
  3277. /* D[0:3] */
  3278. RCAR_GP_PIN(3, 26), RCAR_GP_PIN(3, 27), RCAR_GP_PIN(3, 28), RCAR_GP_PIN(3, 29),
  3279. };
  3280. static const unsigned int sdhi3_data_mux[] = {
  3281. SD3_DAT0_MARK, SD3_DAT1_MARK, SD3_DAT2_MARK, SD3_DAT3_MARK,
  3282. };
  3283. static const unsigned int sdhi3_ctrl_pins[] = {
  3284. /* CLK, CMD */
  3285. RCAR_GP_PIN(3, 24), RCAR_GP_PIN(3, 25),
  3286. };
  3287. static const unsigned int sdhi3_ctrl_mux[] = {
  3288. SD3_CLK_MARK, SD3_CMD_MARK,
  3289. };
  3290. static const unsigned int sdhi3_cd_pins[] = {
  3291. /* CD */
  3292. RCAR_GP_PIN(3, 30),
  3293. };
  3294. static const unsigned int sdhi3_cd_mux[] = {
  3295. SD3_CD_MARK,
  3296. };
  3297. static const unsigned int sdhi3_wp_pins[] = {
  3298. /* WP */
  3299. RCAR_GP_PIN(3, 31),
  3300. };
  3301. static const unsigned int sdhi3_wp_mux[] = {
  3302. SD3_WP_MARK,
  3303. };
  3304. /* - SSI -------------------------------------------------------------------- */
  3305. static const unsigned int ssi0_data_pins[] = {
  3306. /* SDATA0 */
  3307. RCAR_GP_PIN(4, 5),
  3308. };
  3309. static const unsigned int ssi0_data_mux[] = {
  3310. SSI_SDATA0_MARK,
  3311. };
  3312. static const unsigned int ssi0129_ctrl_pins[] = {
  3313. /* SCK, WS */
  3314. RCAR_GP_PIN(4, 3), RCAR_GP_PIN(4, 4),
  3315. };
  3316. static const unsigned int ssi0129_ctrl_mux[] = {
  3317. SSI_SCK0129_MARK, SSI_WS0129_MARK,
  3318. };
  3319. static const unsigned int ssi1_data_pins[] = {
  3320. /* SDATA1 */
  3321. RCAR_GP_PIN(4, 6),
  3322. };
  3323. static const unsigned int ssi1_data_mux[] = {
  3324. SSI_SDATA1_MARK,
  3325. };
  3326. static const unsigned int ssi1_ctrl_pins[] = {
  3327. /* SCK, WS */
  3328. RCAR_GP_PIN(4, 7), RCAR_GP_PIN(4, 24),
  3329. };
  3330. static const unsigned int ssi1_ctrl_mux[] = {
  3331. SSI_SCK1_MARK, SSI_WS1_MARK,
  3332. };
  3333. static const unsigned int ssi2_data_pins[] = {
  3334. /* SDATA2 */
  3335. RCAR_GP_PIN(4, 7),
  3336. };
  3337. static const unsigned int ssi2_data_mux[] = {
  3338. SSI_SDATA2_MARK,
  3339. };
  3340. static const unsigned int ssi2_ctrl_pins[] = {
  3341. /* SCK, WS */
  3342. RCAR_GP_PIN(5, 13), RCAR_GP_PIN(5, 17),
  3343. };
  3344. static const unsigned int ssi2_ctrl_mux[] = {
  3345. SSI_SCK2_MARK, SSI_WS2_MARK,
  3346. };
  3347. static const unsigned int ssi3_data_pins[] = {
  3348. /* SDATA3 */
  3349. RCAR_GP_PIN(4, 10),
  3350. };
  3351. static const unsigned int ssi3_data_mux[] = {
  3352. SSI_SDATA3_MARK
  3353. };
  3354. static const unsigned int ssi34_ctrl_pins[] = {
  3355. /* SCK, WS */
  3356. RCAR_GP_PIN(4, 8), RCAR_GP_PIN(4, 9),
  3357. };
  3358. static const unsigned int ssi34_ctrl_mux[] = {
  3359. SSI_SCK34_MARK, SSI_WS34_MARK,
  3360. };
  3361. static const unsigned int ssi4_data_pins[] = {
  3362. /* SDATA4 */
  3363. RCAR_GP_PIN(4, 13),
  3364. };
  3365. static const unsigned int ssi4_data_mux[] = {
  3366. SSI_SDATA4_MARK,
  3367. };
  3368. static const unsigned int ssi4_ctrl_pins[] = {
  3369. /* SCK, WS */
  3370. RCAR_GP_PIN(4, 11), RCAR_GP_PIN(4, 12),
  3371. };
  3372. static const unsigned int ssi4_ctrl_mux[] = {
  3373. SSI_SCK4_MARK, SSI_WS4_MARK,
  3374. };
  3375. static const unsigned int ssi5_pins[] = {
  3376. /* SDATA5, SCK, WS */
  3377. RCAR_GP_PIN(4, 16), RCAR_GP_PIN(4, 14), RCAR_GP_PIN(4, 15),
  3378. };
  3379. static const unsigned int ssi5_mux[] = {
  3380. SSI_SDATA5_MARK, SSI_SCK5_MARK, SSI_WS5_MARK,
  3381. };
  3382. static const unsigned int ssi5_b_pins[] = {
  3383. /* SDATA5, SCK, WS */
  3384. RCAR_GP_PIN(0, 26), RCAR_GP_PIN(0, 24), RCAR_GP_PIN(0, 25),
  3385. };
  3386. static const unsigned int ssi5_b_mux[] = {
  3387. SSI_SDATA5_B_MARK, SSI_SCK5_B_MARK, SSI_WS5_B_MARK
  3388. };
  3389. static const unsigned int ssi5_c_pins[] = {
  3390. /* SDATA5, SCK, WS */
  3391. RCAR_GP_PIN(4, 24), RCAR_GP_PIN(4, 11), RCAR_GP_PIN(4, 12),
  3392. };
  3393. static const unsigned int ssi5_c_mux[] = {
  3394. SSI_SDATA5_C_MARK, SSI_SCK5_C_MARK, SSI_WS5_C_MARK,
  3395. };
  3396. static const unsigned int ssi6_pins[] = {
  3397. /* SDATA6, SCK, WS */
  3398. RCAR_GP_PIN(4, 19), RCAR_GP_PIN(4, 17), RCAR_GP_PIN(4, 18),
  3399. };
  3400. static const unsigned int ssi6_mux[] = {
  3401. SSI_SDATA6_MARK, SSI_SCK6_MARK, SSI_WS6_MARK,
  3402. };
  3403. static const unsigned int ssi6_b_pins[] = {
  3404. /* SDATA6, SCK, WS */
  3405. RCAR_GP_PIN(1, 29), RCAR_GP_PIN(1, 25), RCAR_GP_PIN(1, 27),
  3406. };
  3407. static const unsigned int ssi6_b_mux[] = {
  3408. SSI_SDATA6_B_MARK, SSI_SCK6_B_MARK, SSI_WS6_B_MARK,
  3409. };
  3410. static const unsigned int ssi7_data_pins[] = {
  3411. /* SDATA7 */
  3412. RCAR_GP_PIN(4, 22),
  3413. };
  3414. static const unsigned int ssi7_data_mux[] = {
  3415. SSI_SDATA7_MARK,
  3416. };
  3417. static const unsigned int ssi7_b_data_pins[] = {
  3418. /* SDATA7 */
  3419. RCAR_GP_PIN(4, 22),
  3420. };
  3421. static const unsigned int ssi7_b_data_mux[] = {
  3422. SSI_SDATA7_B_MARK,
  3423. };
  3424. static const unsigned int ssi7_c_data_pins[] = {
  3425. /* SDATA7 */
  3426. RCAR_GP_PIN(1, 26),
  3427. };
  3428. static const unsigned int ssi7_c_data_mux[] = {
  3429. SSI_SDATA7_C_MARK,
  3430. };
  3431. static const unsigned int ssi78_ctrl_pins[] = {
  3432. /* SCK, WS */
  3433. RCAR_GP_PIN(4, 20), RCAR_GP_PIN(4, 21),
  3434. };
  3435. static const unsigned int ssi78_ctrl_mux[] = {
  3436. SSI_SCK78_MARK, SSI_WS78_MARK,
  3437. };
  3438. static const unsigned int ssi78_b_ctrl_pins[] = {
  3439. /* SCK, WS */
  3440. RCAR_GP_PIN(1, 26), RCAR_GP_PIN(1, 24),
  3441. };
  3442. static const unsigned int ssi78_b_ctrl_mux[] = {
  3443. SSI_SCK78_B_MARK, SSI_WS78_B_MARK,
  3444. };
  3445. static const unsigned int ssi78_c_ctrl_pins[] = {
  3446. /* SCK, WS */
  3447. RCAR_GP_PIN(1, 24), RCAR_GP_PIN(1, 25),
  3448. };
  3449. static const unsigned int ssi78_c_ctrl_mux[] = {
  3450. SSI_SCK78_C_MARK, SSI_WS78_C_MARK,
  3451. };
  3452. static const unsigned int ssi8_data_pins[] = {
  3453. /* SDATA8 */
  3454. RCAR_GP_PIN(4, 23),
  3455. };
  3456. static const unsigned int ssi8_data_mux[] = {
  3457. SSI_SDATA8_MARK,
  3458. };
  3459. static const unsigned int ssi8_b_data_pins[] = {
  3460. /* SDATA8 */
  3461. RCAR_GP_PIN(4, 23),
  3462. };
  3463. static const unsigned int ssi8_b_data_mux[] = {
  3464. SSI_SDATA8_B_MARK,
  3465. };
  3466. static const unsigned int ssi8_c_data_pins[] = {
  3467. /* SDATA8 */
  3468. RCAR_GP_PIN(1, 27),
  3469. };
  3470. static const unsigned int ssi8_c_data_mux[] = {
  3471. SSI_SDATA8_C_MARK,
  3472. };
  3473. static const unsigned int ssi9_data_pins[] = {
  3474. /* SDATA9 */
  3475. RCAR_GP_PIN(4, 24),
  3476. };
  3477. static const unsigned int ssi9_data_mux[] = {
  3478. SSI_SDATA9_MARK,
  3479. };
  3480. static const unsigned int ssi9_ctrl_pins[] = {
  3481. /* SCK, WS */
  3482. RCAR_GP_PIN(5, 10), RCAR_GP_PIN(5, 11),
  3483. };
  3484. static const unsigned int ssi9_ctrl_mux[] = {
  3485. SSI_SCK9_MARK, SSI_WS9_MARK,
  3486. };
  3487. /* - TPU0 ------------------------------------------------------------------- */
  3488. static const unsigned int tpu0_to0_pins[] = {
  3489. /* TO */
  3490. RCAR_GP_PIN(0, 20),
  3491. };
  3492. static const unsigned int tpu0_to0_mux[] = {
  3493. TPU0TO0_MARK,
  3494. };
  3495. static const unsigned int tpu0_to1_pins[] = {
  3496. /* TO */
  3497. RCAR_GP_PIN(0, 21),
  3498. };
  3499. static const unsigned int tpu0_to1_mux[] = {
  3500. TPU0TO1_MARK,
  3501. };
  3502. static const unsigned int tpu0_to2_pins[] = {
  3503. /* TO */
  3504. RCAR_GP_PIN(0, 22),
  3505. };
  3506. static const unsigned int tpu0_to2_mux[] = {
  3507. TPU0TO2_MARK,
  3508. };
  3509. static const unsigned int tpu0_to3_pins[] = {
  3510. /* TO */
  3511. RCAR_GP_PIN(0, 23),
  3512. };
  3513. static const unsigned int tpu0_to3_mux[] = {
  3514. TPU0TO3_MARK,
  3515. };
  3516. /* - USB0 ------------------------------------------------------------------- */
  3517. static const unsigned int usb0_pins[] = {
  3518. /* OVC/VBUS, PWEN */
  3519. RCAR_GP_PIN(5, 19), RCAR_GP_PIN(5, 18),
  3520. };
  3521. static const unsigned int usb0_mux[] = {
  3522. USB0_OVC_VBUS_MARK, USB0_PWEN_MARK,
  3523. };
  3524. /* - USB1 ------------------------------------------------------------------- */
  3525. static const unsigned int usb1_pins[] = {
  3526. /* PWEN, OVC */
  3527. RCAR_GP_PIN(5, 20), RCAR_GP_PIN(5, 21),
  3528. };
  3529. static const unsigned int usb1_mux[] = {
  3530. USB1_PWEN_MARK, USB1_OVC_MARK,
  3531. };
  3532. /* - USB2 ------------------------------------------------------------------- */
  3533. static const unsigned int usb2_pins[] = {
  3534. /* PWEN, OVC */
  3535. RCAR_GP_PIN(5, 22), RCAR_GP_PIN(5, 23),
  3536. };
  3537. static const unsigned int usb2_mux[] = {
  3538. USB2_PWEN_MARK, USB2_OVC_MARK,
  3539. };
  3540. /* - VIN0 ------------------------------------------------------------------- */
  3541. static const unsigned int vin0_data_pins[] = {
  3542. /* B */
  3543. RCAR_GP_PIN(2, 1), RCAR_GP_PIN(2, 2),
  3544. RCAR_GP_PIN(2, 3), RCAR_GP_PIN(2, 4),
  3545. RCAR_GP_PIN(2, 5), RCAR_GP_PIN(2, 6),
  3546. RCAR_GP_PIN(2, 7), RCAR_GP_PIN(2, 8),
  3547. /* G */
  3548. RCAR_GP_PIN(0, 8), RCAR_GP_PIN(0, 9),
  3549. RCAR_GP_PIN(0, 10), RCAR_GP_PIN(0, 11),
  3550. RCAR_GP_PIN(0, 0), RCAR_GP_PIN(0, 1),
  3551. RCAR_GP_PIN(0, 2), RCAR_GP_PIN(0, 3),
  3552. /* R */
  3553. RCAR_GP_PIN(0, 4), RCAR_GP_PIN(0, 5),
  3554. RCAR_GP_PIN(0, 6), RCAR_GP_PIN(0, 7),
  3555. RCAR_GP_PIN(0, 24), RCAR_GP_PIN(0, 25),
  3556. RCAR_GP_PIN(0, 26), RCAR_GP_PIN(1, 11),
  3557. };
  3558. static const unsigned int vin0_data_mux[] = {
  3559. /* B */
  3560. VI0_DATA0_VI0_B0_MARK, VI0_DATA1_VI0_B1_MARK,
  3561. VI0_DATA2_VI0_B2_MARK, VI0_DATA3_VI0_B3_MARK,
  3562. VI0_DATA4_VI0_B4_MARK, VI0_DATA5_VI0_B5_MARK,
  3563. VI0_DATA6_VI0_B6_MARK, VI0_DATA7_VI0_B7_MARK,
  3564. /* G */
  3565. VI0_G0_MARK, VI0_G1_MARK,
  3566. VI0_G2_MARK, VI0_G3_MARK,
  3567. VI0_G4_MARK, VI0_G5_MARK,
  3568. VI0_G6_MARK, VI0_G7_MARK,
  3569. /* R */
  3570. VI0_R0_MARK, VI0_R1_MARK,
  3571. VI0_R2_MARK, VI0_R3_MARK,
  3572. VI0_R4_MARK, VI0_R5_MARK,
  3573. VI0_R6_MARK, VI0_R7_MARK,
  3574. };
  3575. static const unsigned int vin0_data18_pins[] = {
  3576. /* B */
  3577. RCAR_GP_PIN(2, 3), RCAR_GP_PIN(2, 4),
  3578. RCAR_GP_PIN(2, 5), RCAR_GP_PIN(2, 6),
  3579. RCAR_GP_PIN(2, 7), RCAR_GP_PIN(2, 8),
  3580. /* G */
  3581. RCAR_GP_PIN(0, 10), RCAR_GP_PIN(0, 11),
  3582. RCAR_GP_PIN(0, 0), RCAR_GP_PIN(0, 1),
  3583. RCAR_GP_PIN(0, 2), RCAR_GP_PIN(0, 3),
  3584. /* R */
  3585. RCAR_GP_PIN(0, 6), RCAR_GP_PIN(0, 7),
  3586. RCAR_GP_PIN(0, 24), RCAR_GP_PIN(0, 25),
  3587. RCAR_GP_PIN(0, 26), RCAR_GP_PIN(1, 11),
  3588. };
  3589. static const unsigned int vin0_data18_mux[] = {
  3590. /* B */
  3591. VI0_DATA2_VI0_B2_MARK, VI0_DATA3_VI0_B3_MARK,
  3592. VI0_DATA4_VI0_B4_MARK, VI0_DATA5_VI0_B5_MARK,
  3593. VI0_DATA6_VI0_B6_MARK, VI0_DATA7_VI0_B7_MARK,
  3594. /* G */
  3595. VI0_G2_MARK, VI0_G3_MARK,
  3596. VI0_G4_MARK, VI0_G5_MARK,
  3597. VI0_G6_MARK, VI0_G7_MARK,
  3598. /* R */
  3599. VI0_R2_MARK, VI0_R3_MARK,
  3600. VI0_R4_MARK, VI0_R5_MARK,
  3601. VI0_R6_MARK, VI0_R7_MARK,
  3602. };
  3603. static const unsigned int vin0_sync_pins[] = {
  3604. RCAR_GP_PIN(0, 12), /* HSYNC */
  3605. RCAR_GP_PIN(0, 13), /* VSYNC */
  3606. };
  3607. static const unsigned int vin0_sync_mux[] = {
  3608. VI0_HSYNC_N_MARK,
  3609. VI0_VSYNC_N_MARK,
  3610. };
  3611. static const unsigned int vin0_field_pins[] = {
  3612. RCAR_GP_PIN(0, 15),
  3613. };
  3614. static const unsigned int vin0_field_mux[] = {
  3615. VI0_FIELD_MARK,
  3616. };
  3617. static const unsigned int vin0_clkenb_pins[] = {
  3618. RCAR_GP_PIN(0, 14),
  3619. };
  3620. static const unsigned int vin0_clkenb_mux[] = {
  3621. VI0_CLKENB_MARK,
  3622. };
  3623. static const unsigned int vin0_clk_pins[] = {
  3624. RCAR_GP_PIN(2, 0),
  3625. };
  3626. static const unsigned int vin0_clk_mux[] = {
  3627. VI0_CLK_MARK,
  3628. };
  3629. /* - VIN1 ------------------------------------------------------------------- */
  3630. static const unsigned int vin1_data_pins[] = {
  3631. /* B */
  3632. RCAR_GP_PIN(2, 10), RCAR_GP_PIN(2, 11),
  3633. RCAR_GP_PIN(2, 12), RCAR_GP_PIN(2, 13),
  3634. RCAR_GP_PIN(2, 14), RCAR_GP_PIN(2, 15),
  3635. RCAR_GP_PIN(2, 16), RCAR_GP_PIN(2, 17),
  3636. /* G */
  3637. RCAR_GP_PIN(1, 14), RCAR_GP_PIN(1, 15),
  3638. RCAR_GP_PIN(1, 17), RCAR_GP_PIN(1, 20),
  3639. RCAR_GP_PIN(1, 22), RCAR_GP_PIN(1, 12),
  3640. RCAR_GP_PIN(1, 9), RCAR_GP_PIN(1, 7),
  3641. /* R */
  3642. RCAR_GP_PIN(0, 27), RCAR_GP_PIN(0, 28),
  3643. RCAR_GP_PIN(0, 29), RCAR_GP_PIN(1, 4),
  3644. RCAR_GP_PIN(1, 5), RCAR_GP_PIN(1, 6),
  3645. RCAR_GP_PIN(1, 10), RCAR_GP_PIN(1, 8),
  3646. };
  3647. static const unsigned int vin1_data_mux[] = {
  3648. /* B */
  3649. VI1_DATA0_VI1_B0_MARK, VI1_DATA1_VI1_B1_MARK,
  3650. VI1_DATA2_VI1_B2_MARK, VI1_DATA3_VI1_B3_MARK,
  3651. VI1_DATA4_VI1_B4_MARK, VI1_DATA5_VI1_B5_MARK,
  3652. VI1_DATA6_VI1_B6_MARK, VI1_DATA7_VI1_B7_MARK,
  3653. /* G */
  3654. VI1_G0_MARK, VI1_G1_MARK,
  3655. VI1_G2_MARK, VI1_G3_MARK,
  3656. VI1_G4_MARK, VI1_G5_MARK,
  3657. VI1_G6_MARK, VI1_G7_MARK,
  3658. /* R */
  3659. VI1_R0_MARK, VI1_R1_MARK,
  3660. VI1_R2_MARK, VI1_R3_MARK,
  3661. VI1_R4_MARK, VI1_R5_MARK,
  3662. VI1_R6_MARK, VI1_R7_MARK,
  3663. };
  3664. static const unsigned int vin1_data18_pins[] = {
  3665. /* B */
  3666. RCAR_GP_PIN(2, 12), RCAR_GP_PIN(2, 13),
  3667. RCAR_GP_PIN(2, 14), RCAR_GP_PIN(2, 15),
  3668. RCAR_GP_PIN(2, 16), RCAR_GP_PIN(2, 17),
  3669. /* G */
  3670. RCAR_GP_PIN(1, 17), RCAR_GP_PIN(1, 20),
  3671. RCAR_GP_PIN(1, 22), RCAR_GP_PIN(1, 12),
  3672. RCAR_GP_PIN(1, 9), RCAR_GP_PIN(1, 7),
  3673. /* R */
  3674. RCAR_GP_PIN(0, 29), RCAR_GP_PIN(1, 4),
  3675. RCAR_GP_PIN(1, 5), RCAR_GP_PIN(1, 6),
  3676. RCAR_GP_PIN(1, 10), RCAR_GP_PIN(1, 8),
  3677. };
  3678. static const unsigned int vin1_data18_mux[] = {
  3679. /* B */
  3680. VI1_DATA2_VI1_B2_MARK, VI1_DATA3_VI1_B3_MARK,
  3681. VI1_DATA4_VI1_B4_MARK, VI1_DATA5_VI1_B5_MARK,
  3682. VI1_DATA6_VI1_B6_MARK, VI1_DATA7_VI1_B7_MARK,
  3683. /* G */
  3684. VI1_G2_MARK, VI1_G3_MARK,
  3685. VI1_G4_MARK, VI1_G5_MARK,
  3686. VI1_G6_MARK, VI1_G7_MARK,
  3687. /* R */
  3688. VI1_R2_MARK, VI1_R3_MARK,
  3689. VI1_R4_MARK, VI1_R5_MARK,
  3690. VI1_R6_MARK, VI1_R7_MARK,
  3691. };
  3692. static const unsigned int vin1_data_b_pins[] = {
  3693. /* B */
  3694. RCAR_GP_PIN(3, 0), RCAR_GP_PIN(3, 1),
  3695. RCAR_GP_PIN(3, 2), RCAR_GP_PIN(3, 3),
  3696. RCAR_GP_PIN(3, 4), RCAR_GP_PIN(3, 5),
  3697. RCAR_GP_PIN(3, 6), RCAR_GP_PIN(3, 7),
  3698. /* G */
  3699. RCAR_GP_PIN(1, 14), RCAR_GP_PIN(1, 15),
  3700. RCAR_GP_PIN(1, 17), RCAR_GP_PIN(1, 20),
  3701. RCAR_GP_PIN(1, 22), RCAR_GP_PIN(1, 12),
  3702. RCAR_GP_PIN(1, 9), RCAR_GP_PIN(1, 7),
  3703. /* R */
  3704. RCAR_GP_PIN(0, 27), RCAR_GP_PIN(0, 28),
  3705. RCAR_GP_PIN(0, 29), RCAR_GP_PIN(1, 4),
  3706. RCAR_GP_PIN(1, 5), RCAR_GP_PIN(1, 6),
  3707. RCAR_GP_PIN(1, 10), RCAR_GP_PIN(1, 8),
  3708. };
  3709. static const unsigned int vin1_data_b_mux[] = {
  3710. /* B */
  3711. VI1_DATA0_VI1_B0_B_MARK, VI1_DATA1_VI1_B1_B_MARK,
  3712. VI1_DATA2_VI1_B2_B_MARK, VI1_DATA3_VI1_B3_B_MARK,
  3713. VI1_DATA4_VI1_B4_B_MARK, VI1_DATA5_VI1_B5_B_MARK,
  3714. VI1_DATA6_VI1_B6_B_MARK, VI1_DATA7_VI1_B7_B_MARK,
  3715. /* G */
  3716. VI1_G0_B_MARK, VI1_G1_B_MARK,
  3717. VI1_G2_B_MARK, VI1_G3_B_MARK,
  3718. VI1_G4_B_MARK, VI1_G5_B_MARK,
  3719. VI1_G6_B_MARK, VI1_G7_B_MARK,
  3720. /* R */
  3721. VI1_R0_B_MARK, VI1_R1_B_MARK,
  3722. VI1_R2_B_MARK, VI1_R3_B_MARK,
  3723. VI1_R4_B_MARK, VI1_R5_B_MARK,
  3724. VI1_R6_B_MARK, VI1_R7_B_MARK,
  3725. };
  3726. static const unsigned int vin1_data18_b_pins[] = {
  3727. /* B */
  3728. RCAR_GP_PIN(3, 2), RCAR_GP_PIN(3, 3),
  3729. RCAR_GP_PIN(3, 4), RCAR_GP_PIN(3, 5),
  3730. RCAR_GP_PIN(3, 6), RCAR_GP_PIN(3, 7),
  3731. /* G */
  3732. RCAR_GP_PIN(1, 17), RCAR_GP_PIN(1, 20),
  3733. RCAR_GP_PIN(1, 22), RCAR_GP_PIN(1, 12),
  3734. RCAR_GP_PIN(1, 9), RCAR_GP_PIN(1, 7),
  3735. /* R */
  3736. RCAR_GP_PIN(0, 29), RCAR_GP_PIN(1, 4),
  3737. RCAR_GP_PIN(1, 5), RCAR_GP_PIN(1, 6),
  3738. RCAR_GP_PIN(1, 10), RCAR_GP_PIN(1, 8),
  3739. };
  3740. static const unsigned int vin1_data18_b_mux[] = {
  3741. /* B */
  3742. VI1_DATA2_VI1_B2_B_MARK, VI1_DATA3_VI1_B3_B_MARK,
  3743. VI1_DATA4_VI1_B4_B_MARK, VI1_DATA5_VI1_B5_B_MARK,
  3744. VI1_DATA6_VI1_B6_B_MARK, VI1_DATA7_VI1_B7_B_MARK,
  3745. /* G */
  3746. VI1_G2_B_MARK, VI1_G3_B_MARK,
  3747. VI1_G4_B_MARK, VI1_G5_B_MARK,
  3748. VI1_G6_B_MARK, VI1_G7_B_MARK,
  3749. /* R */
  3750. VI1_R2_B_MARK, VI1_R3_B_MARK,
  3751. VI1_R4_B_MARK, VI1_R5_B_MARK,
  3752. VI1_R6_B_MARK, VI1_R7_B_MARK,
  3753. };
  3754. static const unsigned int vin1_sync_pins[] = {
  3755. RCAR_GP_PIN(1, 24), /* HSYNC */
  3756. RCAR_GP_PIN(1, 25), /* VSYNC */
  3757. };
  3758. static const unsigned int vin1_sync_mux[] = {
  3759. VI1_HSYNC_N_MARK,
  3760. VI1_VSYNC_N_MARK,
  3761. };
  3762. static const unsigned int vin1_sync_b_pins[] = {
  3763. RCAR_GP_PIN(1, 24), /* HSYNC */
  3764. RCAR_GP_PIN(1, 25), /* VSYNC */
  3765. };
  3766. static const unsigned int vin1_sync_b_mux[] = {
  3767. VI1_HSYNC_N_B_MARK,
  3768. VI1_VSYNC_N_B_MARK,
  3769. };
  3770. static const unsigned int vin1_field_pins[] = {
  3771. RCAR_GP_PIN(1, 13),
  3772. };
  3773. static const unsigned int vin1_field_mux[] = {
  3774. VI1_FIELD_MARK,
  3775. };
  3776. static const unsigned int vin1_field_b_pins[] = {
  3777. RCAR_GP_PIN(1, 13),
  3778. };
  3779. static const unsigned int vin1_field_b_mux[] = {
  3780. VI1_FIELD_B_MARK,
  3781. };
  3782. static const unsigned int vin1_clkenb_pins[] = {
  3783. RCAR_GP_PIN(1, 26),
  3784. };
  3785. static const unsigned int vin1_clkenb_mux[] = {
  3786. VI1_CLKENB_MARK,
  3787. };
  3788. static const unsigned int vin1_clkenb_b_pins[] = {
  3789. RCAR_GP_PIN(1, 26),
  3790. };
  3791. static const unsigned int vin1_clkenb_b_mux[] = {
  3792. VI1_CLKENB_B_MARK,
  3793. };
  3794. static const unsigned int vin1_clk_pins[] = {
  3795. RCAR_GP_PIN(2, 9),
  3796. };
  3797. static const unsigned int vin1_clk_mux[] = {
  3798. VI1_CLK_MARK,
  3799. };
  3800. static const unsigned int vin1_clk_b_pins[] = {
  3801. RCAR_GP_PIN(3, 15),
  3802. };
  3803. static const unsigned int vin1_clk_b_mux[] = {
  3804. VI1_CLK_B_MARK,
  3805. };
  3806. /* - VIN2 ----------------------------------------------------------------- */
  3807. static const unsigned int vin2_data_pins[] = {
  3808. /* B */
  3809. RCAR_GP_PIN(0, 8), RCAR_GP_PIN(0, 9),
  3810. RCAR_GP_PIN(0, 10), RCAR_GP_PIN(0, 11),
  3811. RCAR_GP_PIN(0, 12), RCAR_GP_PIN(0, 13),
  3812. RCAR_GP_PIN(0, 14), RCAR_GP_PIN(0, 15),
  3813. /* G */
  3814. RCAR_GP_PIN(0, 27), RCAR_GP_PIN(0, 28),
  3815. RCAR_GP_PIN(0, 29), RCAR_GP_PIN(1, 10),
  3816. RCAR_GP_PIN(1, 4), RCAR_GP_PIN(1, 5),
  3817. RCAR_GP_PIN(1, 6), RCAR_GP_PIN(1, 7),
  3818. /* R */
  3819. RCAR_GP_PIN(1, 12), RCAR_GP_PIN(1, 13),
  3820. RCAR_GP_PIN(1, 14), RCAR_GP_PIN(1, 15),
  3821. RCAR_GP_PIN(1, 17), RCAR_GP_PIN(1, 20),
  3822. RCAR_GP_PIN(1, 22), RCAR_GP_PIN(1, 24),
  3823. };
  3824. static const unsigned int vin2_data_mux[] = {
  3825. /* B */
  3826. VI2_DATA0_VI2_B0_MARK, VI2_DATA1_VI2_B1_MARK,
  3827. VI2_DATA2_VI2_B2_MARK, VI2_DATA3_VI2_B3_MARK,
  3828. VI2_DATA4_VI2_B4_MARK, VI2_DATA5_VI2_B5_MARK,
  3829. VI2_DATA6_VI2_B6_MARK, VI2_DATA7_VI2_B7_MARK,
  3830. /* G */
  3831. VI2_G0_MARK, VI2_G1_MARK,
  3832. VI2_G2_MARK, VI2_G3_MARK,
  3833. VI2_G4_MARK, VI2_G5_MARK,
  3834. VI2_G6_MARK, VI2_G7_MARK,
  3835. /* R */
  3836. VI2_R0_MARK, VI2_R1_MARK,
  3837. VI2_R2_MARK, VI2_R3_MARK,
  3838. VI2_R4_MARK, VI2_R5_MARK,
  3839. VI2_R6_MARK, VI2_R7_MARK,
  3840. };
  3841. static const unsigned int vin2_data18_pins[] = {
  3842. /* B */
  3843. RCAR_GP_PIN(0, 10), RCAR_GP_PIN(0, 11),
  3844. RCAR_GP_PIN(0, 12), RCAR_GP_PIN(0, 13),
  3845. RCAR_GP_PIN(0, 14), RCAR_GP_PIN(0, 15),
  3846. /* G */
  3847. RCAR_GP_PIN(0, 29), RCAR_GP_PIN(1, 10),
  3848. RCAR_GP_PIN(1, 4), RCAR_GP_PIN(1, 5),
  3849. RCAR_GP_PIN(1, 6), RCAR_GP_PIN(1, 7),
  3850. /* R */
  3851. RCAR_GP_PIN(1, 14), RCAR_GP_PIN(1, 15),
  3852. RCAR_GP_PIN(1, 17), RCAR_GP_PIN(1, 20),
  3853. RCAR_GP_PIN(1, 22), RCAR_GP_PIN(1, 24),
  3854. };
  3855. static const unsigned int vin2_data18_mux[] = {
  3856. /* B */
  3857. VI2_DATA2_VI2_B2_MARK, VI2_DATA3_VI2_B3_MARK,
  3858. VI2_DATA4_VI2_B4_MARK, VI2_DATA5_VI2_B5_MARK,
  3859. VI2_DATA6_VI2_B6_MARK, VI2_DATA7_VI2_B7_MARK,
  3860. /* G */
  3861. VI2_G2_MARK, VI2_G3_MARK,
  3862. VI2_G4_MARK, VI2_G5_MARK,
  3863. VI2_G6_MARK, VI2_G7_MARK,
  3864. /* R */
  3865. VI2_R2_MARK, VI2_R3_MARK,
  3866. VI2_R4_MARK, VI2_R5_MARK,
  3867. VI2_R6_MARK, VI2_R7_MARK,
  3868. };
  3869. static const unsigned int vin2_sync_pins[] = {
  3870. RCAR_GP_PIN(1, 16), /* HSYNC */
  3871. RCAR_GP_PIN(1, 21), /* VSYNC */
  3872. };
  3873. static const unsigned int vin2_sync_mux[] = {
  3874. VI2_HSYNC_N_MARK,
  3875. VI2_VSYNC_N_MARK,
  3876. };
  3877. static const unsigned int vin2_field_pins[] = {
  3878. RCAR_GP_PIN(1, 9),
  3879. };
  3880. static const unsigned int vin2_field_mux[] = {
  3881. VI2_FIELD_MARK,
  3882. };
  3883. static const unsigned int vin2_clkenb_pins[] = {
  3884. RCAR_GP_PIN(1, 8),
  3885. };
  3886. static const unsigned int vin2_clkenb_mux[] = {
  3887. VI2_CLKENB_MARK,
  3888. };
  3889. static const unsigned int vin2_clk_pins[] = {
  3890. RCAR_GP_PIN(1, 11),
  3891. };
  3892. static const unsigned int vin2_clk_mux[] = {
  3893. VI2_CLK_MARK,
  3894. };
  3895. /* - VIN3 ----------------------------------------------------------------- */
  3896. static const unsigned int vin3_data8_pins[] = {
  3897. RCAR_GP_PIN(0, 0), RCAR_GP_PIN(0, 1),
  3898. RCAR_GP_PIN(0, 2), RCAR_GP_PIN(0, 3),
  3899. RCAR_GP_PIN(0, 4), RCAR_GP_PIN(0, 5),
  3900. RCAR_GP_PIN(0, 6), RCAR_GP_PIN(0, 7),
  3901. };
  3902. static const unsigned int vin3_data8_mux[] = {
  3903. VI3_DATA0_MARK, VI3_DATA1_MARK,
  3904. VI3_DATA2_MARK, VI3_DATA3_MARK,
  3905. VI3_DATA4_MARK, VI3_DATA5_MARK,
  3906. VI3_DATA6_MARK, VI3_DATA7_MARK,
  3907. };
  3908. static const unsigned int vin3_sync_pins[] = {
  3909. RCAR_GP_PIN(1, 16), /* HSYNC */
  3910. RCAR_GP_PIN(1, 17), /* VSYNC */
  3911. };
  3912. static const unsigned int vin3_sync_mux[] = {
  3913. VI3_HSYNC_N_MARK,
  3914. VI3_VSYNC_N_MARK,
  3915. };
  3916. static const unsigned int vin3_field_pins[] = {
  3917. RCAR_GP_PIN(1, 15),
  3918. };
  3919. static const unsigned int vin3_field_mux[] = {
  3920. VI3_FIELD_MARK,
  3921. };
  3922. static const unsigned int vin3_clkenb_pins[] = {
  3923. RCAR_GP_PIN(1, 14),
  3924. };
  3925. static const unsigned int vin3_clkenb_mux[] = {
  3926. VI3_CLKENB_MARK,
  3927. };
  3928. static const unsigned int vin3_clk_pins[] = {
  3929. RCAR_GP_PIN(1, 23),
  3930. };
  3931. static const unsigned int vin3_clk_mux[] = {
  3932. VI3_CLK_MARK,
  3933. };
  3934. static const struct {
  3935. struct sh_pfc_pin_group common[311];
  3936. #ifdef CONFIG_PINCTRL_PFC_R8A7790
  3937. struct sh_pfc_pin_group automotive[1];
  3938. #endif
  3939. } pinmux_groups = {
  3940. .common = {
  3941. SH_PFC_PIN_GROUP(audio_clk_a),
  3942. SH_PFC_PIN_GROUP(audio_clk_b),
  3943. SH_PFC_PIN_GROUP(audio_clk_c),
  3944. SH_PFC_PIN_GROUP(audio_clkout),
  3945. SH_PFC_PIN_GROUP(audio_clkout_b),
  3946. SH_PFC_PIN_GROUP(audio_clkout_c),
  3947. SH_PFC_PIN_GROUP(audio_clkout_d),
  3948. SH_PFC_PIN_GROUP(avb_link),
  3949. SH_PFC_PIN_GROUP(avb_magic),
  3950. SH_PFC_PIN_GROUP(avb_phy_int),
  3951. SH_PFC_PIN_GROUP(avb_mdio),
  3952. SH_PFC_PIN_GROUP(avb_mii),
  3953. SH_PFC_PIN_GROUP(avb_gmii),
  3954. SH_PFC_PIN_GROUP(can0_data),
  3955. SH_PFC_PIN_GROUP(can0_data_b),
  3956. SH_PFC_PIN_GROUP(can0_data_c),
  3957. SH_PFC_PIN_GROUP(can0_data_d),
  3958. SH_PFC_PIN_GROUP(can1_data),
  3959. SH_PFC_PIN_GROUP(can1_data_b),
  3960. SH_PFC_PIN_GROUP(can_clk),
  3961. SH_PFC_PIN_GROUP(can_clk_b),
  3962. SH_PFC_PIN_GROUP(du_rgb666),
  3963. SH_PFC_PIN_GROUP(du_rgb888),
  3964. SH_PFC_PIN_GROUP(du_clk_out_0),
  3965. SH_PFC_PIN_GROUP(du_clk_out_1),
  3966. SH_PFC_PIN_GROUP(du_sync_0),
  3967. SH_PFC_PIN_GROUP(du_sync_1),
  3968. SH_PFC_PIN_GROUP(du_cde),
  3969. SH_PFC_PIN_GROUP(du0_clk_in),
  3970. SH_PFC_PIN_GROUP(du1_clk_in),
  3971. SH_PFC_PIN_GROUP(du2_clk_in),
  3972. SH_PFC_PIN_GROUP(eth_link),
  3973. SH_PFC_PIN_GROUP(eth_magic),
  3974. SH_PFC_PIN_GROUP(eth_mdio),
  3975. SH_PFC_PIN_GROUP(eth_rmii),
  3976. SH_PFC_PIN_GROUP(hscif0_data),
  3977. SH_PFC_PIN_GROUP(hscif0_clk),
  3978. SH_PFC_PIN_GROUP(hscif0_ctrl),
  3979. SH_PFC_PIN_GROUP(hscif0_data_b),
  3980. SH_PFC_PIN_GROUP(hscif0_ctrl_b),
  3981. SH_PFC_PIN_GROUP(hscif0_data_c),
  3982. SH_PFC_PIN_GROUP(hscif0_ctrl_c),
  3983. SH_PFC_PIN_GROUP(hscif0_data_d),
  3984. SH_PFC_PIN_GROUP(hscif0_ctrl_d),
  3985. SH_PFC_PIN_GROUP(hscif0_data_e),
  3986. SH_PFC_PIN_GROUP(hscif0_ctrl_e),
  3987. SH_PFC_PIN_GROUP(hscif0_data_f),
  3988. SH_PFC_PIN_GROUP(hscif0_ctrl_f),
  3989. SH_PFC_PIN_GROUP(hscif1_data),
  3990. SH_PFC_PIN_GROUP(hscif1_clk),
  3991. SH_PFC_PIN_GROUP(hscif1_ctrl),
  3992. SH_PFC_PIN_GROUP(hscif1_data_b),
  3993. SH_PFC_PIN_GROUP(hscif1_clk_b),
  3994. SH_PFC_PIN_GROUP(hscif1_ctrl_b),
  3995. SH_PFC_PIN_GROUP(i2c0),
  3996. SH_PFC_PIN_GROUP(i2c1),
  3997. SH_PFC_PIN_GROUP(i2c1_b),
  3998. SH_PFC_PIN_GROUP(i2c1_c),
  3999. SH_PFC_PIN_GROUP(i2c2),
  4000. SH_PFC_PIN_GROUP(i2c2_b),
  4001. SH_PFC_PIN_GROUP(i2c2_c),
  4002. SH_PFC_PIN_GROUP(i2c2_d),
  4003. SH_PFC_PIN_GROUP(i2c2_e),
  4004. SH_PFC_PIN_GROUP(i2c3),
  4005. SH_PFC_PIN_GROUP(iic0),
  4006. SH_PFC_PIN_GROUP(iic1),
  4007. SH_PFC_PIN_GROUP(iic1_b),
  4008. SH_PFC_PIN_GROUP(iic1_c),
  4009. SH_PFC_PIN_GROUP(iic2),
  4010. SH_PFC_PIN_GROUP(iic2_b),
  4011. SH_PFC_PIN_GROUP(iic2_c),
  4012. SH_PFC_PIN_GROUP(iic2_d),
  4013. SH_PFC_PIN_GROUP(iic2_e),
  4014. SH_PFC_PIN_GROUP(iic3),
  4015. SH_PFC_PIN_GROUP(intc_irq0),
  4016. SH_PFC_PIN_GROUP(intc_irq1),
  4017. SH_PFC_PIN_GROUP(intc_irq2),
  4018. SH_PFC_PIN_GROUP(intc_irq3),
  4019. BUS_DATA_PIN_GROUP(mmc0_data, 1),
  4020. BUS_DATA_PIN_GROUP(mmc0_data, 4),
  4021. BUS_DATA_PIN_GROUP(mmc0_data, 8),
  4022. SH_PFC_PIN_GROUP(mmc0_ctrl),
  4023. BUS_DATA_PIN_GROUP(mmc1_data, 1),
  4024. BUS_DATA_PIN_GROUP(mmc1_data, 4),
  4025. BUS_DATA_PIN_GROUP(mmc1_data, 8),
  4026. SH_PFC_PIN_GROUP(mmc1_ctrl),
  4027. SH_PFC_PIN_GROUP(msiof0_clk),
  4028. SH_PFC_PIN_GROUP(msiof0_sync),
  4029. SH_PFC_PIN_GROUP(msiof0_ss1),
  4030. SH_PFC_PIN_GROUP(msiof0_ss2),
  4031. SH_PFC_PIN_GROUP(msiof0_rx),
  4032. SH_PFC_PIN_GROUP(msiof0_tx),
  4033. SH_PFC_PIN_GROUP(msiof0_clk_b),
  4034. SH_PFC_PIN_GROUP(msiof0_ss1_b),
  4035. SH_PFC_PIN_GROUP(msiof0_ss2_b),
  4036. SH_PFC_PIN_GROUP(msiof0_rx_b),
  4037. SH_PFC_PIN_GROUP(msiof0_tx_b),
  4038. SH_PFC_PIN_GROUP(msiof1_clk),
  4039. SH_PFC_PIN_GROUP(msiof1_sync),
  4040. SH_PFC_PIN_GROUP(msiof1_ss1),
  4041. SH_PFC_PIN_GROUP(msiof1_ss2),
  4042. SH_PFC_PIN_GROUP(msiof1_rx),
  4043. SH_PFC_PIN_GROUP(msiof1_tx),
  4044. SH_PFC_PIN_GROUP(msiof1_clk_b),
  4045. SH_PFC_PIN_GROUP(msiof1_ss1_b),
  4046. SH_PFC_PIN_GROUP(msiof1_ss2_b),
  4047. SH_PFC_PIN_GROUP(msiof1_rx_b),
  4048. SH_PFC_PIN_GROUP(msiof1_tx_b),
  4049. SH_PFC_PIN_GROUP(msiof2_clk),
  4050. SH_PFC_PIN_GROUP(msiof2_sync),
  4051. SH_PFC_PIN_GROUP(msiof2_ss1),
  4052. SH_PFC_PIN_GROUP(msiof2_ss2),
  4053. SH_PFC_PIN_GROUP(msiof2_rx),
  4054. SH_PFC_PIN_GROUP(msiof2_tx),
  4055. SH_PFC_PIN_GROUP(msiof3_clk),
  4056. SH_PFC_PIN_GROUP(msiof3_sync),
  4057. SH_PFC_PIN_GROUP(msiof3_ss1),
  4058. SH_PFC_PIN_GROUP(msiof3_ss2),
  4059. SH_PFC_PIN_GROUP(msiof3_rx),
  4060. SH_PFC_PIN_GROUP(msiof3_tx),
  4061. SH_PFC_PIN_GROUP(msiof3_clk_b),
  4062. SH_PFC_PIN_GROUP(msiof3_sync_b),
  4063. SH_PFC_PIN_GROUP(msiof3_rx_b),
  4064. SH_PFC_PIN_GROUP(msiof3_tx_b),
  4065. SH_PFC_PIN_GROUP(pwm0),
  4066. SH_PFC_PIN_GROUP(pwm0_b),
  4067. SH_PFC_PIN_GROUP(pwm1),
  4068. SH_PFC_PIN_GROUP(pwm1_b),
  4069. SH_PFC_PIN_GROUP(pwm2),
  4070. SH_PFC_PIN_GROUP(pwm3),
  4071. SH_PFC_PIN_GROUP(pwm4),
  4072. SH_PFC_PIN_GROUP(pwm5),
  4073. SH_PFC_PIN_GROUP(pwm6),
  4074. SH_PFC_PIN_GROUP(qspi_ctrl),
  4075. BUS_DATA_PIN_GROUP(qspi_data, 2),
  4076. BUS_DATA_PIN_GROUP(qspi_data, 4),
  4077. SH_PFC_PIN_GROUP(scif0_data),
  4078. SH_PFC_PIN_GROUP(scif0_clk),
  4079. SH_PFC_PIN_GROUP(scif0_ctrl),
  4080. SH_PFC_PIN_GROUP(scif0_data_b),
  4081. SH_PFC_PIN_GROUP(scif1_data),
  4082. SH_PFC_PIN_GROUP(scif1_clk),
  4083. SH_PFC_PIN_GROUP(scif1_ctrl),
  4084. SH_PFC_PIN_GROUP(scif1_data_b),
  4085. SH_PFC_PIN_GROUP(scif1_data_c),
  4086. SH_PFC_PIN_GROUP(scif1_data_d),
  4087. SH_PFC_PIN_GROUP(scif1_clk_d),
  4088. SH_PFC_PIN_GROUP(scif1_data_e),
  4089. SH_PFC_PIN_GROUP(scif1_clk_e),
  4090. SH_PFC_PIN_GROUP(scif2_data),
  4091. SH_PFC_PIN_GROUP(scif2_clk),
  4092. SH_PFC_PIN_GROUP(scif2_data_b),
  4093. SH_PFC_PIN_GROUP(scifa0_data),
  4094. SH_PFC_PIN_GROUP(scifa0_clk),
  4095. SH_PFC_PIN_GROUP(scifa0_ctrl),
  4096. SH_PFC_PIN_GROUP(scifa0_data_b),
  4097. SH_PFC_PIN_GROUP(scifa0_clk_b),
  4098. SH_PFC_PIN_GROUP(scifa0_ctrl_b),
  4099. SH_PFC_PIN_GROUP(scifa1_data),
  4100. SH_PFC_PIN_GROUP(scifa1_clk),
  4101. SH_PFC_PIN_GROUP(scifa1_ctrl),
  4102. SH_PFC_PIN_GROUP(scifa1_data_b),
  4103. SH_PFC_PIN_GROUP(scifa1_clk_b),
  4104. SH_PFC_PIN_GROUP(scifa1_ctrl_b),
  4105. SH_PFC_PIN_GROUP(scifa1_data_c),
  4106. SH_PFC_PIN_GROUP(scifa1_clk_c),
  4107. SH_PFC_PIN_GROUP(scifa1_ctrl_c),
  4108. SH_PFC_PIN_GROUP(scifa1_data_d),
  4109. SH_PFC_PIN_GROUP(scifa1_clk_d),
  4110. SH_PFC_PIN_GROUP(scifa1_ctrl_d),
  4111. SH_PFC_PIN_GROUP(scifa2_data),
  4112. SH_PFC_PIN_GROUP(scifa2_clk),
  4113. SH_PFC_PIN_GROUP(scifa2_ctrl),
  4114. SH_PFC_PIN_GROUP(scifa2_data_b),
  4115. SH_PFC_PIN_GROUP(scifa2_data_c),
  4116. SH_PFC_PIN_GROUP(scifa2_clk_c),
  4117. SH_PFC_PIN_GROUP(scifb0_data),
  4118. SH_PFC_PIN_GROUP(scifb0_clk),
  4119. SH_PFC_PIN_GROUP(scifb0_ctrl),
  4120. SH_PFC_PIN_GROUP(scifb0_data_b),
  4121. SH_PFC_PIN_GROUP(scifb0_clk_b),
  4122. SH_PFC_PIN_GROUP(scifb0_ctrl_b),
  4123. SH_PFC_PIN_GROUP(scifb0_data_c),
  4124. SH_PFC_PIN_GROUP(scifb1_data),
  4125. SH_PFC_PIN_GROUP(scifb1_clk),
  4126. SH_PFC_PIN_GROUP(scifb1_ctrl),
  4127. SH_PFC_PIN_GROUP(scifb1_data_b),
  4128. SH_PFC_PIN_GROUP(scifb1_clk_b),
  4129. SH_PFC_PIN_GROUP(scifb1_ctrl_b),
  4130. SH_PFC_PIN_GROUP(scifb1_data_c),
  4131. SH_PFC_PIN_GROUP(scifb1_data_d),
  4132. SH_PFC_PIN_GROUP(scifb1_data_e),
  4133. SH_PFC_PIN_GROUP(scifb1_clk_e),
  4134. SH_PFC_PIN_GROUP(scifb1_data_f),
  4135. SH_PFC_PIN_GROUP(scifb1_data_g),
  4136. SH_PFC_PIN_GROUP(scifb1_clk_g),
  4137. SH_PFC_PIN_GROUP(scifb2_data),
  4138. SH_PFC_PIN_GROUP(scifb2_clk),
  4139. SH_PFC_PIN_GROUP(scifb2_ctrl),
  4140. SH_PFC_PIN_GROUP(scifb2_data_b),
  4141. SH_PFC_PIN_GROUP(scifb2_clk_b),
  4142. SH_PFC_PIN_GROUP(scifb2_ctrl_b),
  4143. SH_PFC_PIN_GROUP(scifb2_data_c),
  4144. SH_PFC_PIN_GROUP(scif_clk),
  4145. SH_PFC_PIN_GROUP(scif_clk_b),
  4146. BUS_DATA_PIN_GROUP(sdhi0_data, 1),
  4147. BUS_DATA_PIN_GROUP(sdhi0_data, 4),
  4148. SH_PFC_PIN_GROUP(sdhi0_ctrl),
  4149. SH_PFC_PIN_GROUP(sdhi0_cd),
  4150. SH_PFC_PIN_GROUP(sdhi0_wp),
  4151. BUS_DATA_PIN_GROUP(sdhi1_data, 1),
  4152. BUS_DATA_PIN_GROUP(sdhi1_data, 4),
  4153. SH_PFC_PIN_GROUP(sdhi1_ctrl),
  4154. SH_PFC_PIN_GROUP(sdhi1_cd),
  4155. SH_PFC_PIN_GROUP(sdhi1_wp),
  4156. BUS_DATA_PIN_GROUP(sdhi2_data, 1),
  4157. BUS_DATA_PIN_GROUP(sdhi2_data, 4),
  4158. SH_PFC_PIN_GROUP(sdhi2_ctrl),
  4159. SH_PFC_PIN_GROUP(sdhi2_cd),
  4160. SH_PFC_PIN_GROUP(sdhi2_wp),
  4161. BUS_DATA_PIN_GROUP(sdhi3_data, 1),
  4162. BUS_DATA_PIN_GROUP(sdhi3_data, 4),
  4163. SH_PFC_PIN_GROUP(sdhi3_ctrl),
  4164. SH_PFC_PIN_GROUP(sdhi3_cd),
  4165. SH_PFC_PIN_GROUP(sdhi3_wp),
  4166. SH_PFC_PIN_GROUP(ssi0_data),
  4167. SH_PFC_PIN_GROUP(ssi0129_ctrl),
  4168. SH_PFC_PIN_GROUP(ssi1_data),
  4169. SH_PFC_PIN_GROUP(ssi1_ctrl),
  4170. SH_PFC_PIN_GROUP(ssi2_data),
  4171. SH_PFC_PIN_GROUP(ssi2_ctrl),
  4172. SH_PFC_PIN_GROUP(ssi3_data),
  4173. SH_PFC_PIN_GROUP(ssi34_ctrl),
  4174. SH_PFC_PIN_GROUP(ssi4_data),
  4175. SH_PFC_PIN_GROUP(ssi4_ctrl),
  4176. SH_PFC_PIN_GROUP(ssi5),
  4177. SH_PFC_PIN_GROUP(ssi5_b),
  4178. SH_PFC_PIN_GROUP(ssi5_c),
  4179. SH_PFC_PIN_GROUP(ssi6),
  4180. SH_PFC_PIN_GROUP(ssi6_b),
  4181. SH_PFC_PIN_GROUP(ssi7_data),
  4182. SH_PFC_PIN_GROUP(ssi7_b_data),
  4183. SH_PFC_PIN_GROUP(ssi7_c_data),
  4184. SH_PFC_PIN_GROUP(ssi78_ctrl),
  4185. SH_PFC_PIN_GROUP(ssi78_b_ctrl),
  4186. SH_PFC_PIN_GROUP(ssi78_c_ctrl),
  4187. SH_PFC_PIN_GROUP(ssi8_data),
  4188. SH_PFC_PIN_GROUP(ssi8_b_data),
  4189. SH_PFC_PIN_GROUP(ssi8_c_data),
  4190. SH_PFC_PIN_GROUP(ssi9_data),
  4191. SH_PFC_PIN_GROUP(ssi9_ctrl),
  4192. SH_PFC_PIN_GROUP(tpu0_to0),
  4193. SH_PFC_PIN_GROUP(tpu0_to1),
  4194. SH_PFC_PIN_GROUP(tpu0_to2),
  4195. SH_PFC_PIN_GROUP(tpu0_to3),
  4196. SH_PFC_PIN_GROUP(usb0),
  4197. SH_PFC_PIN_GROUP_SUBSET(usb0_ovc_vbus, usb0, 0, 1),
  4198. SH_PFC_PIN_GROUP(usb1),
  4199. SH_PFC_PIN_GROUP_SUBSET(usb1_pwen, usb1, 0, 1),
  4200. SH_PFC_PIN_GROUP(usb2),
  4201. BUS_DATA_PIN_GROUP(vin0_data, 24),
  4202. BUS_DATA_PIN_GROUP(vin0_data, 20),
  4203. SH_PFC_PIN_GROUP(vin0_data18),
  4204. BUS_DATA_PIN_GROUP(vin0_data, 16),
  4205. BUS_DATA_PIN_GROUP(vin0_data, 12),
  4206. BUS_DATA_PIN_GROUP(vin0_data, 10),
  4207. BUS_DATA_PIN_GROUP(vin0_data, 8),
  4208. BUS_DATA_PIN_GROUP(vin0_data, 4),
  4209. SH_PFC_PIN_GROUP(vin0_sync),
  4210. SH_PFC_PIN_GROUP(vin0_field),
  4211. SH_PFC_PIN_GROUP(vin0_clkenb),
  4212. SH_PFC_PIN_GROUP(vin0_clk),
  4213. BUS_DATA_PIN_GROUP(vin1_data, 24),
  4214. BUS_DATA_PIN_GROUP(vin1_data, 20),
  4215. SH_PFC_PIN_GROUP(vin1_data18),
  4216. BUS_DATA_PIN_GROUP(vin1_data, 16),
  4217. BUS_DATA_PIN_GROUP(vin1_data, 12),
  4218. BUS_DATA_PIN_GROUP(vin1_data, 10),
  4219. BUS_DATA_PIN_GROUP(vin1_data, 8),
  4220. BUS_DATA_PIN_GROUP(vin1_data, 4),
  4221. BUS_DATA_PIN_GROUP(vin1_data, 24, _b),
  4222. BUS_DATA_PIN_GROUP(vin1_data, 20, _b),
  4223. SH_PFC_PIN_GROUP(vin1_data18_b),
  4224. BUS_DATA_PIN_GROUP(vin1_data, 16, _b),
  4225. BUS_DATA_PIN_GROUP(vin1_data, 12, _b),
  4226. BUS_DATA_PIN_GROUP(vin1_data, 10, _b),
  4227. BUS_DATA_PIN_GROUP(vin1_data, 8, _b),
  4228. BUS_DATA_PIN_GROUP(vin1_data, 4, _b),
  4229. SH_PFC_PIN_GROUP(vin1_sync),
  4230. SH_PFC_PIN_GROUP(vin1_sync_b),
  4231. SH_PFC_PIN_GROUP(vin1_field),
  4232. SH_PFC_PIN_GROUP(vin1_field_b),
  4233. SH_PFC_PIN_GROUP(vin1_clkenb),
  4234. SH_PFC_PIN_GROUP(vin1_clkenb_b),
  4235. SH_PFC_PIN_GROUP(vin1_clk),
  4236. SH_PFC_PIN_GROUP(vin1_clk_b),
  4237. BUS_DATA_PIN_GROUP(vin2_data, 24),
  4238. SH_PFC_PIN_GROUP(vin2_data18),
  4239. BUS_DATA_PIN_GROUP(vin2_data, 16),
  4240. BUS_DATA_PIN_GROUP(vin2_data, 8),
  4241. BUS_DATA_PIN_GROUP(vin2_data, 4),
  4242. SH_PFC_PIN_GROUP_SUBSET(vin2_g8, vin2_data, 8, 8),
  4243. SH_PFC_PIN_GROUP(vin2_sync),
  4244. SH_PFC_PIN_GROUP(vin2_field),
  4245. SH_PFC_PIN_GROUP(vin2_clkenb),
  4246. SH_PFC_PIN_GROUP(vin2_clk),
  4247. SH_PFC_PIN_GROUP(vin3_data8),
  4248. SH_PFC_PIN_GROUP(vin3_sync),
  4249. SH_PFC_PIN_GROUP(vin3_field),
  4250. SH_PFC_PIN_GROUP(vin3_clkenb),
  4251. SH_PFC_PIN_GROUP(vin3_clk),
  4252. },
  4253. #ifdef CONFIG_PINCTRL_PFC_R8A7790
  4254. .automotive = {
  4255. SH_PFC_PIN_GROUP(mlb_3pin),
  4256. }
  4257. #endif /* CONFIG_PINCTRL_PFC_R8A7790 */
  4258. };
  4259. static const char * const audio_clk_groups[] = {
  4260. "audio_clk_a",
  4261. "audio_clk_b",
  4262. "audio_clk_c",
  4263. "audio_clkout",
  4264. "audio_clkout_b",
  4265. "audio_clkout_c",
  4266. "audio_clkout_d",
  4267. };
  4268. static const char * const avb_groups[] = {
  4269. "avb_link",
  4270. "avb_magic",
  4271. "avb_phy_int",
  4272. "avb_mdio",
  4273. "avb_mii",
  4274. "avb_gmii",
  4275. };
  4276. static const char * const can0_groups[] = {
  4277. "can0_data",
  4278. "can0_data_b",
  4279. "can0_data_c",
  4280. "can0_data_d",
  4281. };
  4282. static const char * const can1_groups[] = {
  4283. "can1_data",
  4284. "can1_data_b",
  4285. };
  4286. static const char * const can_clk_groups[] = {
  4287. "can_clk",
  4288. "can_clk_b",
  4289. };
  4290. static const char * const du_groups[] = {
  4291. "du_rgb666",
  4292. "du_rgb888",
  4293. "du_clk_out_0",
  4294. "du_clk_out_1",
  4295. "du_sync_0",
  4296. "du_sync_1",
  4297. "du_cde",
  4298. };
  4299. static const char * const du0_groups[] = {
  4300. "du0_clk_in",
  4301. };
  4302. static const char * const du1_groups[] = {
  4303. "du1_clk_in",
  4304. };
  4305. static const char * const du2_groups[] = {
  4306. "du2_clk_in",
  4307. };
  4308. static const char * const eth_groups[] = {
  4309. "eth_link",
  4310. "eth_magic",
  4311. "eth_mdio",
  4312. "eth_rmii",
  4313. };
  4314. static const char * const hscif0_groups[] = {
  4315. "hscif0_data",
  4316. "hscif0_clk",
  4317. "hscif0_ctrl",
  4318. "hscif0_data_b",
  4319. "hscif0_ctrl_b",
  4320. "hscif0_data_c",
  4321. "hscif0_ctrl_c",
  4322. "hscif0_data_d",
  4323. "hscif0_ctrl_d",
  4324. "hscif0_data_e",
  4325. "hscif0_ctrl_e",
  4326. "hscif0_data_f",
  4327. "hscif0_ctrl_f",
  4328. };
  4329. static const char * const hscif1_groups[] = {
  4330. "hscif1_data",
  4331. "hscif1_clk",
  4332. "hscif1_ctrl",
  4333. "hscif1_data_b",
  4334. "hscif1_clk_b",
  4335. "hscif1_ctrl_b",
  4336. };
  4337. static const char * const i2c0_groups[] = {
  4338. "i2c0",
  4339. };
  4340. static const char * const i2c1_groups[] = {
  4341. "i2c1",
  4342. "i2c1_b",
  4343. "i2c1_c",
  4344. };
  4345. static const char * const i2c2_groups[] = {
  4346. "i2c2",
  4347. "i2c2_b",
  4348. "i2c2_c",
  4349. "i2c2_d",
  4350. "i2c2_e",
  4351. };
  4352. static const char * const i2c3_groups[] = {
  4353. "i2c3",
  4354. };
  4355. static const char * const iic0_groups[] = {
  4356. "iic0",
  4357. };
  4358. static const char * const iic1_groups[] = {
  4359. "iic1",
  4360. "iic1_b",
  4361. "iic1_c",
  4362. };
  4363. static const char * const iic2_groups[] = {
  4364. "iic2",
  4365. "iic2_b",
  4366. "iic2_c",
  4367. "iic2_d",
  4368. "iic2_e",
  4369. };
  4370. static const char * const iic3_groups[] = {
  4371. "iic3",
  4372. };
  4373. static const char * const intc_groups[] = {
  4374. "intc_irq0",
  4375. "intc_irq1",
  4376. "intc_irq2",
  4377. "intc_irq3",
  4378. };
  4379. #ifdef CONFIG_PINCTRL_PFC_R8A7790
  4380. static const char * const mlb_groups[] = {
  4381. "mlb_3pin",
  4382. };
  4383. #endif /* CONFIG_PINCTRL_PFC_R8A7790 */
  4384. static const char * const mmc0_groups[] = {
  4385. "mmc0_data1",
  4386. "mmc0_data4",
  4387. "mmc0_data8",
  4388. "mmc0_ctrl",
  4389. };
  4390. static const char * const mmc1_groups[] = {
  4391. "mmc1_data1",
  4392. "mmc1_data4",
  4393. "mmc1_data8",
  4394. "mmc1_ctrl",
  4395. };
  4396. static const char * const msiof0_groups[] = {
  4397. "msiof0_clk",
  4398. "msiof0_sync",
  4399. "msiof0_ss1",
  4400. "msiof0_ss2",
  4401. "msiof0_rx",
  4402. "msiof0_tx",
  4403. "msiof0_clk_b",
  4404. "msiof0_ss1_b",
  4405. "msiof0_ss2_b",
  4406. "msiof0_rx_b",
  4407. "msiof0_tx_b",
  4408. };
  4409. static const char * const msiof1_groups[] = {
  4410. "msiof1_clk",
  4411. "msiof1_sync",
  4412. "msiof1_ss1",
  4413. "msiof1_ss2",
  4414. "msiof1_rx",
  4415. "msiof1_tx",
  4416. "msiof1_clk_b",
  4417. "msiof1_ss1_b",
  4418. "msiof1_ss2_b",
  4419. "msiof1_rx_b",
  4420. "msiof1_tx_b",
  4421. };
  4422. static const char * const msiof2_groups[] = {
  4423. "msiof2_clk",
  4424. "msiof2_sync",
  4425. "msiof2_ss1",
  4426. "msiof2_ss2",
  4427. "msiof2_rx",
  4428. "msiof2_tx",
  4429. };
  4430. static const char * const msiof3_groups[] = {
  4431. "msiof3_clk",
  4432. "msiof3_sync",
  4433. "msiof3_ss1",
  4434. "msiof3_ss2",
  4435. "msiof3_rx",
  4436. "msiof3_tx",
  4437. "msiof3_clk_b",
  4438. "msiof3_sync_b",
  4439. "msiof3_rx_b",
  4440. "msiof3_tx_b",
  4441. };
  4442. static const char * const pwm0_groups[] = {
  4443. "pwm0",
  4444. "pwm0_b",
  4445. };
  4446. static const char * const pwm1_groups[] = {
  4447. "pwm1",
  4448. "pwm1_b",
  4449. };
  4450. static const char * const pwm2_groups[] = {
  4451. "pwm2",
  4452. };
  4453. static const char * const pwm3_groups[] = {
  4454. "pwm3",
  4455. };
  4456. static const char * const pwm4_groups[] = {
  4457. "pwm4",
  4458. };
  4459. static const char * const pwm5_groups[] = {
  4460. "pwm5",
  4461. };
  4462. static const char * const pwm6_groups[] = {
  4463. "pwm6",
  4464. };
  4465. static const char * const qspi_groups[] = {
  4466. "qspi_ctrl",
  4467. "qspi_data2",
  4468. "qspi_data4",
  4469. };
  4470. static const char * const scif0_groups[] = {
  4471. "scif0_data",
  4472. "scif0_clk",
  4473. "scif0_ctrl",
  4474. "scif0_data_b",
  4475. };
  4476. static const char * const scif1_groups[] = {
  4477. "scif1_data",
  4478. "scif1_clk",
  4479. "scif1_ctrl",
  4480. "scif1_data_b",
  4481. "scif1_data_c",
  4482. "scif1_data_d",
  4483. "scif1_clk_d",
  4484. "scif1_data_e",
  4485. "scif1_clk_e",
  4486. };
  4487. static const char * const scif2_groups[] = {
  4488. "scif2_data",
  4489. "scif2_clk",
  4490. "scif2_data_b",
  4491. };
  4492. static const char * const scifa0_groups[] = {
  4493. "scifa0_data",
  4494. "scifa0_clk",
  4495. "scifa0_ctrl",
  4496. "scifa0_data_b",
  4497. "scifa0_clk_b",
  4498. "scifa0_ctrl_b",
  4499. };
  4500. static const char * const scifa1_groups[] = {
  4501. "scifa1_data",
  4502. "scifa1_clk",
  4503. "scifa1_ctrl",
  4504. "scifa1_data_b",
  4505. "scifa1_clk_b",
  4506. "scifa1_ctrl_b",
  4507. "scifa1_data_c",
  4508. "scifa1_clk_c",
  4509. "scifa1_ctrl_c",
  4510. "scifa1_data_d",
  4511. "scifa1_clk_d",
  4512. "scifa1_ctrl_d",
  4513. };
  4514. static const char * const scifa2_groups[] = {
  4515. "scifa2_data",
  4516. "scifa2_clk",
  4517. "scifa2_ctrl",
  4518. "scifa2_data_b",
  4519. "scifa2_data_c",
  4520. "scifa2_clk_c",
  4521. };
  4522. static const char * const scifb0_groups[] = {
  4523. "scifb0_data",
  4524. "scifb0_clk",
  4525. "scifb0_ctrl",
  4526. "scifb0_data_b",
  4527. "scifb0_clk_b",
  4528. "scifb0_ctrl_b",
  4529. "scifb0_data_c",
  4530. };
  4531. static const char * const scifb1_groups[] = {
  4532. "scifb1_data",
  4533. "scifb1_clk",
  4534. "scifb1_ctrl",
  4535. "scifb1_data_b",
  4536. "scifb1_clk_b",
  4537. "scifb1_ctrl_b",
  4538. "scifb1_data_c",
  4539. "scifb1_data_d",
  4540. "scifb1_data_e",
  4541. "scifb1_clk_e",
  4542. "scifb1_data_f",
  4543. "scifb1_data_g",
  4544. "scifb1_clk_g",
  4545. };
  4546. static const char * const scifb2_groups[] = {
  4547. "scifb2_data",
  4548. "scifb2_clk",
  4549. "scifb2_ctrl",
  4550. "scifb2_data_b",
  4551. "scifb2_clk_b",
  4552. "scifb2_ctrl_b",
  4553. "scifb2_data_c",
  4554. };
  4555. static const char * const scif_clk_groups[] = {
  4556. "scif_clk",
  4557. "scif_clk_b",
  4558. };
  4559. static const char * const sdhi0_groups[] = {
  4560. "sdhi0_data1",
  4561. "sdhi0_data4",
  4562. "sdhi0_ctrl",
  4563. "sdhi0_cd",
  4564. "sdhi0_wp",
  4565. };
  4566. static const char * const sdhi1_groups[] = {
  4567. "sdhi1_data1",
  4568. "sdhi1_data4",
  4569. "sdhi1_ctrl",
  4570. "sdhi1_cd",
  4571. "sdhi1_wp",
  4572. };
  4573. static const char * const sdhi2_groups[] = {
  4574. "sdhi2_data1",
  4575. "sdhi2_data4",
  4576. "sdhi2_ctrl",
  4577. "sdhi2_cd",
  4578. "sdhi2_wp",
  4579. };
  4580. static const char * const sdhi3_groups[] = {
  4581. "sdhi3_data1",
  4582. "sdhi3_data4",
  4583. "sdhi3_ctrl",
  4584. "sdhi3_cd",
  4585. "sdhi3_wp",
  4586. };
  4587. static const char * const ssi_groups[] = {
  4588. "ssi0_data",
  4589. "ssi0129_ctrl",
  4590. "ssi1_data",
  4591. "ssi1_ctrl",
  4592. "ssi2_data",
  4593. "ssi2_ctrl",
  4594. "ssi3_data",
  4595. "ssi34_ctrl",
  4596. "ssi4_data",
  4597. "ssi4_ctrl",
  4598. "ssi5",
  4599. "ssi5_b",
  4600. "ssi5_c",
  4601. "ssi6",
  4602. "ssi6_b",
  4603. "ssi7_data",
  4604. "ssi7_b_data",
  4605. "ssi7_c_data",
  4606. "ssi78_ctrl",
  4607. "ssi78_b_ctrl",
  4608. "ssi78_c_ctrl",
  4609. "ssi8_data",
  4610. "ssi8_b_data",
  4611. "ssi8_c_data",
  4612. "ssi9_data",
  4613. "ssi9_ctrl",
  4614. };
  4615. static const char * const tpu0_groups[] = {
  4616. "tpu0_to0",
  4617. "tpu0_to1",
  4618. "tpu0_to2",
  4619. "tpu0_to3",
  4620. };
  4621. static const char * const usb0_groups[] = {
  4622. "usb0",
  4623. "usb0_ovc_vbus",
  4624. };
  4625. static const char * const usb1_groups[] = {
  4626. "usb1",
  4627. "usb1_pwen",
  4628. };
  4629. static const char * const usb2_groups[] = {
  4630. "usb2",
  4631. };
  4632. static const char * const vin0_groups[] = {
  4633. "vin0_data24",
  4634. "vin0_data20",
  4635. "vin0_data18",
  4636. "vin0_data16",
  4637. "vin0_data12",
  4638. "vin0_data10",
  4639. "vin0_data8",
  4640. "vin0_data4",
  4641. "vin0_sync",
  4642. "vin0_field",
  4643. "vin0_clkenb",
  4644. "vin0_clk",
  4645. };
  4646. static const char * const vin1_groups[] = {
  4647. "vin1_data24",
  4648. "vin1_data20",
  4649. "vin1_data18",
  4650. "vin1_data16",
  4651. "vin1_data12",
  4652. "vin1_data10",
  4653. "vin1_data8",
  4654. "vin1_data4",
  4655. "vin1_data24_b",
  4656. "vin1_data20_b",
  4657. "vin1_data18_b",
  4658. "vin1_data16_b",
  4659. "vin1_data12_b",
  4660. "vin1_data10_b",
  4661. "vin1_data8_b",
  4662. "vin1_data4_b",
  4663. "vin1_sync",
  4664. "vin1_sync_b",
  4665. "vin1_field",
  4666. "vin1_field_b",
  4667. "vin1_clkenb",
  4668. "vin1_clkenb_b",
  4669. "vin1_clk",
  4670. "vin1_clk_b",
  4671. };
  4672. static const char * const vin2_groups[] = {
  4673. "vin2_data24",
  4674. "vin2_data18",
  4675. "vin2_data16",
  4676. "vin2_data8",
  4677. "vin2_data4",
  4678. "vin2_g8",
  4679. "vin2_sync",
  4680. "vin2_field",
  4681. "vin2_clkenb",
  4682. "vin2_clk",
  4683. };
  4684. static const char * const vin3_groups[] = {
  4685. "vin3_data8",
  4686. "vin3_sync",
  4687. "vin3_field",
  4688. "vin3_clkenb",
  4689. "vin3_clk",
  4690. };
  4691. static const struct {
  4692. struct sh_pfc_function common[58];
  4693. #ifdef CONFIG_PINCTRL_PFC_R8A7790
  4694. struct sh_pfc_function automotive[1];
  4695. #endif
  4696. } pinmux_functions = {
  4697. .common = {
  4698. SH_PFC_FUNCTION(audio_clk),
  4699. SH_PFC_FUNCTION(avb),
  4700. SH_PFC_FUNCTION(can0),
  4701. SH_PFC_FUNCTION(can1),
  4702. SH_PFC_FUNCTION(can_clk),
  4703. SH_PFC_FUNCTION(du),
  4704. SH_PFC_FUNCTION(du0),
  4705. SH_PFC_FUNCTION(du1),
  4706. SH_PFC_FUNCTION(du2),
  4707. SH_PFC_FUNCTION(eth),
  4708. SH_PFC_FUNCTION(hscif0),
  4709. SH_PFC_FUNCTION(hscif1),
  4710. SH_PFC_FUNCTION(i2c0),
  4711. SH_PFC_FUNCTION(i2c1),
  4712. SH_PFC_FUNCTION(i2c2),
  4713. SH_PFC_FUNCTION(i2c3),
  4714. SH_PFC_FUNCTION(iic0),
  4715. SH_PFC_FUNCTION(iic1),
  4716. SH_PFC_FUNCTION(iic2),
  4717. SH_PFC_FUNCTION(iic3),
  4718. SH_PFC_FUNCTION(intc),
  4719. SH_PFC_FUNCTION(mmc0),
  4720. SH_PFC_FUNCTION(mmc1),
  4721. SH_PFC_FUNCTION(msiof0),
  4722. SH_PFC_FUNCTION(msiof1),
  4723. SH_PFC_FUNCTION(msiof2),
  4724. SH_PFC_FUNCTION(msiof3),
  4725. SH_PFC_FUNCTION(pwm0),
  4726. SH_PFC_FUNCTION(pwm1),
  4727. SH_PFC_FUNCTION(pwm2),
  4728. SH_PFC_FUNCTION(pwm3),
  4729. SH_PFC_FUNCTION(pwm4),
  4730. SH_PFC_FUNCTION(pwm5),
  4731. SH_PFC_FUNCTION(pwm6),
  4732. SH_PFC_FUNCTION(qspi),
  4733. SH_PFC_FUNCTION(scif0),
  4734. SH_PFC_FUNCTION(scif1),
  4735. SH_PFC_FUNCTION(scif2),
  4736. SH_PFC_FUNCTION(scifa0),
  4737. SH_PFC_FUNCTION(scifa1),
  4738. SH_PFC_FUNCTION(scifa2),
  4739. SH_PFC_FUNCTION(scifb0),
  4740. SH_PFC_FUNCTION(scifb1),
  4741. SH_PFC_FUNCTION(scifb2),
  4742. SH_PFC_FUNCTION(scif_clk),
  4743. SH_PFC_FUNCTION(sdhi0),
  4744. SH_PFC_FUNCTION(sdhi1),
  4745. SH_PFC_FUNCTION(sdhi2),
  4746. SH_PFC_FUNCTION(sdhi3),
  4747. SH_PFC_FUNCTION(ssi),
  4748. SH_PFC_FUNCTION(tpu0),
  4749. SH_PFC_FUNCTION(usb0),
  4750. SH_PFC_FUNCTION(usb1),
  4751. SH_PFC_FUNCTION(usb2),
  4752. SH_PFC_FUNCTION(vin0),
  4753. SH_PFC_FUNCTION(vin1),
  4754. SH_PFC_FUNCTION(vin2),
  4755. SH_PFC_FUNCTION(vin3),
  4756. },
  4757. #ifdef CONFIG_PINCTRL_PFC_R8A7790
  4758. .automotive = {
  4759. SH_PFC_FUNCTION(mlb),
  4760. }
  4761. #endif /* CONFIG_PINCTRL_PFC_R8A7790 */
  4762. };
  4763. static const struct pinmux_cfg_reg pinmux_config_regs[] = {
  4764. { PINMUX_CFG_REG("GPSR0", 0xE6060004, 32, 1, GROUP(
  4765. GP_0_31_FN, FN_IP3_17_15,
  4766. GP_0_30_FN, FN_IP3_14_12,
  4767. GP_0_29_FN, FN_IP3_11_8,
  4768. GP_0_28_FN, FN_IP3_7_4,
  4769. GP_0_27_FN, FN_IP3_3_0,
  4770. GP_0_26_FN, FN_IP2_28_26,
  4771. GP_0_25_FN, FN_IP2_25_22,
  4772. GP_0_24_FN, FN_IP2_21_18,
  4773. GP_0_23_FN, FN_IP2_17_15,
  4774. GP_0_22_FN, FN_IP2_14_12,
  4775. GP_0_21_FN, FN_IP2_11_9,
  4776. GP_0_20_FN, FN_IP2_8_6,
  4777. GP_0_19_FN, FN_IP2_5_3,
  4778. GP_0_18_FN, FN_IP2_2_0,
  4779. GP_0_17_FN, FN_IP1_29_28,
  4780. GP_0_16_FN, FN_IP1_27_26,
  4781. GP_0_15_FN, FN_IP1_25_22,
  4782. GP_0_14_FN, FN_IP1_21_18,
  4783. GP_0_13_FN, FN_IP1_17_15,
  4784. GP_0_12_FN, FN_IP1_14_12,
  4785. GP_0_11_FN, FN_IP1_11_8,
  4786. GP_0_10_FN, FN_IP1_7_4,
  4787. GP_0_9_FN, FN_IP1_3_0,
  4788. GP_0_8_FN, FN_IP0_30_27,
  4789. GP_0_7_FN, FN_IP0_26_23,
  4790. GP_0_6_FN, FN_IP0_22_20,
  4791. GP_0_5_FN, FN_IP0_19_16,
  4792. GP_0_4_FN, FN_IP0_15_12,
  4793. GP_0_3_FN, FN_IP0_11_9,
  4794. GP_0_2_FN, FN_IP0_8_6,
  4795. GP_0_1_FN, FN_IP0_5_3,
  4796. GP_0_0_FN, FN_IP0_2_0 ))
  4797. },
  4798. { PINMUX_CFG_REG("GPSR1", 0xE6060008, 32, 1, GROUP(
  4799. 0, 0,
  4800. 0, 0,
  4801. GP_1_29_FN, FN_IP6_13_11,
  4802. GP_1_28_FN, FN_IP6_10_9,
  4803. GP_1_27_FN, FN_IP6_8_6,
  4804. GP_1_26_FN, FN_IP6_5_3,
  4805. GP_1_25_FN, FN_IP6_2_0,
  4806. GP_1_24_FN, FN_IP5_29_27,
  4807. GP_1_23_FN, FN_IP5_26_24,
  4808. GP_1_22_FN, FN_IP5_23_21,
  4809. GP_1_21_FN, FN_IP5_20_18,
  4810. GP_1_20_FN, FN_IP5_17_15,
  4811. GP_1_19_FN, FN_IP5_14_13,
  4812. GP_1_18_FN, FN_IP5_12_10,
  4813. GP_1_17_FN, FN_IP5_9_6,
  4814. GP_1_16_FN, FN_IP5_5_3,
  4815. GP_1_15_FN, FN_IP5_2_0,
  4816. GP_1_14_FN, FN_IP4_29_27,
  4817. GP_1_13_FN, FN_IP4_26_24,
  4818. GP_1_12_FN, FN_IP4_23_21,
  4819. GP_1_11_FN, FN_IP4_20_18,
  4820. GP_1_10_FN, FN_IP4_17_15,
  4821. GP_1_9_FN, FN_IP4_14_12,
  4822. GP_1_8_FN, FN_IP4_11_9,
  4823. GP_1_7_FN, FN_IP4_8_6,
  4824. GP_1_6_FN, FN_IP4_5_3,
  4825. GP_1_5_FN, FN_IP4_2_0,
  4826. GP_1_4_FN, FN_IP3_31_29,
  4827. GP_1_3_FN, FN_IP3_28_26,
  4828. GP_1_2_FN, FN_IP3_25_23,
  4829. GP_1_1_FN, FN_IP3_22_20,
  4830. GP_1_0_FN, FN_IP3_19_18, ))
  4831. },
  4832. { PINMUX_CFG_REG("GPSR2", 0xE606000C, 32, 1, GROUP(
  4833. 0, 0,
  4834. 0, 0,
  4835. GP_2_29_FN, FN_IP7_15_13,
  4836. GP_2_28_FN, FN_IP7_12_10,
  4837. GP_2_27_FN, FN_IP7_9_8,
  4838. GP_2_26_FN, FN_IP7_7_6,
  4839. GP_2_25_FN, FN_IP7_5_3,
  4840. GP_2_24_FN, FN_IP7_2_0,
  4841. GP_2_23_FN, FN_IP6_31_29,
  4842. GP_2_22_FN, FN_IP6_28_26,
  4843. GP_2_21_FN, FN_IP6_25_23,
  4844. GP_2_20_FN, FN_IP6_22_20,
  4845. GP_2_19_FN, FN_IP6_19_17,
  4846. GP_2_18_FN, FN_IP6_16_14,
  4847. GP_2_17_FN, FN_VI1_DATA7_VI1_B7,
  4848. GP_2_16_FN, FN_IP8_27,
  4849. GP_2_15_FN, FN_IP8_26,
  4850. GP_2_14_FN, FN_IP8_25_24,
  4851. GP_2_13_FN, FN_IP8_23_22,
  4852. GP_2_12_FN, FN_IP8_21_20,
  4853. GP_2_11_FN, FN_IP8_19_18,
  4854. GP_2_10_FN, FN_IP8_17_16,
  4855. GP_2_9_FN, FN_IP8_15_14,
  4856. GP_2_8_FN, FN_IP8_13_12,
  4857. GP_2_7_FN, FN_IP8_11_10,
  4858. GP_2_6_FN, FN_IP8_9_8,
  4859. GP_2_5_FN, FN_IP8_7_6,
  4860. GP_2_4_FN, FN_IP8_5_4,
  4861. GP_2_3_FN, FN_IP8_3_2,
  4862. GP_2_2_FN, FN_IP8_1_0,
  4863. GP_2_1_FN, FN_IP7_30_29,
  4864. GP_2_0_FN, FN_IP7_28_27 ))
  4865. },
  4866. { PINMUX_CFG_REG("GPSR3", 0xE6060010, 32, 1, GROUP(
  4867. GP_3_31_FN, FN_IP11_21_18,
  4868. GP_3_30_FN, FN_IP11_17_15,
  4869. GP_3_29_FN, FN_IP11_14_13,
  4870. GP_3_28_FN, FN_IP11_12_11,
  4871. GP_3_27_FN, FN_IP11_10_9,
  4872. GP_3_26_FN, FN_IP11_8_7,
  4873. GP_3_25_FN, FN_IP11_6_5,
  4874. GP_3_24_FN, FN_IP11_4,
  4875. GP_3_23_FN, FN_IP11_3_0,
  4876. GP_3_22_FN, FN_IP10_29_26,
  4877. GP_3_21_FN, FN_IP10_25_23,
  4878. GP_3_20_FN, FN_IP10_22_19,
  4879. GP_3_19_FN, FN_IP10_18_15,
  4880. GP_3_18_FN, FN_IP10_14_11,
  4881. GP_3_17_FN, FN_IP10_10_7,
  4882. GP_3_16_FN, FN_IP10_6_4,
  4883. GP_3_15_FN, FN_IP10_3_0,
  4884. GP_3_14_FN, FN_IP9_31_28,
  4885. GP_3_13_FN, FN_IP9_27_26,
  4886. GP_3_12_FN, FN_IP9_25_24,
  4887. GP_3_11_FN, FN_IP9_23_22,
  4888. GP_3_10_FN, FN_IP9_21_20,
  4889. GP_3_9_FN, FN_IP9_19_18,
  4890. GP_3_8_FN, FN_IP9_17_16,
  4891. GP_3_7_FN, FN_IP9_15_12,
  4892. GP_3_6_FN, FN_IP9_11_8,
  4893. GP_3_5_FN, FN_IP9_7_6,
  4894. GP_3_4_FN, FN_IP9_5_4,
  4895. GP_3_3_FN, FN_IP9_3_2,
  4896. GP_3_2_FN, FN_IP9_1_0,
  4897. GP_3_1_FN, FN_IP8_30_29,
  4898. GP_3_0_FN, FN_IP8_28 ))
  4899. },
  4900. { PINMUX_CFG_REG("GPSR4", 0xE6060014, 32, 1, GROUP(
  4901. GP_4_31_FN, FN_IP14_18_16,
  4902. GP_4_30_FN, FN_IP14_15_12,
  4903. GP_4_29_FN, FN_IP14_11_9,
  4904. GP_4_28_FN, FN_IP14_8_6,
  4905. GP_4_27_FN, FN_IP14_5_3,
  4906. GP_4_26_FN, FN_IP14_2_0,
  4907. GP_4_25_FN, FN_IP13_30_29,
  4908. GP_4_24_FN, FN_IP13_28_26,
  4909. GP_4_23_FN, FN_IP13_25_23,
  4910. GP_4_22_FN, FN_IP13_22_19,
  4911. GP_4_21_FN, FN_IP13_18_16,
  4912. GP_4_20_FN, FN_IP13_15_13,
  4913. GP_4_19_FN, FN_IP13_12_10,
  4914. GP_4_18_FN, FN_IP13_9_7,
  4915. GP_4_17_FN, FN_IP13_6_3,
  4916. GP_4_16_FN, FN_IP13_2_0,
  4917. GP_4_15_FN, FN_IP12_30_28,
  4918. GP_4_14_FN, FN_IP12_27_25,
  4919. GP_4_13_FN, FN_IP12_24_23,
  4920. GP_4_12_FN, FN_IP12_22_20,
  4921. GP_4_11_FN, FN_IP12_19_17,
  4922. GP_4_10_FN, FN_IP12_16_14,
  4923. GP_4_9_FN, FN_IP12_13_11,
  4924. GP_4_8_FN, FN_IP12_10_8,
  4925. GP_4_7_FN, FN_IP12_7_6,
  4926. GP_4_6_FN, FN_IP12_5_4,
  4927. GP_4_5_FN, FN_IP12_3_2,
  4928. GP_4_4_FN, FN_IP12_1_0,
  4929. GP_4_3_FN, FN_IP11_31_30,
  4930. GP_4_2_FN, FN_IP11_29_27,
  4931. GP_4_1_FN, FN_IP11_26_24,
  4932. GP_4_0_FN, FN_IP11_23_22 ))
  4933. },
  4934. { PINMUX_CFG_REG("GPSR5", 0xE6060018, 32, 1, GROUP(
  4935. GP_5_31_FN, FN_IP7_24_22,
  4936. GP_5_30_FN, FN_IP7_21_19,
  4937. GP_5_29_FN, FN_IP7_18_16,
  4938. GP_5_28_FN, FN_DU_DOTCLKIN2,
  4939. GP_5_27_FN, FN_IP7_26_25,
  4940. GP_5_26_FN, FN_DU_DOTCLKIN0,
  4941. GP_5_25_FN, FN_AVS2,
  4942. GP_5_24_FN, FN_AVS1,
  4943. GP_5_23_FN, FN_USB2_OVC,
  4944. GP_5_22_FN, FN_USB2_PWEN,
  4945. GP_5_21_FN, FN_IP16_7,
  4946. GP_5_20_FN, FN_IP16_6,
  4947. GP_5_19_FN, FN_USB0_OVC_VBUS,
  4948. GP_5_18_FN, FN_USB0_PWEN,
  4949. GP_5_17_FN, FN_IP16_5_3,
  4950. GP_5_16_FN, FN_IP16_2_0,
  4951. GP_5_15_FN, FN_IP15_29_28,
  4952. GP_5_14_FN, FN_IP15_27_26,
  4953. GP_5_13_FN, FN_IP15_25_23,
  4954. GP_5_12_FN, FN_IP15_22_20,
  4955. GP_5_11_FN, FN_IP15_19_18,
  4956. GP_5_10_FN, FN_IP15_17_16,
  4957. GP_5_9_FN, FN_IP15_15_14,
  4958. GP_5_8_FN, FN_IP15_13_12,
  4959. GP_5_7_FN, FN_IP15_11_9,
  4960. GP_5_6_FN, FN_IP15_8_6,
  4961. GP_5_5_FN, FN_IP15_5_3,
  4962. GP_5_4_FN, FN_IP15_2_0,
  4963. GP_5_3_FN, FN_IP14_30_28,
  4964. GP_5_2_FN, FN_IP14_27_25,
  4965. GP_5_1_FN, FN_IP14_24_22,
  4966. GP_5_0_FN, FN_IP14_21_19 ))
  4967. },
  4968. { PINMUX_CFG_REG_VAR("IPSR0", 0xE6060020, 32,
  4969. GROUP(-1, 4, 4, 3, 4, 4, 3, 3, 3, 3),
  4970. GROUP(
  4971. /* IP0_31 [1] RESERVED */
  4972. /* IP0_30_27 [4] */
  4973. FN_D8, FN_SCIFA1_SCK_C, FN_AVB_TXD0, 0,
  4974. FN_VI0_G0, FN_VI0_G0_B, FN_VI2_DATA0_VI2_B0,
  4975. 0, 0, 0, 0, 0, 0, 0, 0, 0,
  4976. /* IP0_26_23 [4] */
  4977. FN_D7, FN_AD_DI_B, FN_IIC2_SDA_C,
  4978. FN_VI3_DATA7, FN_VI0_R3, FN_VI0_R3_B, FN_I2C2_SDA_C,
  4979. FN_TCLK1, 0, 0, 0, 0, 0, 0, 0, 0,
  4980. /* IP0_22_20 [3] */
  4981. FN_D6, FN_IIC2_SCL_C, FN_VI3_DATA6, FN_VI0_R2, FN_VI0_R2_B,
  4982. FN_I2C2_SCL_C, 0, 0,
  4983. /* IP0_19_16 [4] */
  4984. FN_D5, FN_SCIFB1_TXD_F, FN_SCIFB0_TXD_C, FN_VI3_DATA5,
  4985. FN_VI0_R1, FN_VI0_R1_B, FN_TX0_B,
  4986. 0, 0, 0, 0, 0, 0, 0, 0, 0,
  4987. /* IP0_15_12 [4] */
  4988. FN_D4, FN_SCIFB1_RXD_F, FN_SCIFB0_RXD_C, FN_VI3_DATA4,
  4989. FN_VI0_R0, FN_VI0_R0_B, FN_RX0_B,
  4990. 0, 0, 0, 0, 0, 0, 0, 0, 0,
  4991. /* IP0_11_9 [3] */
  4992. FN_D3, FN_MSIOF3_TXD_B, FN_VI3_DATA3, FN_VI0_G7, FN_VI0_G7_B,
  4993. 0, 0, 0,
  4994. /* IP0_8_6 [3] */
  4995. FN_D2, FN_MSIOF3_RXD_B, FN_VI3_DATA2, FN_VI0_G6, FN_VI0_G6_B,
  4996. 0, 0, 0,
  4997. /* IP0_5_3 [3] */
  4998. FN_D1, FN_MSIOF3_SYNC_B, FN_VI3_DATA1, FN_VI0_G5, FN_VI0_G5_B,
  4999. 0, 0, 0,
  5000. /* IP0_2_0 [3] */
  5001. FN_D0, FN_MSIOF3_SCK_B, FN_VI3_DATA0, FN_VI0_G4, FN_VI0_G4_B,
  5002. 0, 0, 0, ))
  5003. },
  5004. { PINMUX_CFG_REG_VAR("IPSR1", 0xE6060024, 32,
  5005. GROUP(-2, 2, 2, 4, 4, 3, 3, 4, 4, 4),
  5006. GROUP(
  5007. /* IP1_31_30 [2] RESERVED */
  5008. /* IP1_29_28 [2] */
  5009. FN_A1, FN_PWM4, 0, 0,
  5010. /* IP1_27_26 [2] */
  5011. FN_A0, FN_PWM3, 0, 0,
  5012. /* IP1_25_22 [4] */
  5013. FN_D15, FN_SCIFB1_TXD_C, FN_AVB_TXD7, FN_TX1_B,
  5014. FN_VI0_FIELD, FN_VI0_FIELD_B, FN_VI2_DATA7_VI2_B7,
  5015. 0, 0, 0, 0, 0, 0, 0, 0, 0,
  5016. /* IP1_21_18 [4] */
  5017. FN_D14, FN_SCIFB1_RXD_C, FN_AVB_TXD6, FN_RX1_B,
  5018. FN_VI0_CLKENB, FN_VI0_CLKENB_B, FN_VI2_DATA6_VI2_B6,
  5019. 0, 0, 0, 0, 0, 0, 0, 0, 0,
  5020. /* IP1_17_15 [3] */
  5021. FN_D13, FN_AVB_TXD5, FN_VI0_VSYNC_N,
  5022. FN_VI0_VSYNC_N_B, FN_VI2_DATA5_VI2_B5,
  5023. 0, 0, 0,
  5024. /* IP1_14_12 [3] */
  5025. FN_D12, FN_SCIFA1_RTS_N_C, FN_AVB_TXD4,
  5026. FN_VI0_HSYNC_N, FN_VI0_HSYNC_N_B, FN_VI2_DATA4_VI2_B4,
  5027. 0, 0,
  5028. /* IP1_11_8 [4] */
  5029. FN_D11, FN_SCIFA1_CTS_N_C, FN_AVB_TXD3, 0,
  5030. FN_VI0_G3, FN_VI0_G3_B, FN_VI2_DATA3_VI2_B3,
  5031. 0, 0, 0, 0, 0, 0, 0, 0, 0,
  5032. /* IP1_7_4 [4] */
  5033. FN_D10, FN_SCIFA1_TXD_C, FN_AVB_TXD2, 0,
  5034. FN_VI0_G2, FN_VI0_G2_B, FN_VI2_DATA2_VI2_B2,
  5035. 0, 0, 0, 0, 0, 0, 0, 0, 0,
  5036. /* IP1_3_0 [4] */
  5037. FN_D9, FN_SCIFA1_RXD_C, FN_AVB_TXD1, 0,
  5038. FN_VI0_G1, FN_VI0_G1_B, FN_VI2_DATA1_VI2_B1,
  5039. 0, 0, 0, 0, 0, 0, 0, 0, 0, ))
  5040. },
  5041. { PINMUX_CFG_REG_VAR("IPSR2", 0xE6060028, 32,
  5042. GROUP(-3, 3, 4, 4, 3, 3, 3, 3, 3, 3),
  5043. GROUP(
  5044. /* IP2_31_29 [3] RESERVED */
  5045. /* IP2_28_26 [3] */
  5046. FN_A10, FN_SSI_SDATA5_B, FN_MSIOF2_SYNC, FN_VI0_R6,
  5047. FN_VI0_R6_B, FN_VI2_DATA2_VI2_B2_B, 0, 0,
  5048. /* IP2_25_22 [4] */
  5049. FN_A9, FN_SCIFA1_CTS_N_B, FN_SSI_WS5_B, FN_VI0_R5,
  5050. FN_VI0_R5_B, FN_SCIFB2_TXD_C, FN_TX2_B, FN_VI2_DATA1_VI2_B1_B,
  5051. 0, 0, 0, 0, 0, 0, 0, 0,
  5052. /* IP2_21_18 [4] */
  5053. FN_A8, FN_SCIFA1_RXD_B, FN_SSI_SCK5_B, FN_VI0_R4,
  5054. FN_VI0_R4_B, FN_SCIFB2_RXD_C, FN_RX2_B, FN_VI2_DATA0_VI2_B0_B,
  5055. 0, 0, 0, 0, 0, 0, 0, 0,
  5056. /* IP2_17_15 [3] */
  5057. FN_A7, FN_SCIFA1_SCK_B, FN_AUDIO_CLKOUT_B, FN_TPU0TO3,
  5058. 0, 0, 0, 0,
  5059. /* IP2_14_12 [3] */
  5060. FN_A6, FN_SCIFA1_RTS_N_B, FN_TPU0TO2, 0, 0, 0, 0, 0,
  5061. /* IP2_11_9 [3] */
  5062. FN_A5, FN_SCIFA1_TXD_B, FN_TPU0TO1, 0, 0, 0, 0, 0,
  5063. /* IP2_8_6 [3] */
  5064. FN_A4, FN_MSIOF1_TXD_B, FN_TPU0TO0, 0, 0, 0, 0, 0,
  5065. /* IP2_5_3 [3] */
  5066. FN_A3, FN_PWM6, FN_MSIOF1_SS2_B, 0, 0, 0, 0, 0,
  5067. /* IP2_2_0 [3] */
  5068. FN_A2, FN_PWM5, FN_MSIOF1_SS1_B, 0, 0, 0, 0, 0, ))
  5069. },
  5070. { PINMUX_CFG_REG_VAR("IPSR3", 0xE606002C, 32,
  5071. GROUP(3, 3, 3, 3, 2, 3, 3, 4, 4, 4),
  5072. GROUP(
  5073. /* IP3_31_29 [3] */
  5074. FN_A20, FN_SPCLK, FN_VI1_R3, FN_VI1_R3_B, FN_VI2_G4,
  5075. 0, 0, 0,
  5076. /* IP3_28_26 [3] */
  5077. FN_A19, FN_AD_NCS_N_B, FN_ATACS01_N, FN_EX_WAIT0_B,
  5078. 0, 0, 0, 0,
  5079. /* IP3_25_23 [3] */
  5080. FN_A18, FN_AD_CLK_B, FN_ATAG1_N, 0, 0, 0, 0, 0,
  5081. /* IP3_22_20 [3] */
  5082. FN_A17, FN_AD_DO_B, FN_ATADIR1_N, 0, 0, 0, 0, 0,
  5083. /* IP3_19_18 [2] */
  5084. FN_A16, FN_ATAWR1_N, 0, 0,
  5085. /* IP3_17_15 [3] */
  5086. FN_A15, FN_SCIFB2_SCK_B, FN_ATARD1_N, FN_MSIOF2_SS2,
  5087. 0, 0, 0, 0,
  5088. /* IP3_14_12 [3] */
  5089. FN_A14, FN_SCIFB2_TXD_B, FN_ATACS11_N, FN_MSIOF2_SS1,
  5090. 0, 0, 0, 0,
  5091. /* IP3_11_8 [4] */
  5092. FN_A13, FN_SCIFB2_RTS_N_B, FN_EX_WAIT2,
  5093. FN_MSIOF2_RXD, FN_VI1_R2, FN_VI1_R2_B, FN_VI2_G2,
  5094. FN_VI2_DATA5_VI2_B5_B, 0, 0, 0, 0, 0, 0, 0, 0,
  5095. /* IP3_7_4 [4] */
  5096. FN_A12, FN_SCIFB2_RXD_B, FN_MSIOF2_TXD, FN_VI1_R1,
  5097. FN_VI1_R1_B, FN_VI2_G1, FN_VI2_DATA4_VI2_B4_B,
  5098. 0, 0, 0, 0, 0, 0, 0, 0, 0,
  5099. /* IP3_3_0 [4] */
  5100. FN_A11, FN_SCIFB2_CTS_N_B, FN_MSIOF2_SCK, FN_VI1_R0,
  5101. FN_VI1_R0_B, FN_VI2_G0, FN_VI2_DATA3_VI2_B3_B, 0,
  5102. 0, 0, 0, 0, 0, 0, 0, 0, ))
  5103. },
  5104. { PINMUX_CFG_REG_VAR("IPSR4", 0xE6060030, 32,
  5105. GROUP(-2, 3, 3, 3, 3, 3, 3, 3, 3, 3, 3),
  5106. GROUP(
  5107. /* IP4_31_30 [2] RESERVED */
  5108. /* IP4_29_27 [3] */
  5109. FN_EX_CS2_N, FN_GPS_SIGN, FN_HRTS1_N_B,
  5110. FN_VI3_CLKENB, FN_VI1_G0, FN_VI1_G0_B, FN_VI2_R2, 0,
  5111. /* IP4_26_24 [3] */
  5112. FN_EX_CS1_N, FN_GPS_CLK, FN_HCTS1_N_B, FN_VI1_FIELD,
  5113. FN_VI1_FIELD_B, FN_VI2_R1, 0, 0,
  5114. /* IP4_23_21 [3] */
  5115. FN_EX_CS0_N, FN_HRX1_B, FN_VI1_G5, FN_VI1_G5_B, FN_VI2_R0,
  5116. FN_HTX0_B, FN_MSIOF0_SS1_B, 0,
  5117. /* IP4_20_18 [3] */
  5118. FN_CS1_N_A26, FN_SPEEDIN, FN_VI0_R7, FN_VI0_R7_B,
  5119. FN_VI2_CLK, FN_VI2_CLK_B, 0, 0,
  5120. /* IP4_17_15 [3] */
  5121. FN_CS0_N, FN_VI1_R6, FN_VI1_R6_B, FN_VI2_G3, FN_MSIOF0_SS2_B,
  5122. 0, 0, 0,
  5123. /* IP4_14_12 [3] */
  5124. FN_A25, FN_SSL, FN_VI1_G6, FN_VI1_G6_B, FN_VI2_FIELD,
  5125. FN_VI2_FIELD_B, 0, 0,
  5126. /* IP4_11_9 [3] */
  5127. FN_A24, FN_IO3, FN_VI1_R7, FN_VI1_R7_B, FN_VI2_CLKENB,
  5128. FN_VI2_CLKENB_B, 0, 0,
  5129. /* IP4_8_6 [3] */
  5130. FN_A23, FN_IO2, FN_VI1_G7, FN_VI1_G7_B, FN_VI2_G7, 0, 0, 0,
  5131. /* IP4_5_3 [3] */
  5132. FN_A22, FN_MISO_IO1, FN_VI1_R5, FN_VI1_R5_B, FN_VI2_G6, 0, 0, 0,
  5133. /* IP4_2_0 [3] */
  5134. FN_A21, FN_MOSI_IO0, FN_VI1_R4, FN_VI1_R4_B, FN_VI2_G5, 0, 0, 0,
  5135. ))
  5136. },
  5137. { PINMUX_CFG_REG_VAR("IPSR5", 0xE6060034, 32,
  5138. GROUP(-2, 3, 3, 3, 3, 3, 2, 3, 4, 3, 3),
  5139. GROUP(
  5140. /* IP5_31_30 [2] RESERVED */
  5141. /* IP5_29_27 [3] */
  5142. FN_DREQ0_N, FN_VI1_HSYNC_N, FN_VI1_HSYNC_N_B, FN_VI2_R7,
  5143. FN_SSI_SCK78_C, FN_SSI_WS78_B, 0, 0,
  5144. /* IP5_26_24 [3] */
  5145. FN_EX_WAIT0, FN_IRQ3, 0, FN_VI3_CLK, FN_SCIFA0_RTS_N_B,
  5146. FN_HRX0_B, FN_MSIOF0_SCK_B, 0,
  5147. /* IP5_23_21 [3] */
  5148. FN_WE1_N, FN_IERX, FN_CAN1_RX, FN_VI1_G4,
  5149. FN_VI1_G4_B, FN_VI2_R6, FN_SCIFA0_CTS_N_B, FN_IERX_C,
  5150. /* IP5_20_18 [3] */
  5151. FN_WE0_N, FN_IECLK, FN_CAN_CLK,
  5152. FN_VI2_VSYNC_N, FN_SCIFA0_TXD_B, FN_VI2_VSYNC_N_B, 0, 0,
  5153. /* IP5_17_15 [3] */
  5154. FN_RD_WR_N, FN_VI1_G3, FN_VI1_G3_B, FN_VI2_R5, FN_SCIFA0_RXD_B,
  5155. 0, 0, 0,
  5156. /* IP5_14_13 [2] */
  5157. FN_RD_N, FN_CAN0_TX, FN_SCIFA0_SCK_B, 0,
  5158. /* IP5_12_10 [3] */
  5159. FN_BS_N, FN_IETX, FN_HTX1_B, FN_CAN1_TX, FN_DRACK0, FN_IETX_C,
  5160. 0, 0,
  5161. /* IP5_9_6 [4] */
  5162. FN_EX_CS5_N, FN_CAN0_RX, FN_MSIOF1_RXD_B, FN_VI3_VSYNC_N,
  5163. FN_VI1_G2, FN_VI1_G2_B, FN_VI2_R4, FN_IIC1_SDA, FN_INTC_EN1_N,
  5164. FN_I2C1_SDA, 0, 0, 0, 0, 0, 0,
  5165. /* IP5_5_3 [3] */
  5166. FN_EX_CS4_N, FN_MSIOF1_SCK_B, FN_VI3_HSYNC_N,
  5167. FN_VI2_HSYNC_N, FN_IIC1_SCL, FN_VI2_HSYNC_N_B,
  5168. FN_INTC_EN0_N, FN_I2C1_SCL,
  5169. /* IP5_2_0 [3] */
  5170. FN_EX_CS3_N, FN_GPS_MAG, FN_VI3_FIELD, FN_VI1_G1, FN_VI1_G1_B,
  5171. FN_VI2_R3, 0, 0, ))
  5172. },
  5173. { PINMUX_CFG_REG_VAR("IPSR6", 0xE6060038, 32,
  5174. GROUP(3, 3, 3, 3, 3, 3, 3, 2, 3, 3, 3),
  5175. GROUP(
  5176. /* IP6_31_29 [3] */
  5177. FN_ETH_REF_CLK, 0, FN_HCTS0_N_E,
  5178. FN_STP_IVCXO27_1_B, FN_HRX0_F, 0, 0, 0,
  5179. /* IP6_28_26 [3] */
  5180. FN_ETH_LINK, 0, FN_HTX0_E,
  5181. FN_STP_IVCXO27_0_B, FN_SCIFB1_TXD_G, FN_TX1_E, 0, 0,
  5182. /* IP6_25_23 [3] */
  5183. FN_ETH_RXD1, 0, FN_HRX0_E, FN_STP_ISSYNC_0_B,
  5184. FN_TS_SCK0_D, FN_GLO_I1_C, FN_SCIFB1_RXD_G, FN_RX1_E,
  5185. /* IP6_22_20 [3] */
  5186. FN_ETH_RXD0, 0, FN_STP_ISEN_0_B, FN_TS_SDAT0_D,
  5187. FN_GLO_I0_C, FN_SCIFB1_SCK_G, FN_SCK1_E, 0,
  5188. /* IP6_19_17 [3] */
  5189. FN_ETH_RX_ER, 0, FN_STP_ISD_0_B,
  5190. FN_TS_SPSYNC0_D, FN_GLO_Q1_C, FN_IIC2_SDA_E, FN_I2C2_SDA_E, 0,
  5191. /* IP6_16_14 [3] */
  5192. FN_ETH_CRS_DV, 0, FN_STP_ISCLK_0_B,
  5193. FN_TS_SDEN0_D, FN_GLO_Q0_C, FN_IIC2_SCL_E,
  5194. FN_I2C2_SCL_E, 0,
  5195. /* IP6_13_11 [3] */
  5196. FN_DACK2, FN_IRQ2, 0, FN_SSI_SDATA6_B, FN_HRTS0_N_B,
  5197. FN_MSIOF0_RXD_B, 0, 0,
  5198. /* IP6_10_9 [2] */
  5199. FN_DREQ2_N, FN_HSCK1_B, FN_HCTS0_N_B, FN_MSIOF0_TXD_B,
  5200. /* IP6_8_6 [3] */
  5201. FN_DACK1, FN_IRQ1, 0, FN_SSI_WS6_B, FN_SSI_SDATA8_C, 0, 0, 0,
  5202. /* IP6_5_3 [3] */
  5203. FN_DREQ1_N, FN_VI1_CLKENB, FN_VI1_CLKENB_B,
  5204. FN_SSI_SDATA7_C, FN_SSI_SCK78_B, 0, 0, 0,
  5205. /* IP6_2_0 [3] */
  5206. FN_DACK0, FN_IRQ0, 0, FN_SSI_SCK6_B, FN_VI1_VSYNC_N,
  5207. FN_VI1_VSYNC_N_B, FN_SSI_WS78_C, 0, ))
  5208. },
  5209. { PINMUX_CFG_REG_VAR("IPSR7", 0xE606003C, 32,
  5210. GROUP(-1, 2, 2, 2, 3, 3, 3, 3, 3, 2, 2, 3, 3),
  5211. GROUP(
  5212. /* IP7_31 [1] RESERVED */
  5213. /* IP7_30_29 [2] */
  5214. FN_VI0_DATA0_VI0_B0, FN_ATACS10_N, FN_AVB_RXD2, 0,
  5215. /* IP7_28_27 [2] */
  5216. FN_VI0_CLK, FN_ATACS00_N, FN_AVB_RXD1, 0,
  5217. /* IP7_26_25 [2] */
  5218. FN_DU_DOTCLKIN1, FN_AUDIO_CLKC, FN_AUDIO_CLKOUT_C, 0,
  5219. /* IP7_24_22 [3] */
  5220. FN_PWM2, FN_PWMFSW0, FN_SCIFA2_RXD_C, FN_PCMWE_N, FN_IECLK_C,
  5221. 0, 0, 0,
  5222. /* IP7_21_19 [3] */
  5223. FN_PWM1, FN_SCIFA2_TXD_C, FN_STP_ISSYNC_1_B, FN_TS_SCK1_C,
  5224. FN_GLO_RFON_C, FN_PCMOE_N, 0, 0,
  5225. /* IP7_18_16 [3] */
  5226. FN_PWM0, FN_SCIFA2_SCK_C, FN_STP_ISEN_1_B, FN_TS_SDAT1_C,
  5227. FN_GLO_SS_C, 0, 0, 0,
  5228. /* IP7_15_13 [3] */
  5229. FN_ETH_MDC, 0, FN_STP_ISD_1_B,
  5230. FN_TS_SPSYNC1_C, FN_GLO_SDATA_C, 0, 0, 0,
  5231. /* IP7_12_10 [3] */
  5232. FN_ETH_TXD0, 0, FN_STP_ISCLK_1_B, FN_TS_SDEN1_C,
  5233. FN_GLO_SCLK_C, 0, 0, 0,
  5234. /* IP7_9_8 [2] */
  5235. FN_ETH_MAGIC, 0, FN_SIM0_RST_C, 0,
  5236. /* IP7_7_6 [2] */
  5237. FN_ETH_TX_EN, 0, FN_SIM0_CLK_C, FN_HRTS0_N_F,
  5238. /* IP7_5_3 [3] */
  5239. FN_ETH_TXD1, 0, FN_HTX0_F, FN_BPFCLK_G, 0, 0, 0, 0,
  5240. /* IP7_2_0 [3] */
  5241. FN_ETH_MDIO, 0, FN_HRTS0_N_E,
  5242. FN_SIM0_D_C, FN_HCTS0_N_F, 0, 0, 0, ))
  5243. },
  5244. { PINMUX_CFG_REG_VAR("IPSR8", 0xE6060040, 32,
  5245. GROUP(-1, 2, 1, 1, 1, 2, 2, 2, 2, 2, 2, 2,
  5246. 2, 2, 2, 2, 2, 2),
  5247. GROUP(
  5248. /* IP8_31 [1] RESERVED */
  5249. /* IP8_30_29 [2] */
  5250. FN_SD0_CMD, FN_SCIFB1_SCK_B, FN_VI1_DATA1_VI1_B1_B, 0,
  5251. /* IP8_28 [1] */
  5252. FN_SD0_CLK, FN_VI1_DATA0_VI1_B0_B,
  5253. /* IP8_27 [1] */
  5254. FN_VI1_DATA6_VI1_B6, FN_AVB_GTXREFCLK,
  5255. /* IP8_26 [1] */
  5256. FN_VI1_DATA5_VI1_B5, FN_AVB_PHY_INT,
  5257. /* IP8_25_24 [2] */
  5258. FN_VI1_DATA4_VI1_B4, FN_SCIFA1_RTS_N_D,
  5259. FN_AVB_MAGIC, 0,
  5260. /* IP8_23_22 [2] */
  5261. FN_VI1_DATA3_VI1_B3, FN_SCIFA1_CTS_N_D, FN_AVB_GTX_CLK, 0,
  5262. /* IP8_21_20 [2] */
  5263. FN_VI1_DATA2_VI1_B2, FN_SCIFA1_TXD_D, FN_AVB_MDIO, 0,
  5264. /* IP8_19_18 [2] */
  5265. FN_VI1_DATA1_VI1_B1, FN_SCIFA1_RXD_D, FN_AVB_MDC, 0,
  5266. /* IP8_17_16 [2] */
  5267. FN_VI1_DATA0_VI1_B0, FN_SCIFA1_SCK_D, FN_AVB_CRS, 0,
  5268. /* IP8_15_14 [2] */
  5269. FN_VI1_CLK, FN_AVB_RX_DV, 0, 0,
  5270. /* IP8_13_12 [2] */
  5271. FN_VI0_DATA7_VI0_B7, FN_AVB_RX_CLK, 0, 0,
  5272. /* IP8_11_10 [2] */
  5273. FN_VI0_DATA6_VI0_B6, FN_AVB_RX_ER, 0, 0,
  5274. /* IP8_9_8 [2] */
  5275. FN_VI0_DATA5_VI0_B5, FN_EX_WAIT1, FN_AVB_RXD7, 0,
  5276. /* IP8_7_6 [2] */
  5277. FN_VI0_DATA4_VI0_B4, FN_ATAG0_N, FN_AVB_RXD6, 0,
  5278. /* IP8_5_4 [2] */
  5279. FN_VI0_DATA3_VI0_B3, FN_ATADIR0_N, FN_AVB_RXD5, 0,
  5280. /* IP8_3_2 [2] */
  5281. FN_VI0_DATA2_VI0_B2, FN_ATAWR0_N, FN_AVB_RXD4, 0,
  5282. /* IP8_1_0 [2] */
  5283. FN_VI0_DATA1_VI0_B1, FN_ATARD0_N, FN_AVB_RXD3, 0, ))
  5284. },
  5285. { PINMUX_CFG_REG_VAR("IPSR9", 0xE6060044, 32,
  5286. GROUP(4, 2, 2, 2, 2, 2, 2, 4, 4, 2, 2, 2, 2),
  5287. GROUP(
  5288. /* IP9_31_28 [4] */
  5289. FN_SD1_CD, FN_MMC1_D6, FN_TS_SDEN1, FN_USB1_EXTP,
  5290. FN_GLO_SS, FN_VI0_CLK_B, FN_IIC2_SCL_D, FN_I2C2_SCL_D,
  5291. FN_SIM0_CLK_B, FN_VI3_CLK_B, 0, 0, 0, 0, 0, 0,
  5292. /* IP9_27_26 [2] */
  5293. FN_SD1_DAT3, FN_AVB_RXD0, 0, FN_SCIFB0_RTS_N_B,
  5294. /* IP9_25_24 [2] */
  5295. FN_SD1_DAT2, FN_AVB_COL, 0, FN_SCIFB0_CTS_N_B,
  5296. /* IP9_23_22 [2] */
  5297. FN_SD1_DAT1, FN_AVB_LINK, 0, FN_SCIFB0_TXD_B,
  5298. /* IP9_21_20 [2] */
  5299. FN_SD1_DAT0, FN_AVB_TX_CLK, 0, FN_SCIFB0_RXD_B,
  5300. /* IP9_19_18 [2] */
  5301. FN_SD1_CMD, FN_AVB_TX_ER, 0, FN_SCIFB0_SCK_B,
  5302. /* IP9_17_16 [2] */
  5303. FN_SD1_CLK, FN_AVB_TX_EN, 0, 0,
  5304. /* IP9_15_12 [4] */
  5305. FN_SD0_WP, FN_MMC0_D7, FN_TS_SPSYNC0_B, FN_USB0_IDIN,
  5306. FN_GLO_SDATA, FN_VI1_DATA7_VI1_B7_B, FN_IIC1_SDA_B,
  5307. FN_I2C1_SDA_B, FN_VI2_DATA7_VI2_B7_B, 0, 0, 0, 0, 0, 0, 0,
  5308. /* IP9_11_8 [4] */
  5309. FN_SD0_CD, FN_MMC0_D6, FN_TS_SDEN0_B, FN_USB0_EXTP,
  5310. FN_GLO_SCLK, FN_VI1_DATA6_VI1_B6_B, FN_IIC1_SCL_B,
  5311. FN_I2C1_SCL_B, FN_VI2_DATA6_VI2_B6_B, 0, 0, 0, 0, 0, 0, 0,
  5312. /* IP9_7_6 [2] */
  5313. FN_SD0_DAT3, FN_SCIFB1_RTS_N_B, FN_VI1_DATA5_VI1_B5_B, 0,
  5314. /* IP9_5_4 [2] */
  5315. FN_SD0_DAT2, FN_SCIFB1_CTS_N_B, FN_VI1_DATA4_VI1_B4_B, 0,
  5316. /* IP9_3_2 [2] */
  5317. FN_SD0_DAT1, FN_SCIFB1_TXD_B, FN_VI1_DATA3_VI1_B3_B, 0,
  5318. /* IP9_1_0 [2] */
  5319. FN_SD0_DAT0, FN_SCIFB1_RXD_B, FN_VI1_DATA2_VI1_B2_B, 0, ))
  5320. },
  5321. { PINMUX_CFG_REG_VAR("IPSR10", 0xE6060048, 32,
  5322. GROUP(-2, 4, 3, 4, 4, 4, 4, 3, 4),
  5323. GROUP(
  5324. /* IP10_31_30 [2] RESERVED */
  5325. /* IP10_29_26 [4] */
  5326. FN_SD2_CD, FN_MMC0_D4, FN_TS_SDAT0_B, FN_USB2_EXTP, FN_GLO_I0,
  5327. FN_VI0_DATA6_VI0_B6_B, FN_HCTS0_N_D, FN_TS_SDAT1_B,
  5328. FN_GLO_I0_B, FN_VI3_DATA6_B, 0, 0, 0, 0, 0, 0,
  5329. /* IP10_25_23 [3] */
  5330. FN_SD2_DAT3, FN_MMC0_D3, FN_SIM0_RST, FN_VI0_DATA5_VI0_B5_B,
  5331. FN_HTX0_D, FN_TS_SPSYNC1_B, FN_GLO_Q1_B, FN_VI3_DATA5_B,
  5332. /* IP10_22_19 [4] */
  5333. FN_SD2_DAT2, FN_MMC0_D2, FN_BPFCLK_B, 0,
  5334. FN_VI0_DATA4_VI0_B4_B, FN_HRX0_D, FN_TS_SDEN1_B,
  5335. FN_GLO_Q0_B, FN_VI3_DATA4_B, 0, 0, 0, 0, 0, 0, 0,
  5336. /* IP10_18_15 [4] */
  5337. FN_SD2_DAT1, FN_MMC0_D1, FN_FMIN_B, 0,
  5338. FN_VI0_DATA3_VI0_B3_B, FN_SCIFB1_TXD_E, FN_TX1_D,
  5339. FN_TS_SCK0_C, FN_GLO_RFON_B, FN_VI3_DATA3_B,
  5340. 0, 0, 0, 0, 0, 0,
  5341. /* IP10_14_11 [4] */
  5342. FN_SD2_DAT0, FN_MMC0_D0, FN_FMCLK_B,
  5343. FN_VI0_DATA2_VI0_B2_B, FN_SCIFB1_RXD_E, FN_RX1_D,
  5344. FN_TS_SDAT0_C, FN_GLO_SS_B, FN_VI3_DATA2_B,
  5345. 0, 0, 0, 0, 0, 0, 0,
  5346. /* IP10_10_7 [4] */
  5347. FN_SD2_CMD, FN_MMC0_CMD, FN_SIM0_D,
  5348. FN_VI0_DATA1_VI0_B1_B, FN_SCIFB1_SCK_E, FN_SCK1_D,
  5349. FN_TS_SPSYNC0_C, FN_GLO_SDATA_B, FN_VI3_DATA1_B,
  5350. 0, 0, 0, 0, 0, 0, 0,
  5351. /* IP10_6_4 [3] */
  5352. FN_SD2_CLK, FN_MMC0_CLK, FN_SIM0_CLK,
  5353. FN_VI0_DATA0_VI0_B0_B, FN_TS_SDEN0_C, FN_GLO_SCLK_B,
  5354. FN_VI3_DATA0_B, 0,
  5355. /* IP10_3_0 [4] */
  5356. FN_SD1_WP, FN_MMC1_D7, FN_TS_SPSYNC1, FN_USB1_IDIN,
  5357. FN_GLO_RFON, FN_VI1_CLK_B, FN_IIC2_SDA_D, FN_I2C2_SDA_D,
  5358. FN_SIM0_D_B, 0, 0, 0, 0, 0, 0, 0, ))
  5359. },
  5360. { PINMUX_CFG_REG_VAR("IPSR11", 0xE606004C, 32,
  5361. GROUP(2, 3, 3, 2, 4, 3, 2, 2, 2, 2, 2, 1, 4),
  5362. GROUP(
  5363. /* IP11_31_30 [2] */
  5364. FN_SSI_SCK0129, FN_CAN_CLK_B, FN_MOUT0, 0,
  5365. /* IP11_29_27 [3] */
  5366. FN_MLB_DAT, 0, FN_SCIFB1_TXD_D, FN_TX1_C, FN_BPFCLK_C,
  5367. 0, 0, 0,
  5368. /* IP11_26_24 [3] */
  5369. FN_MLB_SIG, FN_SCIFB1_RXD_D, FN_RX1_C, FN_IIC2_SDA_B, FN_I2C2_SDA_B,
  5370. 0, 0, 0,
  5371. /* IP11_23_22 [2] */
  5372. FN_MLB_CLK, FN_IIC2_SCL_B, FN_I2C2_SCL_B, 0,
  5373. /* IP11_21_18 [4] */
  5374. FN_SD3_WP, FN_MMC1_D5, FN_TS_SCK1, FN_GLO_Q1, FN_FMIN_C,
  5375. 0, FN_FMIN_E, 0, FN_FMIN_F, 0, 0, 0, 0, 0, 0, 0,
  5376. /* IP11_17_15 [3] */
  5377. FN_SD3_CD, FN_MMC1_D4, FN_TS_SDAT1,
  5378. FN_VSP, FN_GLO_Q0, FN_SIM0_RST_B, 0, 0,
  5379. /* IP11_14_13 [2] */
  5380. FN_SD3_DAT3, FN_MMC1_D3, FN_SCKZ, 0,
  5381. /* IP11_12_11 [2] */
  5382. FN_SD3_DAT2, FN_MMC1_D2, FN_SDATA, 0,
  5383. /* IP11_10_9 [2] */
  5384. FN_SD3_DAT1, FN_MMC1_D1, FN_MDATA, 0,
  5385. /* IP11_8_7 [2] */
  5386. FN_SD3_DAT0, FN_MMC1_D0, FN_STM_N, 0,
  5387. /* IP11_6_5 [2] */
  5388. FN_SD3_CMD, FN_MMC1_CMD, FN_MTS_N, 0,
  5389. /* IP11_4 [1] */
  5390. FN_SD3_CLK, FN_MMC1_CLK,
  5391. /* IP11_3_0 [4] */
  5392. FN_SD2_WP, FN_MMC0_D5, FN_TS_SCK0_B, FN_USB2_IDIN,
  5393. FN_GLO_I1, FN_VI0_DATA7_VI0_B7_B, FN_HRTS0_N_D,
  5394. FN_TS_SCK1_B, FN_GLO_I1_B, FN_VI3_DATA7_B, 0, 0, 0, 0, 0, 0, ))
  5395. },
  5396. { PINMUX_CFG_REG_VAR("IPSR12", 0xE6060050, 32,
  5397. GROUP(-1, 3, 3, 2, 3, 3, 3, 3, 3, 2, 2, 2, 2),
  5398. GROUP(
  5399. /* IP12_31 [1] RESERVED */
  5400. /* IP12_30_28 [3] */
  5401. FN_SSI_WS5, FN_SCIFB1_RXD, FN_IECLK_B,
  5402. FN_DU2_EXVSYNC_DU2_VSYNC, FN_QSTB_QHE,
  5403. FN_CAN_DEBUGOUT4, 0, 0,
  5404. /* IP12_27_25 [3] */
  5405. FN_SSI_SCK5, FN_SCIFB1_SCK,
  5406. FN_IERX_B, FN_DU2_EXHSYNC_DU2_HSYNC, FN_QSTH_QHS,
  5407. FN_CAN_DEBUGOUT3, 0, 0,
  5408. /* IP12_24_23 [2] */
  5409. FN_SSI_SDATA4, FN_STP_ISSYNC_0, FN_MSIOF1_RXD,
  5410. FN_CAN_DEBUGOUT2,
  5411. /* IP12_22_20 [3] */
  5412. FN_SSI_WS4, FN_STP_ISEN_0, FN_SCIFB0_RTS_N,
  5413. FN_MSIOF1_TXD, FN_SSI_WS5_C, FN_CAN_DEBUGOUT1, 0, 0,
  5414. /* IP12_19_17 [3] */
  5415. FN_SSI_SCK4, FN_STP_ISD_0, FN_SCIFB0_CTS_N,
  5416. FN_MSIOF1_SS2, FN_SSI_SCK5_C, FN_CAN_DEBUGOUT0, 0, 0,
  5417. /* IP12_16_14 [3] */
  5418. FN_SSI_SDATA3, FN_STP_ISCLK_0,
  5419. FN_SCIFB0_TXD, FN_MSIOF1_SS1, FN_CAN_TXCLK, 0, 0, 0,
  5420. /* IP12_13_11 [3] */
  5421. FN_SSI_WS34, FN_STP_IVCXO27_0, FN_SCIFB0_RXD, FN_MSIOF1_SYNC,
  5422. FN_CAN_STEP0, 0, 0, 0,
  5423. /* IP12_10_8 [3] */
  5424. FN_SSI_SCK34, FN_STP_OPWM_0, FN_SCIFB0_SCK,
  5425. FN_MSIOF1_SCK, FN_CAN_DEBUG_HW_TRIGGER, 0, 0, 0,
  5426. /* IP12_7_6 [2] */
  5427. FN_SSI_SDATA2, FN_CAN1_RX_B, FN_SSI_SCK1, FN_MOUT6,
  5428. /* IP12_5_4 [2] */
  5429. FN_SSI_SDATA1, FN_CAN1_TX_B, FN_MOUT5, 0,
  5430. /* IP12_3_2 [2] */
  5431. FN_SSI_SDATA0, FN_CAN0_RX_B, FN_MOUT2, 0,
  5432. /* IP12_1_0 [2] */
  5433. FN_SSI_WS0129, FN_CAN0_TX_B, FN_MOUT1, 0, ))
  5434. },
  5435. { PINMUX_CFG_REG_VAR("IPSR13", 0xE6060054, 32,
  5436. GROUP(-1, 2, 3, 3, 4, 3, 3, 3, 3, 4, 3),
  5437. GROUP(
  5438. /* IP13_31 [1] RESERVED */
  5439. /* IP13_30_29 [2] */
  5440. FN_AUDIO_CLKA, FN_SCIFB2_RTS_N, FN_CAN_DEBUGOUT14, 0,
  5441. /* IP13_28_26 [3] */
  5442. FN_SSI_SDATA9, FN_STP_ISSYNC_1, FN_SCIFB2_CTS_N, FN_SSI_WS1,
  5443. FN_SSI_SDATA5_C, FN_CAN_DEBUGOUT13, 0, 0,
  5444. /* IP13_25_23 [3] */
  5445. FN_SSI_SDATA8, FN_STP_ISEN_1, FN_SCIFB2_TXD, FN_CAN0_TX_C,
  5446. FN_CAN_DEBUGOUT12, FN_SSI_SDATA8_B, 0, 0,
  5447. /* IP13_22_19 [4] */
  5448. FN_SSI_SDATA7, FN_STP_ISD_1, FN_SCIFB2_RXD, FN_SCIFA2_RTS_N,
  5449. FN_TCLK2, FN_QSTVA_QVS, FN_CAN_DEBUGOUT11, FN_BPFCLK_E,
  5450. 0, FN_SSI_SDATA7_B, FN_FMIN_G, 0, 0, 0, 0, 0,
  5451. /* IP13_18_16 [3] */
  5452. FN_SSI_WS78, FN_STP_ISCLK_1, FN_SCIFB2_SCK, FN_SCIFA2_CTS_N,
  5453. FN_DU2_DR7, FN_LCDOUT7, FN_CAN_DEBUGOUT10, 0,
  5454. /* IP13_15_13 [3] */
  5455. FN_SSI_SCK78, FN_STP_IVCXO27_1, FN_SCK1, FN_SCIFA1_SCK,
  5456. FN_DU2_DR6, FN_LCDOUT6, FN_CAN_DEBUGOUT9, 0,
  5457. /* IP13_12_10 [3] */
  5458. FN_SSI_SDATA6, FN_FMIN_D, 0, FN_DU2_DR5, FN_LCDOUT5,
  5459. FN_CAN_DEBUGOUT8, 0, 0,
  5460. /* IP13_9_7 [3] */
  5461. FN_SSI_WS6, FN_SCIFB1_RTS_N, FN_CAN0_TX_D, FN_DU2_DR4,
  5462. FN_LCDOUT4, FN_CAN_DEBUGOUT7, 0, 0,
  5463. /* IP13_6_3 [4] */
  5464. FN_SSI_SCK6, FN_SCIFB1_CTS_N, FN_BPFCLK_D, 0,
  5465. FN_DU2_DR3, FN_LCDOUT3, FN_CAN_DEBUGOUT6,
  5466. FN_BPFCLK_F, 0, 0, 0, 0, 0, 0, 0, 0,
  5467. /* IP13_2_0 [3] */
  5468. FN_SSI_SDATA5, FN_SCIFB1_TXD, FN_IETX_B, FN_DU2_DR2,
  5469. FN_LCDOUT2, FN_CAN_DEBUGOUT5, 0, 0, ))
  5470. },
  5471. { PINMUX_CFG_REG_VAR("IPSR14", 0xE6060058, 32,
  5472. GROUP(-1, 3, 3, 3, 3, 3, 4, 3, 3, 3, 3),
  5473. GROUP(
  5474. /* IP14_30 [1] RESERVED */
  5475. /* IP14_30_28 [3] */
  5476. FN_SCIFA1_RTS_N, FN_AD_NCS_N, FN_RTS1_N,
  5477. FN_MSIOF3_TXD, FN_DU1_DOTCLKOUT, FN_QSTVB_QVE,
  5478. FN_HRTS0_N_C, 0,
  5479. /* IP14_27_25 [3] */
  5480. FN_SCIFA1_CTS_N, FN_AD_CLK, FN_CTS1_N, FN_MSIOF3_RXD,
  5481. FN_DU0_DOTCLKOUT, FN_QCLK, 0, 0,
  5482. /* IP14_24_22 [3] */
  5483. FN_SCIFA1_TXD, FN_AD_DO, FN_TX1, FN_DU2_DG1,
  5484. FN_LCDOUT9, 0, 0, 0,
  5485. /* IP14_21_19 [3] */
  5486. FN_SCIFA1_RXD, FN_AD_DI, FN_RX1,
  5487. FN_DU2_EXODDF_DU2_ODDF_DISP_CDE, FN_QCPV_QDE, 0, 0, 0,
  5488. /* IP14_18_16 [3] */
  5489. FN_SCIFA0_RTS_N, FN_HRTS1_N, FN_RTS0_N,
  5490. FN_MSIOF3_SS1, FN_DU2_DG0, FN_LCDOUT8, FN_PWM1_B, 0,
  5491. /* IP14_15_12 [4] */
  5492. FN_SCIFA0_CTS_N, FN_HCTS1_N, FN_CTS0_N, FN_MSIOF3_SYNC,
  5493. FN_DU2_DG3, FN_LCDOUT11, FN_PWM0_B, FN_IIC1_SCL_C, FN_I2C1_SCL_C,
  5494. 0, 0, 0, 0, 0, 0, 0,
  5495. /* IP14_11_9 [3] */
  5496. FN_SCIFA0_TXD, FN_HTX1, FN_TX0, FN_DU2_DR1, FN_LCDOUT1,
  5497. 0, 0, 0,
  5498. /* IP14_8_6 [3] */
  5499. FN_SCIFA0_RXD, FN_HRX1, FN_RX0, FN_DU2_DR0, FN_LCDOUT0,
  5500. 0, 0, 0,
  5501. /* IP14_5_3 [3] */
  5502. FN_SCIFA0_SCK, FN_HSCK1, FN_SCK0, FN_MSIOF3_SS2, FN_DU2_DG2,
  5503. FN_LCDOUT10, FN_IIC1_SDA_C, FN_I2C1_SDA_C,
  5504. /* IP14_2_0 [3] */
  5505. FN_AUDIO_CLKB, FN_SCIF_CLK, FN_CAN0_RX_D,
  5506. FN_DVC_MUTE, FN_CAN0_RX_C, FN_CAN_DEBUGOUT15,
  5507. FN_REMOCON, 0, ))
  5508. },
  5509. { PINMUX_CFG_REG_VAR("IPSR15", 0xE606005C, 32,
  5510. GROUP(-2, 2, 2, 3, 3, 2, 2, 2, 2, 3, 3, 3, 3),
  5511. GROUP(
  5512. /* IP15_31_30 [2] RESERVED */
  5513. /* IP15_29_28 [2] */
  5514. FN_MSIOF0_TXD, FN_ADICHS1, FN_DU2_DG6, FN_LCDOUT14,
  5515. /* IP15_27_26 [2] */
  5516. FN_MSIOF0_SS1, FN_ADICHS0, FN_DU2_DG5, FN_LCDOUT13,
  5517. /* IP15_25_23 [3] */
  5518. FN_MSIOF0_SYNC, FN_TS_SCK0, FN_SSI_SCK2, FN_ADIDATA,
  5519. FN_DU2_DB7, FN_LCDOUT23, FN_HRX0_C, 0,
  5520. /* IP15_22_20 [3] */
  5521. FN_MSIOF0_SCK, FN_TS_SDAT0, FN_ADICLK,
  5522. FN_DU2_DB6, FN_LCDOUT22, 0, 0, 0,
  5523. /* IP15_19_18 [2] */
  5524. FN_HRTS0_N, FN_SSI_WS9, FN_DU2_DB5, FN_LCDOUT21,
  5525. /* IP15_17_16 [2] */
  5526. FN_HCTS0_N, FN_SSI_SCK9, FN_DU2_DB4, FN_LCDOUT20,
  5527. /* IP15_15_14 [2] */
  5528. FN_HTX0, FN_DU2_DB3, FN_LCDOUT19, 0,
  5529. /* IP15_13_12 [2] */
  5530. FN_HRX0, FN_DU2_DB2, FN_LCDOUT18, 0,
  5531. /* IP15_11_9 [3] */
  5532. FN_HSCK0, FN_TS_SDEN0, FN_DU2_DG4, FN_LCDOUT12, FN_HCTS0_N_C,
  5533. 0, 0, 0,
  5534. /* IP15_8_6 [3] */
  5535. FN_SCIFA2_TXD, FN_BPFCLK, FN_RX2, FN_DU2_DB1, FN_LCDOUT17,
  5536. FN_IIC2_SDA, FN_I2C2_SDA, 0,
  5537. /* IP15_5_3 [3] */
  5538. FN_SCIFA2_RXD, FN_FMIN, FN_TX2, FN_DU2_DB0, FN_LCDOUT16,
  5539. FN_IIC2_SCL, FN_I2C2_SCL, 0,
  5540. /* IP15_2_0 [3] */
  5541. FN_SCIFA2_SCK, FN_FMCLK, FN_SCK2, FN_MSIOF3_SCK, FN_DU2_DG7,
  5542. FN_LCDOUT15, FN_SCIF_CLK_B, 0, ))
  5543. },
  5544. { PINMUX_CFG_REG_VAR("IPSR16", 0xE6060160, 32,
  5545. GROUP(-24, 1, 1, 3, 3),
  5546. GROUP(
  5547. /* IP16_31_8 [24] RESERVED */
  5548. /* IP16_7 [1] */
  5549. FN_USB1_OVC, FN_TCLK1_B,
  5550. /* IP16_6 [1] */
  5551. FN_USB1_PWEN, FN_AUDIO_CLKOUT_D,
  5552. /* IP16_5_3 [3] */
  5553. FN_MSIOF0_RXD, FN_TS_SPSYNC0, FN_SSI_WS2,
  5554. FN_ADICS_SAMP, FN_DU2_CDE, FN_QPOLB, FN_SCIFA2_RXD_B, 0,
  5555. /* IP16_2_0 [3] */
  5556. FN_MSIOF0_SS2, FN_AUDIO_CLKOUT, FN_ADICHS2,
  5557. FN_DU2_DISP, FN_QPOLA, FN_HTX0_C, FN_SCIFA2_TXD_B, 0, ))
  5558. },
  5559. { PINMUX_CFG_REG_VAR("MOD_SEL", 0xE6060090, 32,
  5560. GROUP(3, 2, 2, 3, 2, 1, 1, 1, 2, 1, 2, 1,
  5561. 1, 1, 1, 2, -1, 1, 2, 1, 1),
  5562. GROUP(
  5563. /* SEL_SCIF1 [3] */
  5564. FN_SEL_SCIF1_0, FN_SEL_SCIF1_1, FN_SEL_SCIF1_2, FN_SEL_SCIF1_3,
  5565. FN_SEL_SCIF1_4, 0, 0, 0,
  5566. /* SEL_SCIFB [2] */
  5567. FN_SEL_SCIFB_0, FN_SEL_SCIFB_1, FN_SEL_SCIFB_2, 0,
  5568. /* SEL_SCIFB2 [2] */
  5569. FN_SEL_SCIFB2_0, FN_SEL_SCIFB2_1, FN_SEL_SCIFB2_2, 0,
  5570. /* SEL_SCIFB1 [3] */
  5571. FN_SEL_SCIFB1_0, FN_SEL_SCIFB1_1, FN_SEL_SCIFB1_2,
  5572. FN_SEL_SCIFB1_3, FN_SEL_SCIFB1_4, FN_SEL_SCIFB1_5,
  5573. FN_SEL_SCIFB1_6, 0,
  5574. /* SEL_SCIFA1 [2] */
  5575. FN_SEL_SCIFA1_0, FN_SEL_SCIFA1_1, FN_SEL_SCIFA1_2,
  5576. FN_SEL_SCIFA1_3,
  5577. /* SEL_SCIF0 [1] */
  5578. FN_SEL_SCIF0_0, FN_SEL_SCIF0_1,
  5579. /* SEL_SCIFA [1] */
  5580. FN_SEL_SCFA_0, FN_SEL_SCFA_1,
  5581. /* SEL_SOF1 [1] */
  5582. FN_SEL_SOF1_0, FN_SEL_SOF1_1,
  5583. /* SEL_SSI7 [2] */
  5584. FN_SEL_SSI7_0, FN_SEL_SSI7_1, FN_SEL_SSI7_2, 0,
  5585. /* SEL_SSI6 [1] */
  5586. FN_SEL_SSI6_0, FN_SEL_SSI6_1,
  5587. /* SEL_SSI5 [2] */
  5588. FN_SEL_SSI5_0, FN_SEL_SSI5_1, FN_SEL_SSI5_2, 0,
  5589. /* SEL_VI3 [1] */
  5590. FN_SEL_VI3_0, FN_SEL_VI3_1,
  5591. /* SEL_VI2 [1] */
  5592. FN_SEL_VI2_0, FN_SEL_VI2_1,
  5593. /* SEL_VI1 [1] */
  5594. FN_SEL_VI1_0, FN_SEL_VI1_1,
  5595. /* SEL_VI0 [1] */
  5596. FN_SEL_VI0_0, FN_SEL_VI0_1,
  5597. /* SEL_TSIF1 [2] */
  5598. FN_SEL_TSIF1_0, FN_SEL_TSIF1_1, FN_SEL_TSIF1_2, 0,
  5599. /* RESERVED [1] */
  5600. /* SEL_LBS [1] */
  5601. FN_SEL_LBS_0, FN_SEL_LBS_1,
  5602. /* SEL_TSIF0 [2] */
  5603. FN_SEL_TSIF0_0, FN_SEL_TSIF0_1, FN_SEL_TSIF0_2, FN_SEL_TSIF0_3,
  5604. /* SEL_SOF3 [1] */
  5605. FN_SEL_SOF3_0, FN_SEL_SOF3_1,
  5606. /* SEL_SOF0 [1] */
  5607. FN_SEL_SOF0_0, FN_SEL_SOF0_1, ))
  5608. },
  5609. { PINMUX_CFG_REG_VAR("MOD_SEL2", 0xE6060094, 32,
  5610. GROUP(-3, 1, 1, 1, 2, 1, 2, 1, -2, 1, 1, 1,
  5611. 3, 3, 2, -3, 2, 2),
  5612. GROUP(
  5613. /* RESERVED [3] */
  5614. /* SEL_TMU1 [1] */
  5615. FN_SEL_TMU1_0, FN_SEL_TMU1_1,
  5616. /* SEL_HSCIF1 [1] */
  5617. FN_SEL_HSCIF1_0, FN_SEL_HSCIF1_1,
  5618. /* SEL_SCIFCLK [1] */
  5619. FN_SEL_SCIFCLK_0, FN_SEL_SCIFCLK_1,
  5620. /* SEL_CAN0 [2] */
  5621. FN_SEL_CAN0_0, FN_SEL_CAN0_1, FN_SEL_CAN0_2, FN_SEL_CAN0_3,
  5622. /* SEL_CANCLK [1] */
  5623. FN_SEL_CANCLK_0, FN_SEL_CANCLK_1,
  5624. /* SEL_SCIFA2 [2] */
  5625. FN_SEL_SCIFA2_0, FN_SEL_SCIFA2_1, FN_SEL_SCIFA2_2, 0,
  5626. /* SEL_CAN1 [1] */
  5627. FN_SEL_CAN1_0, FN_SEL_CAN1_1,
  5628. /* RESERVED [2] */
  5629. /* SEL_SCIF2 [1] */
  5630. FN_SEL_SCIF2_0, FN_SEL_SCIF2_1,
  5631. /* SEL_ADI [1] */
  5632. FN_SEL_ADI_0, FN_SEL_ADI_1,
  5633. /* SEL_SSP [1] */
  5634. FN_SEL_SSP_0, FN_SEL_SSP_1,
  5635. /* SEL_FM [3] */
  5636. FN_SEL_FM_0, FN_SEL_FM_1, FN_SEL_FM_2, FN_SEL_FM_3,
  5637. FN_SEL_FM_4, FN_SEL_FM_5, FN_SEL_FM_6, 0,
  5638. /* SEL_HSCIF0 [3] */
  5639. FN_SEL_HSCIF0_0, FN_SEL_HSCIF0_1, FN_SEL_HSCIF0_2,
  5640. FN_SEL_HSCIF0_3, FN_SEL_HSCIF0_4, FN_SEL_HSCIF0_5, 0, 0,
  5641. /* SEL_GPS [2] */
  5642. FN_SEL_GPS_0, FN_SEL_GPS_1, FN_SEL_GPS_2, 0,
  5643. /* RESERVED [3] */
  5644. /* SEL_SIM [2] */
  5645. FN_SEL_SIM_0, FN_SEL_SIM_1, FN_SEL_SIM_2, 0,
  5646. /* SEL_SSI8 [2] */
  5647. FN_SEL_SSI8_0, FN_SEL_SSI8_1, FN_SEL_SSI8_2, 0, ))
  5648. },
  5649. { PINMUX_CFG_REG_VAR("MOD_SEL3", 0xE6060098, 32,
  5650. GROUP(1, 1, -12, 2, -6, 3, 2, 3, 2),
  5651. GROUP(
  5652. /* SEL_IICDVFS [1] */
  5653. FN_SEL_IICDVFS_0, FN_SEL_IICDVFS_1,
  5654. /* SEL_IIC0 [1] */
  5655. FN_SEL_IIC0_0, FN_SEL_IIC0_1,
  5656. /* RESERVED [12] */
  5657. /* SEL_IEB [2] */
  5658. FN_SEL_IEB_0, FN_SEL_IEB_1, FN_SEL_IEB_2, 0,
  5659. /* RESERVED [6] */
  5660. /* SEL_IIC2 [3] */
  5661. FN_SEL_IIC2_0, FN_SEL_IIC2_1, FN_SEL_IIC2_2, FN_SEL_IIC2_3,
  5662. FN_SEL_IIC2_4, 0, 0, 0,
  5663. /* SEL_IIC1 [2] */
  5664. FN_SEL_IIC1_0, FN_SEL_IIC1_1, FN_SEL_IIC1_2, 0,
  5665. /* SEL_I2C2 [3] */
  5666. FN_SEL_I2C2_0, FN_SEL_I2C2_1, FN_SEL_I2C2_2, FN_SEL_I2C2_3,
  5667. FN_SEL_I2C2_4, 0, 0, 0,
  5668. /* SEL_I2C1 [2] */
  5669. FN_SEL_I2C1_0, FN_SEL_I2C1_1, FN_SEL_I2C1_2, 0, ))
  5670. },
  5671. { },
  5672. };
  5673. static int r8a7790_pin_to_pocctrl(unsigned int pin, u32 *pocctrl)
  5674. {
  5675. if (pin < RCAR_GP_PIN(3, 0) || pin > RCAR_GP_PIN(3, 31))
  5676. return -EINVAL;
  5677. *pocctrl = 0xe606008c;
  5678. return 31 - (pin & 0x1f);
  5679. }
  5680. static const struct pinmux_bias_reg pinmux_bias_regs[] = {
  5681. { PINMUX_BIAS_REG("PUPR0", 0xe6060100, "N/A", 0) {
  5682. [ 0] = RCAR_GP_PIN(0, 16), /* A0 */
  5683. [ 1] = RCAR_GP_PIN(0, 17), /* A1 */
  5684. [ 2] = RCAR_GP_PIN(0, 18), /* A2 */
  5685. [ 3] = RCAR_GP_PIN(0, 19), /* A3 */
  5686. [ 4] = RCAR_GP_PIN(0, 20), /* A4 */
  5687. [ 5] = RCAR_GP_PIN(0, 21), /* A5 */
  5688. [ 6] = RCAR_GP_PIN(0, 22), /* A6 */
  5689. [ 7] = RCAR_GP_PIN(0, 23), /* A7 */
  5690. [ 8] = RCAR_GP_PIN(0, 24), /* A8 */
  5691. [ 9] = RCAR_GP_PIN(0, 25), /* A9 */
  5692. [10] = RCAR_GP_PIN(0, 26), /* A10 */
  5693. [11] = RCAR_GP_PIN(0, 27), /* A11 */
  5694. [12] = RCAR_GP_PIN(0, 28), /* A12 */
  5695. [13] = RCAR_GP_PIN(0, 29), /* A13 */
  5696. [14] = RCAR_GP_PIN(0, 30), /* A14 */
  5697. [15] = RCAR_GP_PIN(0, 31), /* A15 */
  5698. [16] = RCAR_GP_PIN(1, 0), /* A16 */
  5699. [17] = RCAR_GP_PIN(1, 1), /* A17 */
  5700. [18] = RCAR_GP_PIN(1, 2), /* A18 */
  5701. [19] = RCAR_GP_PIN(1, 3), /* A19 */
  5702. [20] = RCAR_GP_PIN(1, 4), /* A20 */
  5703. [21] = RCAR_GP_PIN(1, 5), /* A21 */
  5704. [22] = RCAR_GP_PIN(1, 6), /* A22 */
  5705. [23] = RCAR_GP_PIN(1, 7), /* A23 */
  5706. [24] = RCAR_GP_PIN(1, 8), /* A24 */
  5707. [25] = RCAR_GP_PIN(1, 9), /* A25 */
  5708. [26] = RCAR_GP_PIN(1, 12), /* EX_CS0# */
  5709. [27] = RCAR_GP_PIN(1, 13), /* EX_CS1# */
  5710. [28] = RCAR_GP_PIN(1, 14), /* EX_CS2# */
  5711. [29] = RCAR_GP_PIN(1, 15), /* EX_CS3# */
  5712. [30] = RCAR_GP_PIN(1, 16), /* EX_CS4# */
  5713. [31] = RCAR_GP_PIN(1, 17), /* EX_CS5# */
  5714. } },
  5715. { PINMUX_BIAS_REG("PUPR1", 0xe6060104, "N/A", 0) {
  5716. /* PUPR1 pull-up pins */
  5717. [ 0] = RCAR_GP_PIN(1, 18), /* BS# */
  5718. [ 1] = RCAR_GP_PIN(1, 19), /* RD# */
  5719. [ 2] = RCAR_GP_PIN(1, 20), /* RD/WR# */
  5720. [ 3] = RCAR_GP_PIN(1, 21), /* WE0# */
  5721. [ 4] = RCAR_GP_PIN(1, 22), /* WE1# */
  5722. [ 5] = RCAR_GP_PIN(1, 23), /* EX_WAIT0 */
  5723. [ 6] = RCAR_GP_PIN(5, 24), /* AVS1 */
  5724. [ 7] = RCAR_GP_PIN(5, 25), /* AVS2 */
  5725. [ 8] = RCAR_GP_PIN(1, 10), /* CS0# */
  5726. [ 9] = RCAR_GP_PIN(1, 11), /* CS1#/A26 */
  5727. [10] = PIN_TRST_N, /* TRST# */
  5728. [11] = PIN_TCK, /* TCK */
  5729. [12] = PIN_TMS, /* TMS */
  5730. [13] = PIN_TDI, /* TDI */
  5731. [14] = SH_PFC_PIN_NONE,
  5732. [15] = SH_PFC_PIN_NONE,
  5733. [16] = RCAR_GP_PIN(0, 0), /* D0 */
  5734. [17] = RCAR_GP_PIN(0, 1), /* D1 */
  5735. [18] = RCAR_GP_PIN(0, 2), /* D2 */
  5736. [19] = RCAR_GP_PIN(0, 3), /* D3 */
  5737. [20] = RCAR_GP_PIN(0, 4), /* D4 */
  5738. [21] = RCAR_GP_PIN(0, 5), /* D5 */
  5739. [22] = RCAR_GP_PIN(0, 6), /* D6 */
  5740. [23] = RCAR_GP_PIN(0, 7), /* D7 */
  5741. [24] = RCAR_GP_PIN(0, 8), /* D8 */
  5742. [25] = RCAR_GP_PIN(0, 9), /* D9 */
  5743. [26] = RCAR_GP_PIN(0, 10), /* D10 */
  5744. [27] = RCAR_GP_PIN(0, 11), /* D11 */
  5745. [28] = RCAR_GP_PIN(0, 12), /* D12 */
  5746. [29] = RCAR_GP_PIN(0, 13), /* D13 */
  5747. [30] = RCAR_GP_PIN(0, 14), /* D14 */
  5748. [31] = RCAR_GP_PIN(0, 15), /* D15 */
  5749. } },
  5750. { PINMUX_BIAS_REG("N/A", 0, "PUPR1", 0xe6060104) {
  5751. /* PUPR1 pull-down pins */
  5752. [ 0] = SH_PFC_PIN_NONE,
  5753. [ 1] = SH_PFC_PIN_NONE,
  5754. [ 2] = SH_PFC_PIN_NONE,
  5755. [ 3] = SH_PFC_PIN_NONE,
  5756. [ 4] = SH_PFC_PIN_NONE,
  5757. [ 5] = SH_PFC_PIN_NONE,
  5758. [ 6] = SH_PFC_PIN_NONE,
  5759. [ 7] = SH_PFC_PIN_NONE,
  5760. [ 8] = SH_PFC_PIN_NONE,
  5761. [ 9] = SH_PFC_PIN_NONE,
  5762. [10] = SH_PFC_PIN_NONE,
  5763. [11] = SH_PFC_PIN_NONE,
  5764. [12] = SH_PFC_PIN_NONE,
  5765. [13] = SH_PFC_PIN_NONE,
  5766. [14] = SH_PFC_PIN_NONE,
  5767. [15] = PIN_ASEBRK_N_ACK, /* ASEBRK#/ACK */
  5768. [16] = SH_PFC_PIN_NONE,
  5769. [17] = SH_PFC_PIN_NONE,
  5770. [18] = SH_PFC_PIN_NONE,
  5771. [19] = SH_PFC_PIN_NONE,
  5772. [20] = SH_PFC_PIN_NONE,
  5773. [21] = SH_PFC_PIN_NONE,
  5774. [22] = SH_PFC_PIN_NONE,
  5775. [23] = SH_PFC_PIN_NONE,
  5776. [24] = SH_PFC_PIN_NONE,
  5777. [25] = SH_PFC_PIN_NONE,
  5778. [26] = SH_PFC_PIN_NONE,
  5779. [27] = SH_PFC_PIN_NONE,
  5780. [28] = SH_PFC_PIN_NONE,
  5781. [29] = SH_PFC_PIN_NONE,
  5782. [30] = SH_PFC_PIN_NONE,
  5783. [31] = SH_PFC_PIN_NONE,
  5784. } },
  5785. { PINMUX_BIAS_REG("PUPR2", 0xe6060108, "N/A", 0) {
  5786. [ 0] = RCAR_GP_PIN(5, 28), /* DU_DOTCLKIN2 */
  5787. [ 1] = SH_PFC_PIN_NONE,
  5788. [ 2] = SH_PFC_PIN_NONE,
  5789. [ 3] = SH_PFC_PIN_NONE,
  5790. [ 4] = SH_PFC_PIN_NONE,
  5791. [ 5] = RCAR_GP_PIN(2, 0), /* VI0_CLK */
  5792. [ 6] = RCAR_GP_PIN(2, 1), /* VI0_DATA0_VI0_B0 */
  5793. [ 7] = RCAR_GP_PIN(2, 2), /* VI0_DATA1_VI0_B1 */
  5794. [ 8] = RCAR_GP_PIN(2, 3), /* VI0_DATA2_VI0_B2 */
  5795. [ 9] = RCAR_GP_PIN(2, 4), /* VI0_DATA3_VI0_B3 */
  5796. [10] = RCAR_GP_PIN(2, 5), /* VI0_DATA4_VI0_B4 */
  5797. [11] = RCAR_GP_PIN(2, 6), /* VI0_DATA5_VI0_B5 */
  5798. [12] = RCAR_GP_PIN(2, 7), /* VI0_DATA6_VI0_B6 */
  5799. [13] = RCAR_GP_PIN(2, 8), /* VI0_DATA7_VI0_B7 */
  5800. [14] = RCAR_GP_PIN(2, 9), /* VI1_CLK */
  5801. [15] = RCAR_GP_PIN(2, 10), /* VI1_DATA0_VI1_B0 */
  5802. [16] = RCAR_GP_PIN(2, 11), /* VI1_DATA1_VI1_B1 */
  5803. [17] = RCAR_GP_PIN(2, 12), /* VI1_DATA2_VI1_B2 */
  5804. [18] = RCAR_GP_PIN(2, 13), /* VI1_DATA3_VI1_B3 */
  5805. [19] = RCAR_GP_PIN(2, 14), /* VI1_DATA4_VI1_B4 */
  5806. [20] = RCAR_GP_PIN(2, 15), /* VI1_DATA5_VI1_B5 */
  5807. [21] = RCAR_GP_PIN(2, 16), /* VI1_DATA6_VI1_B6 */
  5808. [22] = RCAR_GP_PIN(2, 17), /* VI1_DATA7_VI1_B7 */
  5809. [23] = RCAR_GP_PIN(5, 27), /* DU_DOTCLKIN1 */
  5810. [24] = SH_PFC_PIN_NONE,
  5811. [25] = SH_PFC_PIN_NONE,
  5812. [26] = SH_PFC_PIN_NONE,
  5813. [27] = RCAR_GP_PIN(4, 0), /* MLB_CLK */
  5814. [28] = RCAR_GP_PIN(4, 1), /* MLB_SIG */
  5815. [29] = RCAR_GP_PIN(4, 2), /* MLB_DAT */
  5816. [30] = SH_PFC_PIN_NONE,
  5817. [31] = RCAR_GP_PIN(5, 26), /* DU_DOTCLKIN0 */
  5818. } },
  5819. { PINMUX_BIAS_REG("PUPR3", 0xe606010c, "N/A", 0) {
  5820. [ 0] = RCAR_GP_PIN(3, 0), /* SD0_CLK */
  5821. [ 1] = RCAR_GP_PIN(3, 1), /* SD0_CMD */
  5822. [ 2] = RCAR_GP_PIN(3, 2), /* SD0_DAT0 */
  5823. [ 3] = RCAR_GP_PIN(3, 3), /* SD0_DAT1 */
  5824. [ 4] = RCAR_GP_PIN(3, 4), /* SD0_DAT2 */
  5825. [ 5] = RCAR_GP_PIN(3, 5), /* SD0_DAT3 */
  5826. [ 6] = RCAR_GP_PIN(3, 6), /* SD0_CD */
  5827. [ 7] = RCAR_GP_PIN(3, 7), /* SD0_WP */
  5828. [ 8] = RCAR_GP_PIN(3, 8), /* SD1_CLK */
  5829. [ 9] = RCAR_GP_PIN(3, 9), /* SD1_CMD */
  5830. [10] = RCAR_GP_PIN(3, 10), /* SD1_DAT0 */
  5831. [11] = RCAR_GP_PIN(3, 11), /* SD1_DAT1 */
  5832. [12] = RCAR_GP_PIN(3, 12), /* SD1_DAT2 */
  5833. [13] = RCAR_GP_PIN(3, 13), /* SD1_DAT3 */
  5834. [14] = RCAR_GP_PIN(3, 14), /* SD1_CD */
  5835. [15] = RCAR_GP_PIN(3, 15), /* SD1_WP */
  5836. [16] = RCAR_GP_PIN(3, 16), /* SD2_CLK */
  5837. [17] = RCAR_GP_PIN(3, 17), /* SD2_CMD */
  5838. [18] = RCAR_GP_PIN(3, 18), /* SD2_DAT0 */
  5839. [19] = RCAR_GP_PIN(3, 19), /* SD2_DAT1 */
  5840. [20] = RCAR_GP_PIN(3, 20), /* SD2_DAT2 */
  5841. [21] = RCAR_GP_PIN(3, 21), /* SD2_DAT3 */
  5842. [22] = RCAR_GP_PIN(3, 22), /* SD2_CD */
  5843. [23] = RCAR_GP_PIN(3, 23), /* SD2_WP */
  5844. [24] = RCAR_GP_PIN(3, 24), /* SD3_CLK */
  5845. [25] = RCAR_GP_PIN(3, 25), /* SD3_CMD */
  5846. [26] = RCAR_GP_PIN(3, 26), /* SD3_DAT0 */
  5847. [27] = RCAR_GP_PIN(3, 27), /* SD3_DAT1 */
  5848. [28] = RCAR_GP_PIN(3, 28), /* SD3_DAT2 */
  5849. [29] = RCAR_GP_PIN(3, 29), /* SD3_DAT3 */
  5850. [30] = RCAR_GP_PIN(3, 30), /* SD3_CD */
  5851. [31] = RCAR_GP_PIN(3, 31), /* SD3_WP */
  5852. } },
  5853. { PINMUX_BIAS_REG("PUPR4", 0xe6060110, "N/A", 0) {
  5854. [ 0] = RCAR_GP_PIN(4, 3), /* SSI_SCK0129 */
  5855. [ 1] = RCAR_GP_PIN(4, 4), /* SSI_WS0129 */
  5856. [ 2] = RCAR_GP_PIN(4, 5), /* SSI_SDATA0 */
  5857. [ 3] = RCAR_GP_PIN(4, 6), /* SSI_SDATA1 */
  5858. [ 4] = RCAR_GP_PIN(4, 7), /* SSI_SDATA2 */
  5859. [ 5] = RCAR_GP_PIN(4, 8), /* SSI_SCK34 */
  5860. [ 6] = RCAR_GP_PIN(4, 9), /* SSI_WS34 */
  5861. [ 7] = RCAR_GP_PIN(4, 10), /* SSI_SDATA3 */
  5862. [ 8] = RCAR_GP_PIN(4, 11), /* SSI_SCK4 */
  5863. [ 9] = RCAR_GP_PIN(4, 12), /* SSI_WS4 */
  5864. [10] = RCAR_GP_PIN(4, 13), /* SSI_SDATA4 */
  5865. [11] = RCAR_GP_PIN(4, 14), /* SSI_SCK5 */
  5866. [12] = RCAR_GP_PIN(4, 15), /* SSI_WS5 */
  5867. [13] = RCAR_GP_PIN(4, 16), /* SSI_SDATA5 */
  5868. [14] = RCAR_GP_PIN(4, 17), /* SSI_SCK6 */
  5869. [15] = RCAR_GP_PIN(4, 18), /* SSI_WS6 */
  5870. [16] = RCAR_GP_PIN(4, 19), /* SSI_SDATA6 */
  5871. [17] = RCAR_GP_PIN(4, 20), /* SSI_SCK78 */
  5872. [18] = RCAR_GP_PIN(4, 21), /* SSI_WS78 */
  5873. [19] = RCAR_GP_PIN(4, 22), /* SSI_SDATA7 */
  5874. [20] = RCAR_GP_PIN(4, 23), /* SSI_SDATA8 */
  5875. [21] = RCAR_GP_PIN(4, 24), /* SSI_SDATA9 */
  5876. [22] = RCAR_GP_PIN(4, 25), /* AUDIO_CLKA */
  5877. [23] = RCAR_GP_PIN(4, 26), /* AUDIO_CLKB */
  5878. [24] = RCAR_GP_PIN(1, 24), /* DREQ0 */
  5879. [25] = RCAR_GP_PIN(1, 25), /* DACK0 */
  5880. [26] = RCAR_GP_PIN(1, 26), /* DREQ1 */
  5881. [27] = RCAR_GP_PIN(1, 27), /* DACK1 */
  5882. [28] = RCAR_GP_PIN(1, 28), /* DREQ2 */
  5883. [29] = RCAR_GP_PIN(1, 29), /* DACK2 */
  5884. [30] = RCAR_GP_PIN(2, 18), /* ETH_CRS_DV */
  5885. [31] = RCAR_GP_PIN(2, 19), /* ETH_RX_ER */
  5886. } },
  5887. { PINMUX_BIAS_REG("PUPR5", 0xe6060114, "N/A", 0) {
  5888. [ 0] = RCAR_GP_PIN(4, 27), /* SCIFA0_SCK */
  5889. [ 1] = RCAR_GP_PIN(4, 28), /* SCIFA0_RXD */
  5890. [ 2] = RCAR_GP_PIN(4, 29), /* SCIFA0_TXD */
  5891. [ 3] = RCAR_GP_PIN(4, 30), /* SCIFA0_CTS# */
  5892. [ 4] = RCAR_GP_PIN(4, 31), /* SCIFA0_RTS# */
  5893. [ 5] = RCAR_GP_PIN(5, 0), /* SCIFA1_RXD */
  5894. [ 6] = RCAR_GP_PIN(5, 1), /* SCIFA1_TXD */
  5895. [ 7] = RCAR_GP_PIN(5, 2), /* SCIFA1_CTS# */
  5896. [ 8] = RCAR_GP_PIN(5, 3), /* SCIFA1_RTS# */
  5897. [ 9] = RCAR_GP_PIN(5, 4), /* SCIFA2_SCK */
  5898. [10] = RCAR_GP_PIN(5, 5), /* SCIFA2_RXD */
  5899. [11] = RCAR_GP_PIN(5, 6), /* SCIFA2_TXD */
  5900. [12] = RCAR_GP_PIN(5, 7), /* HSCK0 */
  5901. [13] = RCAR_GP_PIN(5, 8), /* HRX0 */
  5902. [14] = RCAR_GP_PIN(5, 9), /* HTX0 */
  5903. [15] = RCAR_GP_PIN(5, 10), /* HCTS0# */
  5904. [16] = RCAR_GP_PIN(5, 11), /* HRTS0# */
  5905. [17] = RCAR_GP_PIN(5, 12), /* MSIOF0_SCK */
  5906. [18] = RCAR_GP_PIN(5, 13), /* MSIOF0_SYNC */
  5907. [19] = RCAR_GP_PIN(5, 14), /* MSIOF0_SS1 */
  5908. [20] = RCAR_GP_PIN(5, 15), /* MSIOF0_TXD */
  5909. [21] = RCAR_GP_PIN(5, 16), /* MSIOF0_SS2 */
  5910. [22] = RCAR_GP_PIN(5, 17), /* MSIOF0_RXD */
  5911. [23] = RCAR_GP_PIN(5, 18), /* USB0_PWEN */
  5912. [24] = RCAR_GP_PIN(5, 19), /* USB0_OVC_VBUS */
  5913. [25] = RCAR_GP_PIN(5, 20), /* USB1_PWEN */
  5914. [26] = RCAR_GP_PIN(5, 21), /* USB1_OVC */
  5915. [27] = RCAR_GP_PIN(5, 22), /* USB2_PWEN */
  5916. [28] = RCAR_GP_PIN(5, 23), /* USB2_OVC */
  5917. [29] = RCAR_GP_PIN(2, 20), /* ETH_RXD0 */
  5918. [30] = RCAR_GP_PIN(2, 21), /* ETH_RXD1 */
  5919. [31] = RCAR_GP_PIN(2, 22), /* ETH_LINK */
  5920. } },
  5921. { PINMUX_BIAS_REG("PUPR6", 0xe6060118, "N/A", 0) {
  5922. [ 0] = RCAR_GP_PIN(2, 23), /* ETH_REF_CLK */
  5923. [ 1] = RCAR_GP_PIN(2, 24), /* ETH_MDIO */
  5924. [ 2] = RCAR_GP_PIN(2, 25), /* ETH_TXD1 */
  5925. [ 3] = RCAR_GP_PIN(2, 26), /* ETH_TX_EN */
  5926. [ 4] = RCAR_GP_PIN(2, 27), /* ETH_MAGIC */
  5927. [ 5] = RCAR_GP_PIN(2, 28), /* ETH_TXD0 */
  5928. [ 6] = RCAR_GP_PIN(2, 29), /* ETH_MDC */
  5929. [ 7] = RCAR_GP_PIN(5, 29), /* PWM0 */
  5930. [ 8] = RCAR_GP_PIN(5, 30), /* PWM1 */
  5931. [ 9] = RCAR_GP_PIN(5, 31), /* PWM2 */
  5932. [10] = SH_PFC_PIN_NONE,
  5933. [11] = SH_PFC_PIN_NONE,
  5934. [12] = SH_PFC_PIN_NONE,
  5935. [13] = SH_PFC_PIN_NONE,
  5936. [14] = SH_PFC_PIN_NONE,
  5937. [15] = SH_PFC_PIN_NONE,
  5938. [16] = SH_PFC_PIN_NONE,
  5939. [17] = SH_PFC_PIN_NONE,
  5940. [18] = SH_PFC_PIN_NONE,
  5941. [19] = SH_PFC_PIN_NONE,
  5942. [20] = SH_PFC_PIN_NONE,
  5943. [21] = SH_PFC_PIN_NONE,
  5944. [22] = SH_PFC_PIN_NONE,
  5945. [23] = SH_PFC_PIN_NONE,
  5946. [24] = SH_PFC_PIN_NONE,
  5947. [25] = SH_PFC_PIN_NONE,
  5948. [26] = SH_PFC_PIN_NONE,
  5949. [27] = SH_PFC_PIN_NONE,
  5950. [28] = SH_PFC_PIN_NONE,
  5951. [29] = SH_PFC_PIN_NONE,
  5952. [30] = SH_PFC_PIN_NONE,
  5953. [31] = SH_PFC_PIN_NONE,
  5954. } },
  5955. { /* sentinel */ }
  5956. };
  5957. static int r8a7790_pinmux_soc_init(struct sh_pfc *pfc)
  5958. {
  5959. /* Initialize TDSEL on old revisions */
  5960. if ((rmobile_get_cpu_rev_integer() == 1) &&
  5961. (rmobile_get_cpu_rev_fraction() == 0))
  5962. sh_pfc_write(pfc, 0xe6060088, 0x00155554);
  5963. return 0;
  5964. }
  5965. static const struct sh_pfc_soc_operations r8a7790_pfc_ops = {
  5966. .init = r8a7790_pinmux_soc_init,
  5967. .pin_to_pocctrl = r8a7790_pin_to_pocctrl,
  5968. .get_bias = rcar_pinmux_get_bias,
  5969. .set_bias = rcar_pinmux_set_bias,
  5970. };
  5971. #ifdef CONFIG_PINCTRL_PFC_R8A7742
  5972. const struct sh_pfc_soc_info r8a7742_pinmux_info = {
  5973. .name = "r8a77420_pfc",
  5974. .ops = &r8a7790_pfc_ops,
  5975. .unlock_reg = 0xe6060000, /* PMMR */
  5976. .function = { PINMUX_FUNCTION_BEGIN, PINMUX_FUNCTION_END },
  5977. .pins = pinmux_pins,
  5978. .nr_pins = ARRAY_SIZE(pinmux_pins),
  5979. .groups = pinmux_groups.common,
  5980. .nr_groups = ARRAY_SIZE(pinmux_groups.common),
  5981. .functions = pinmux_functions.common,
  5982. .nr_functions = ARRAY_SIZE(pinmux_functions.common),
  5983. .cfg_regs = pinmux_config_regs,
  5984. .bias_regs = pinmux_bias_regs,
  5985. .pinmux_data = pinmux_data,
  5986. .pinmux_data_size = ARRAY_SIZE(pinmux_data),
  5987. };
  5988. #endif
  5989. #ifdef CONFIG_PINCTRL_PFC_R8A7790
  5990. const struct sh_pfc_soc_info r8a7790_pinmux_info = {
  5991. .name = "r8a77900_pfc",
  5992. .ops = &r8a7790_pfc_ops,
  5993. .unlock_reg = 0xe6060000, /* PMMR */
  5994. .function = { PINMUX_FUNCTION_BEGIN, PINMUX_FUNCTION_END },
  5995. .pins = pinmux_pins,
  5996. .nr_pins = ARRAY_SIZE(pinmux_pins),
  5997. .groups = pinmux_groups.common,
  5998. .nr_groups = ARRAY_SIZE(pinmux_groups.common) +
  5999. ARRAY_SIZE(pinmux_groups.automotive),
  6000. .functions = pinmux_functions.common,
  6001. .nr_functions = ARRAY_SIZE(pinmux_functions.common) +
  6002. ARRAY_SIZE(pinmux_functions.automotive),
  6003. .cfg_regs = pinmux_config_regs,
  6004. .bias_regs = pinmux_bias_regs,
  6005. .pinmux_data = pinmux_data,
  6006. .pinmux_data_size = ARRAY_SIZE(pinmux_data),
  6007. };
  6008. #endif