pfc-r8a7792.c 95 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * r8a7792 processor support - PFC hardware block.
  4. *
  5. * Copyright (C) 2013-2014 Renesas Electronics Corporation
  6. * Copyright (C) 2016 Cogent Embedded, Inc., <source@cogentembedded.com>
  7. */
  8. #include <common.h>
  9. #include <dm.h>
  10. #include <errno.h>
  11. #include <dm/pinctrl.h>
  12. #include <linux/kernel.h>
  13. #include "sh_pfc.h"
  14. #define CPU_ALL_GP(fn, sfx) \
  15. PORT_GP_CFG_29(0, fn, sfx, SH_PFC_PIN_CFG_PULL_UP), \
  16. PORT_GP_CFG_23(1, fn, sfx, SH_PFC_PIN_CFG_PULL_UP), \
  17. PORT_GP_CFG_32(2, fn, sfx, SH_PFC_PIN_CFG_PULL_UP), \
  18. PORT_GP_CFG_28(3, fn, sfx, SH_PFC_PIN_CFG_PULL_UP), \
  19. PORT_GP_CFG_17(4, fn, sfx, SH_PFC_PIN_CFG_PULL_UP), \
  20. PORT_GP_CFG_17(5, fn, sfx, SH_PFC_PIN_CFG_PULL_UP), \
  21. PORT_GP_CFG_17(6, fn, sfx, SH_PFC_PIN_CFG_PULL_UP), \
  22. PORT_GP_CFG_17(7, fn, sfx, SH_PFC_PIN_CFG_PULL_UP), \
  23. PORT_GP_CFG_17(8, fn, sfx, SH_PFC_PIN_CFG_PULL_UP), \
  24. PORT_GP_CFG_17(9, fn, sfx, SH_PFC_PIN_CFG_PULL_UP), \
  25. PORT_GP_CFG_32(10, fn, sfx, SH_PFC_PIN_CFG_PULL_UP), \
  26. PORT_GP_CFG_30(11, fn, sfx, SH_PFC_PIN_CFG_PULL_UP)
  27. #define CPU_ALL_NOGP(fn) \
  28. PIN_NOGP_CFG(DU0_DOTCLKIN, "DU0_DOTCLKIN", fn, SH_PFC_PIN_CFG_PULL_UP), \
  29. PIN_NOGP_CFG(DU0_DOTCLKOUT, "DU0_DOTCLKOUT", fn, SH_PFC_PIN_CFG_PULL_UP), \
  30. PIN_NOGP_CFG(DU1_DOTCLKIN, "DU1_DOTCLKIN", fn, SH_PFC_PIN_CFG_PULL_UP), \
  31. PIN_NOGP_CFG(DU1_DOTCLKOUT, "DU1_DOTCLKOUT", fn, SH_PFC_PIN_CFG_PULL_UP), \
  32. PIN_NOGP_CFG(EDBGREQ, "EDBGREQ", fn, SH_PFC_PIN_CFG_PULL_DOWN), \
  33. PIN_NOGP_CFG(TCK, "TCK", fn, SH_PFC_PIN_CFG_PULL_UP), \
  34. PIN_NOGP_CFG(TDI, "TDI", fn, SH_PFC_PIN_CFG_PULL_UP), \
  35. PIN_NOGP_CFG(TMS, "TMS", fn, SH_PFC_PIN_CFG_PULL_UP), \
  36. PIN_NOGP_CFG(TRST_N, "TRST#", fn, SH_PFC_PIN_CFG_PULL_UP)
  37. enum {
  38. PINMUX_RESERVED = 0,
  39. PINMUX_DATA_BEGIN,
  40. GP_ALL(DATA),
  41. PINMUX_DATA_END,
  42. PINMUX_FUNCTION_BEGIN,
  43. GP_ALL(FN),
  44. /* GPSR0 */
  45. FN_IP0_0, FN_IP0_1, FN_IP0_2, FN_IP0_3, FN_IP0_4, FN_IP0_5,
  46. FN_IP0_6, FN_IP0_7, FN_IP0_8, FN_IP0_9, FN_IP0_10, FN_IP0_11,
  47. FN_IP0_12, FN_IP0_13, FN_IP0_14, FN_IP0_15, FN_IP0_16,
  48. FN_IP0_17, FN_IP0_18, FN_IP0_19, FN_IP0_20, FN_IP0_21,
  49. FN_IP0_22, FN_IP0_23, FN_IP1_0, FN_IP1_1, FN_IP1_2,
  50. FN_IP1_3, FN_IP1_4,
  51. /* GPSR1 */
  52. FN_IP1_5, FN_IP1_6, FN_IP1_7, FN_IP1_8, FN_IP1_9, FN_IP1_10,
  53. FN_IP1_11, FN_IP1_12, FN_IP1_13, FN_IP1_14, FN_IP1_15, FN_IP1_16,
  54. FN_DU1_DB2_C0_DATA12, FN_DU1_DB3_C1_DATA13, FN_DU1_DB4_C2_DATA14,
  55. FN_DU1_DB5_C3_DATA15, FN_DU1_DB6_C4, FN_DU1_DB7_C5,
  56. FN_DU1_EXHSYNC_DU1_HSYNC, FN_DU1_EXVSYNC_DU1_VSYNC,
  57. FN_DU1_EXODDF_DU1_ODDF_DISP_CDE, FN_DU1_DISP, FN_DU1_CDE,
  58. /* GPSR2 */
  59. FN_D0, FN_D1, FN_D2, FN_D3, FN_D4, FN_D5, FN_D6, FN_D7,
  60. FN_D8, FN_D9, FN_D10, FN_D11, FN_D12, FN_D13, FN_D14, FN_D15,
  61. FN_A0, FN_A1, FN_A2, FN_A3, FN_A4, FN_A5, FN_A6, FN_A7,
  62. FN_A8, FN_A9, FN_A10, FN_A11, FN_A12, FN_A13, FN_A14, FN_A15,
  63. /* GPSR3 */
  64. FN_A16, FN_A17, FN_A18, FN_A19, FN_IP1_17, FN_IP1_18,
  65. FN_CS1_N_A26, FN_EX_CS0_N, FN_EX_CS1_N, FN_EX_CS2_N, FN_EX_CS3_N,
  66. FN_EX_CS4_N, FN_EX_CS5_N, FN_BS_N, FN_RD_N, FN_RD_WR_N,
  67. FN_WE0_N, FN_WE1_N, FN_EX_WAIT0, FN_IRQ0, FN_IRQ1, FN_IRQ2, FN_IRQ3,
  68. FN_IP1_19, FN_IP1_20, FN_IP1_21, FN_IP1_22, FN_CS0_N,
  69. /* GPSR4 */
  70. FN_VI0_CLK, FN_VI0_CLKENB, FN_VI0_HSYNC_N, FN_VI0_VSYNC_N,
  71. FN_VI0_D0_B0_C0, FN_VI0_D1_B1_C1, FN_VI0_D2_B2_C2, FN_VI0_D3_B3_C3,
  72. FN_VI0_D4_B4_C4, FN_VI0_D5_B5_C5, FN_VI0_D6_B6_C6, FN_VI0_D7_B7_C7,
  73. FN_VI0_D8_G0_Y0, FN_VI0_D9_G1_Y1, FN_VI0_D10_G2_Y2, FN_VI0_D11_G3_Y3,
  74. FN_VI0_FIELD,
  75. /* GPSR5 */
  76. FN_VI1_CLK, FN_VI1_CLKENB, FN_VI1_HSYNC_N, FN_VI1_VSYNC_N,
  77. FN_VI1_D0_B0_C0, FN_VI1_D1_B1_C1, FN_VI1_D2_B2_C2, FN_VI1_D3_B3_C3,
  78. FN_VI1_D4_B4_C4, FN_VI1_D5_B5_C5, FN_VI1_D6_B6_C6, FN_VI1_D7_B7_C7,
  79. FN_VI1_D8_G0_Y0, FN_VI1_D9_G1_Y1, FN_VI1_D10_G2_Y2, FN_VI1_D11_G3_Y3,
  80. FN_VI1_FIELD,
  81. /* GPSR6 */
  82. FN_IP2_0, FN_IP2_1, FN_IP2_2, FN_IP2_3, FN_IP2_4, FN_IP2_5, FN_IP2_6,
  83. FN_IP2_7, FN_IP2_8, FN_IP2_9, FN_IP2_10, FN_IP2_11, FN_IP2_12,
  84. FN_IP2_13, FN_IP2_14, FN_IP2_15, FN_IP2_16,
  85. /* GPSR7 */
  86. FN_IP3_0, FN_IP3_1, FN_IP3_2, FN_IP3_3, FN_IP3_4, FN_IP3_5, FN_IP3_6,
  87. FN_IP3_7, FN_IP3_8, FN_IP3_9, FN_IP3_10, FN_IP3_11, FN_IP3_12,
  88. FN_IP3_13, FN_VI3_D10_Y2, FN_IP3_14, FN_VI3_FIELD,
  89. /* GPSR8 */
  90. FN_VI4_CLK, FN_IP4_0, FN_IP4_1, FN_IP4_3_2, FN_IP4_4, FN_IP4_6_5,
  91. FN_IP4_8_7, FN_IP4_10_9, FN_IP4_12_11, FN_IP4_14_13, FN_IP4_16_15,
  92. FN_IP4_18_17, FN_IP4_20_19, FN_IP4_21, FN_IP4_22, FN_IP4_23, FN_IP4_24,
  93. /* GPSR9 */
  94. FN_VI5_CLK, FN_IP5_0, FN_IP5_1, FN_IP5_2, FN_IP5_3, FN_IP5_4, FN_IP5_5,
  95. FN_IP5_6, FN_IP5_7, FN_IP5_8, FN_IP5_9, FN_IP5_10, FN_IP5_11,
  96. FN_VI5_D9_Y1, FN_VI5_D10_Y2, FN_VI5_D11_Y3, FN_VI5_FIELD,
  97. /* GPSR10 */
  98. FN_IP6_0, FN_IP6_1, FN_HRTS0_N, FN_IP6_2, FN_IP6_3, FN_IP6_4, FN_IP6_5,
  99. FN_HCTS1_N, FN_IP6_6, FN_IP6_7, FN_SCK0, FN_CTS0_N, FN_RTS0_N,
  100. FN_TX0, FN_RX0, FN_SCK1, FN_CTS1_N, FN_RTS1_N, FN_TX1, FN_RX1,
  101. FN_IP6_9_8, FN_IP6_11_10, FN_IP6_13_12, FN_IP6_15_14, FN_IP6_16,
  102. FN_IP6_18_17, FN_SCIF_CLK, FN_CAN0_TX, FN_CAN0_RX, FN_CAN_CLK,
  103. FN_CAN1_TX, FN_CAN1_RX,
  104. /* GPSR11 */
  105. FN_IP7_1_0, FN_IP7_3_2, FN_IP7_5_4, FN_IP7_6, FN_IP7_7, FN_SD0_CLK,
  106. FN_SD0_CMD, FN_SD0_DAT0, FN_SD0_DAT1, FN_SD0_DAT2, FN_SD0_DAT3,
  107. FN_SD0_CD, FN_SD0_WP, FN_IP7_9_8, FN_IP7_11_10, FN_IP7_13_12,
  108. FN_IP7_15_14, FN_IP7_16, FN_IP7_17, FN_IP7_18, FN_IP7_19, FN_IP7_20,
  109. FN_ADICLK, FN_ADICS_SAMP, FN_ADIDATA, FN_ADICHS0, FN_ADICHS1,
  110. FN_ADICHS2, FN_AVS1, FN_AVS2,
  111. /* IPSR0 */
  112. FN_DU0_DR0_DATA0, FN_DU0_DR1_DATA1, FN_DU0_DR2_Y4_DATA2,
  113. FN_DU0_DR3_Y5_DATA3, FN_DU0_DR4_Y6_DATA4, FN_DU0_DR5_Y7_DATA5,
  114. FN_DU0_DR6_Y8_DATA6, FN_DU0_DR7_Y9_DATA7, FN_DU0_DG0_DATA8,
  115. FN_DU0_DG1_DATA9, FN_DU0_DG2_C6_DATA10, FN_DU0_DG3_C7_DATA11,
  116. FN_DU0_DG4_Y0_DATA12, FN_DU0_DG5_Y1_DATA13, FN_DU0_DG6_Y2_DATA14,
  117. FN_DU0_DG7_Y3_DATA15, FN_DU0_DB0, FN_DU0_DB1, FN_DU0_DB2_C0,
  118. FN_DU0_DB3_C1, FN_DU0_DB4_C2, FN_DU0_DB5_C3, FN_DU0_DB6_C4,
  119. FN_DU0_DB7_C5,
  120. /* IPSR1 */
  121. FN_DU0_EXHSYNC_DU0_HSYNC, FN_DU0_EXVSYNC_DU0_VSYNC,
  122. FN_DU0_EXODDF_DU0_ODDF_DISP_CDE, FN_DU0_DISP, FN_DU0_CDE,
  123. FN_DU1_DR2_Y4_DATA0, FN_DU1_DR3_Y5_DATA1, FN_DU1_DR4_Y6_DATA2,
  124. FN_DU1_DR5_Y7_DATA3, FN_DU1_DR6_DATA4, FN_DU1_DR7_DATA5,
  125. FN_DU1_DG2_C6_DATA6, FN_DU1_DG3_C7_DATA7, FN_DU1_DG4_Y0_DATA8,
  126. FN_DU1_DG5_Y1_DATA9, FN_DU1_DG6_Y2_DATA10, FN_DU1_DG7_Y3_DATA11,
  127. FN_A20, FN_MOSI_IO0, FN_A21, FN_MISO_IO1, FN_A22, FN_IO2,
  128. FN_A23, FN_IO3, FN_A24, FN_SPCLK, FN_A25, FN_SSL,
  129. /* IPSR2 */
  130. FN_VI2_CLK, FN_AVB_RX_CLK, FN_VI2_CLKENB, FN_AVB_RX_DV,
  131. FN_VI2_HSYNC_N, FN_AVB_RXD0, FN_VI2_VSYNC_N, FN_AVB_RXD1,
  132. FN_VI2_D0_C0, FN_AVB_RXD2, FN_VI2_D1_C1, FN_AVB_RXD3,
  133. FN_VI2_D2_C2, FN_AVB_RXD4, FN_VI2_D3_C3, FN_AVB_RXD5,
  134. FN_VI2_D4_C4, FN_AVB_RXD6, FN_VI2_D5_C5, FN_AVB_RXD7,
  135. FN_VI2_D6_C6, FN_AVB_RX_ER, FN_VI2_D7_C7, FN_AVB_COL,
  136. FN_VI2_D8_Y0, FN_AVB_TXD3, FN_VI2_D9_Y1, FN_AVB_TX_EN,
  137. FN_VI2_D10_Y2, FN_AVB_TXD0, FN_VI2_D11_Y3, FN_AVB_TXD1,
  138. FN_VI2_FIELD, FN_AVB_TXD2,
  139. /* IPSR3 */
  140. FN_VI3_CLK, FN_AVB_TX_CLK, FN_VI3_CLKENB, FN_AVB_TXD4,
  141. FN_VI3_HSYNC_N, FN_AVB_TXD5, FN_VI3_VSYNC_N, FN_AVB_TXD6,
  142. FN_VI3_D0_C0, FN_AVB_TXD7, FN_VI3_D1_C1, FN_AVB_TX_ER,
  143. FN_VI3_D2_C2, FN_AVB_GTX_CLK, FN_VI3_D3_C3, FN_AVB_MDC,
  144. FN_VI3_D4_C4, FN_AVB_MDIO, FN_VI3_D5_C5, FN_AVB_LINK,
  145. FN_VI3_D6_C6, FN_AVB_MAGIC, FN_VI3_D7_C7, FN_AVB_PHY_INT,
  146. FN_VI3_D8_Y0, FN_AVB_CRS, FN_VI3_D9_Y1, FN_AVB_GTXREFCLK,
  147. FN_VI3_D11_Y3, FN_AVB_AVTP_MATCH,
  148. /* IPSR4 */
  149. FN_VI4_CLKENB, FN_VI0_D12_G4_Y4, FN_VI4_HSYNC_N, FN_VI0_D13_G5_Y5,
  150. FN_VI4_VSYNC_N, FN_VI0_D14_G6_Y6, FN_RDR_CLKOUT,
  151. FN_VI4_D0_C0, FN_VI0_D15_G7_Y7,
  152. FN_VI4_D1_C1, FN_VI0_D16_R0, FN_VI1_D12_G4_Y4,
  153. FN_VI4_D2_C2, FN_VI0_D17_R1, FN_VI1_D13_G5_Y5,
  154. FN_VI4_D3_C3, FN_VI0_D18_R2, FN_VI1_D14_G6_Y6,
  155. FN_VI4_D4_C4, FN_VI0_D19_R3, FN_VI1_D15_G7_Y7,
  156. FN_VI4_D5_C5, FN_VI0_D20_R4, FN_VI2_D12_Y4,
  157. FN_VI4_D6_C6, FN_VI0_D21_R5, FN_VI2_D13_Y5,
  158. FN_VI4_D7_C7, FN_VI0_D22_R6, FN_VI2_D14_Y6,
  159. FN_VI4_D8_Y0, FN_VI0_D23_R7, FN_VI2_D15_Y7,
  160. FN_VI4_D9_Y1, FN_VI3_D12_Y4, FN_VI4_D10_Y2, FN_VI3_D13_Y5,
  161. FN_VI4_D11_Y3, FN_VI3_D14_Y6, FN_VI4_FIELD, FN_VI3_D15_Y7,
  162. /* IPSR5 */
  163. FN_VI5_CLKENB, FN_VI1_D12_G4_Y4_B, FN_VI5_HSYNC_N, FN_VI1_D13_G5_Y5_B,
  164. FN_VI5_VSYNC_N, FN_VI1_D14_G6_Y6_B, FN_VI5_D0_C0, FN_VI1_D15_G7_Y7_B,
  165. FN_VI5_D1_C1, FN_VI1_D16_R0, FN_VI5_D2_C2, FN_VI1_D17_R1,
  166. FN_VI5_D3_C3, FN_VI1_D18_R2, FN_VI5_D4_C4, FN_VI1_D19_R3,
  167. FN_VI5_D5_C5, FN_VI1_D20_R4, FN_VI5_D6_C6, FN_VI1_D21_R5,
  168. FN_VI5_D7_C7, FN_VI1_D22_R6, FN_VI5_D8_Y0, FN_VI1_D23_R7,
  169. /* IPSR6 */
  170. FN_MSIOF0_SCK, FN_HSCK0, FN_MSIOF0_SYNC, FN_HCTS0_N,
  171. FN_MSIOF0_TXD, FN_HTX0, FN_MSIOF0_RXD, FN_HRX0,
  172. FN_MSIOF1_SCK, FN_HSCK1, FN_MSIOF1_SYNC, FN_HRTS1_N,
  173. FN_MSIOF1_TXD, FN_HTX1, FN_MSIOF1_RXD, FN_HRX1,
  174. FN_DRACK0, FN_SCK2, FN_DACK0, FN_TX2, FN_DREQ0_N, FN_RX2,
  175. FN_DACK1, FN_SCK3, FN_TX3, FN_DREQ1_N, FN_RX3,
  176. /* IPSR7 */
  177. FN_PWM0, FN_TCLK1, FN_FSO_CFE_0, FN_PWM1, FN_TCLK2, FN_FSO_CFE_1,
  178. FN_PWM2, FN_TCLK3, FN_FSO_TOE, FN_PWM3, FN_PWM4,
  179. FN_SSI_SCK34, FN_TPU0TO0, FN_SSI_WS34, FN_TPU0TO1,
  180. FN_SSI_SDATA3, FN_TPU0TO2, FN_SSI_SCK4, FN_TPU0TO3,
  181. FN_SSI_WS4, FN_SSI_SDATA4, FN_AUDIO_CLKOUT,
  182. FN_AUDIO_CLKA, FN_AUDIO_CLKB,
  183. /* MOD_SEL */
  184. FN_SEL_VI1_0, FN_SEL_VI1_1,
  185. PINMUX_FUNCTION_END,
  186. PINMUX_MARK_BEGIN,
  187. DU1_DB2_C0_DATA12_MARK, DU1_DB3_C1_DATA13_MARK,
  188. DU1_DB4_C2_DATA14_MARK, DU1_DB5_C3_DATA15_MARK,
  189. DU1_DB6_C4_MARK, DU1_DB7_C5_MARK, DU1_EXHSYNC_DU1_HSYNC_MARK,
  190. DU1_EXVSYNC_DU1_VSYNC_MARK, DU1_EXODDF_DU1_ODDF_DISP_CDE_MARK,
  191. DU1_DISP_MARK, DU1_CDE_MARK,
  192. D0_MARK, D1_MARK, D2_MARK, D3_MARK, D4_MARK, D5_MARK, D6_MARK,
  193. D7_MARK, D8_MARK, D9_MARK, D10_MARK, D11_MARK, D12_MARK, D13_MARK,
  194. D14_MARK, D15_MARK, A0_MARK, A1_MARK, A2_MARK, A3_MARK, A4_MARK,
  195. A5_MARK, A6_MARK, A7_MARK, A8_MARK, A9_MARK, A10_MARK, A11_MARK,
  196. A12_MARK, A13_MARK, A14_MARK, A15_MARK,
  197. A16_MARK, A17_MARK, A18_MARK, A19_MARK, CS1_N_A26_MARK,
  198. EX_CS0_N_MARK, EX_CS1_N_MARK, EX_CS2_N_MARK, EX_CS3_N_MARK,
  199. EX_CS4_N_MARK, EX_CS5_N_MARK, BS_N_MARK, RD_N_MARK, RD_WR_N_MARK,
  200. WE0_N_MARK, WE1_N_MARK, EX_WAIT0_MARK,
  201. IRQ0_MARK, IRQ1_MARK, IRQ2_MARK, IRQ3_MARK, CS0_N_MARK,
  202. VI0_CLK_MARK, VI0_CLKENB_MARK, VI0_HSYNC_N_MARK, VI0_VSYNC_N_MARK,
  203. VI0_D0_B0_C0_MARK, VI0_D1_B1_C1_MARK, VI0_D2_B2_C2_MARK,
  204. VI0_D3_B3_C3_MARK, VI0_D4_B4_C4_MARK, VI0_D5_B5_C5_MARK,
  205. VI0_D6_B6_C6_MARK, VI0_D7_B7_C7_MARK, VI0_D8_G0_Y0_MARK,
  206. VI0_D9_G1_Y1_MARK, VI0_D10_G2_Y2_MARK, VI0_D11_G3_Y3_MARK,
  207. VI0_FIELD_MARK,
  208. VI1_CLK_MARK, VI1_CLKENB_MARK, VI1_HSYNC_N_MARK, VI1_VSYNC_N_MARK,
  209. VI1_D0_B0_C0_MARK, VI1_D1_B1_C1_MARK, VI1_D2_B2_C2_MARK,
  210. VI1_D3_B3_C3_MARK, VI1_D4_B4_C4_MARK, VI1_D5_B5_C5_MARK,
  211. VI1_D6_B6_C6_MARK, VI1_D7_B7_C7_MARK, VI1_D8_G0_Y0_MARK,
  212. VI1_D9_G1_Y1_MARK, VI1_D10_G2_Y2_MARK, VI1_D11_G3_Y3_MARK,
  213. VI1_FIELD_MARK,
  214. VI3_D10_Y2_MARK, VI3_FIELD_MARK,
  215. VI4_CLK_MARK,
  216. VI5_CLK_MARK, VI5_D9_Y1_MARK, VI5_D10_Y2_MARK, VI5_D11_Y3_MARK,
  217. VI5_FIELD_MARK,
  218. HRTS0_N_MARK, HCTS1_N_MARK, SCK0_MARK, CTS0_N_MARK, RTS0_N_MARK,
  219. TX0_MARK, RX0_MARK, SCK1_MARK, CTS1_N_MARK, RTS1_N_MARK,
  220. TX1_MARK, RX1_MARK, SCIF_CLK_MARK, CAN0_TX_MARK, CAN0_RX_MARK,
  221. CAN_CLK_MARK, CAN1_TX_MARK, CAN1_RX_MARK,
  222. SD0_CLK_MARK, SD0_CMD_MARK, SD0_DAT0_MARK, SD0_DAT1_MARK,
  223. SD0_DAT2_MARK, SD0_DAT3_MARK, SD0_CD_MARK, SD0_WP_MARK,
  224. ADICLK_MARK, ADICS_SAMP_MARK, ADIDATA_MARK, ADICHS0_MARK,
  225. ADICHS1_MARK, ADICHS2_MARK, AVS1_MARK, AVS2_MARK,
  226. /* IPSR0 */
  227. DU0_DR0_DATA0_MARK, DU0_DR1_DATA1_MARK, DU0_DR2_Y4_DATA2_MARK,
  228. DU0_DR3_Y5_DATA3_MARK, DU0_DR4_Y6_DATA4_MARK, DU0_DR5_Y7_DATA5_MARK,
  229. DU0_DR6_Y8_DATA6_MARK, DU0_DR7_Y9_DATA7_MARK, DU0_DG0_DATA8_MARK,
  230. DU0_DG1_DATA9_MARK, DU0_DG2_C6_DATA10_MARK, DU0_DG3_C7_DATA11_MARK,
  231. DU0_DG4_Y0_DATA12_MARK, DU0_DG5_Y1_DATA13_MARK, DU0_DG6_Y2_DATA14_MARK,
  232. DU0_DG7_Y3_DATA15_MARK, DU0_DB0_MARK, DU0_DB1_MARK,
  233. DU0_DB2_C0_MARK, DU0_DB3_C1_MARK, DU0_DB4_C2_MARK, DU0_DB5_C3_MARK,
  234. DU0_DB6_C4_MARK, DU0_DB7_C5_MARK,
  235. /* IPSR1 */
  236. DU0_EXHSYNC_DU0_HSYNC_MARK, DU0_EXVSYNC_DU0_VSYNC_MARK,
  237. DU0_EXODDF_DU0_ODDF_DISP_CDE_MARK, DU0_DISP_MARK, DU0_CDE_MARK,
  238. DU1_DR2_Y4_DATA0_MARK, DU1_DR3_Y5_DATA1_MARK, DU1_DR4_Y6_DATA2_MARK,
  239. DU1_DR5_Y7_DATA3_MARK, DU1_DR6_DATA4_MARK, DU1_DR7_DATA5_MARK,
  240. DU1_DG2_C6_DATA6_MARK, DU1_DG3_C7_DATA7_MARK, DU1_DG4_Y0_DATA8_MARK,
  241. DU1_DG5_Y1_DATA9_MARK, DU1_DG6_Y2_DATA10_MARK, DU1_DG7_Y3_DATA11_MARK,
  242. A20_MARK, MOSI_IO0_MARK, A21_MARK, MISO_IO1_MARK, A22_MARK, IO2_MARK,
  243. A23_MARK, IO3_MARK, A24_MARK, SPCLK_MARK, A25_MARK, SSL_MARK,
  244. /* IPSR2 */
  245. VI2_CLK_MARK, AVB_RX_CLK_MARK, VI2_CLKENB_MARK, AVB_RX_DV_MARK,
  246. VI2_HSYNC_N_MARK, AVB_RXD0_MARK, VI2_VSYNC_N_MARK, AVB_RXD1_MARK,
  247. VI2_D0_C0_MARK, AVB_RXD2_MARK, VI2_D1_C1_MARK, AVB_TX_CLK_MARK,
  248. VI2_D2_C2_MARK, AVB_RXD4_MARK, VI2_D3_C3_MARK, AVB_RXD5_MARK,
  249. VI2_D4_C4_MARK, AVB_RXD6_MARK, VI2_D5_C5_MARK, AVB_RXD7_MARK,
  250. VI2_D6_C6_MARK, AVB_RX_ER_MARK, VI2_D7_C7_MARK, AVB_COL_MARK,
  251. VI2_D8_Y0_MARK, AVB_RXD3_MARK, VI2_D9_Y1_MARK, AVB_TX_EN_MARK,
  252. VI2_D10_Y2_MARK, AVB_TXD0_MARK,
  253. VI2_D11_Y3_MARK, AVB_TXD1_MARK, VI2_FIELD_MARK, AVB_TXD2_MARK,
  254. /* IPSR3 */
  255. VI3_CLK_MARK, AVB_TXD3_MARK, VI3_CLKENB_MARK, AVB_TXD4_MARK,
  256. VI3_HSYNC_N_MARK, AVB_TXD5_MARK, VI3_VSYNC_N_MARK, AVB_TXD6_MARK,
  257. VI3_D0_C0_MARK, AVB_TXD7_MARK, VI3_D1_C1_MARK, AVB_TX_ER_MARK,
  258. VI3_D2_C2_MARK, AVB_GTX_CLK_MARK, VI3_D3_C3_MARK, AVB_MDC_MARK,
  259. VI3_D4_C4_MARK, AVB_MDIO_MARK, VI3_D5_C5_MARK, AVB_LINK_MARK,
  260. VI3_D6_C6_MARK, AVB_MAGIC_MARK, VI3_D7_C7_MARK, AVB_PHY_INT_MARK,
  261. VI3_D8_Y0_MARK, AVB_CRS_MARK, VI3_D9_Y1_MARK, AVB_GTXREFCLK_MARK,
  262. VI3_D11_Y3_MARK, AVB_AVTP_MATCH_MARK,
  263. /* IPSR4 */
  264. VI4_CLKENB_MARK, VI0_D12_G4_Y4_MARK, VI4_HSYNC_N_MARK,
  265. VI0_D13_G5_Y5_MARK, VI4_VSYNC_N_MARK, VI0_D14_G6_Y6_MARK,
  266. RDR_CLKOUT_MARK, VI4_D0_C0_MARK, VI0_D15_G7_Y7_MARK, VI4_D1_C1_MARK,
  267. VI0_D16_R0_MARK, VI1_D12_G4_Y4_MARK, VI4_D2_C2_MARK, VI0_D17_R1_MARK,
  268. VI1_D13_G5_Y5_MARK, VI4_D3_C3_MARK, VI0_D18_R2_MARK, VI1_D14_G6_Y6_MARK,
  269. VI4_D4_C4_MARK, VI0_D19_R3_MARK, VI1_D15_G7_Y7_MARK, VI4_D5_C5_MARK,
  270. VI0_D20_R4_MARK, VI2_D12_Y4_MARK, VI4_D6_C6_MARK, VI0_D21_R5_MARK,
  271. VI2_D13_Y5_MARK, VI4_D7_C7_MARK, VI0_D22_R6_MARK, VI2_D14_Y6_MARK,
  272. VI4_D8_Y0_MARK, VI0_D23_R7_MARK, VI2_D15_Y7_MARK, VI4_D9_Y1_MARK,
  273. VI3_D12_Y4_MARK, VI4_D10_Y2_MARK, VI3_D13_Y5_MARK, VI4_D11_Y3_MARK,
  274. VI3_D14_Y6_MARK, VI4_FIELD_MARK, VI3_D15_Y7_MARK,
  275. /* IPSR5 */
  276. VI5_CLKENB_MARK, VI1_D12_G4_Y4_B_MARK, VI5_HSYNC_N_MARK,
  277. VI1_D13_G5_Y5_B_MARK, VI5_VSYNC_N_MARK, VI1_D14_G6_Y6_B_MARK,
  278. VI5_D0_C0_MARK, VI1_D15_G7_Y7_B_MARK, VI5_D1_C1_MARK, VI1_D16_R0_MARK,
  279. VI5_D2_C2_MARK, VI1_D17_R1_MARK, VI5_D3_C3_MARK, VI1_D18_R2_MARK,
  280. VI5_D4_C4_MARK, VI1_D19_R3_MARK, VI5_D5_C5_MARK, VI1_D20_R4_MARK,
  281. VI5_D6_C6_MARK, VI1_D21_R5_MARK, VI5_D7_C7_MARK, VI1_D22_R6_MARK,
  282. VI5_D8_Y0_MARK, VI1_D23_R7_MARK,
  283. /* IPSR6 */
  284. MSIOF0_SCK_MARK, HSCK0_MARK, MSIOF0_SYNC_MARK, HCTS0_N_MARK,
  285. MSIOF0_TXD_MARK, HTX0_MARK, MSIOF0_RXD_MARK, HRX0_MARK,
  286. MSIOF1_SCK_MARK, HSCK1_MARK, MSIOF1_SYNC_MARK, HRTS1_N_MARK,
  287. MSIOF1_TXD_MARK, HTX1_MARK, MSIOF1_RXD_MARK, HRX1_MARK,
  288. DRACK0_MARK, SCK2_MARK, DACK0_MARK, TX2_MARK, DREQ0_N_MARK,
  289. RX2_MARK, DACK1_MARK, SCK3_MARK, TX3_MARK, DREQ1_N_MARK,
  290. RX3_MARK,
  291. /* IPSR7 */
  292. PWM0_MARK, TCLK1_MARK, FSO_CFE_0_MARK, PWM1_MARK, TCLK2_MARK,
  293. FSO_CFE_1_MARK, PWM2_MARK, TCLK3_MARK, FSO_TOE_MARK, PWM3_MARK,
  294. PWM4_MARK, SSI_SCK34_MARK, TPU0TO0_MARK, SSI_WS34_MARK, TPU0TO1_MARK,
  295. SSI_SDATA3_MARK, TPU0TO2_MARK, SSI_SCK4_MARK, TPU0TO3_MARK,
  296. SSI_WS4_MARK, SSI_SDATA4_MARK, AUDIO_CLKOUT_MARK, AUDIO_CLKA_MARK,
  297. AUDIO_CLKB_MARK,
  298. PINMUX_MARK_END,
  299. };
  300. static const u16 pinmux_data[] = {
  301. PINMUX_DATA_GP_ALL(), /* PINMUX_DATA(GP_M_N_DATA, GP_M_N_FN...), */
  302. PINMUX_SINGLE(DU1_DB2_C0_DATA12),
  303. PINMUX_SINGLE(DU1_DB3_C1_DATA13),
  304. PINMUX_SINGLE(DU1_DB4_C2_DATA14),
  305. PINMUX_SINGLE(DU1_DB5_C3_DATA15),
  306. PINMUX_SINGLE(DU1_DB6_C4),
  307. PINMUX_SINGLE(DU1_DB7_C5),
  308. PINMUX_SINGLE(DU1_EXHSYNC_DU1_HSYNC),
  309. PINMUX_SINGLE(DU1_EXVSYNC_DU1_VSYNC),
  310. PINMUX_SINGLE(DU1_EXODDF_DU1_ODDF_DISP_CDE),
  311. PINMUX_SINGLE(DU1_DISP),
  312. PINMUX_SINGLE(DU1_CDE),
  313. PINMUX_SINGLE(D0),
  314. PINMUX_SINGLE(D1),
  315. PINMUX_SINGLE(D2),
  316. PINMUX_SINGLE(D3),
  317. PINMUX_SINGLE(D4),
  318. PINMUX_SINGLE(D5),
  319. PINMUX_SINGLE(D6),
  320. PINMUX_SINGLE(D7),
  321. PINMUX_SINGLE(D8),
  322. PINMUX_SINGLE(D9),
  323. PINMUX_SINGLE(D10),
  324. PINMUX_SINGLE(D11),
  325. PINMUX_SINGLE(D12),
  326. PINMUX_SINGLE(D13),
  327. PINMUX_SINGLE(D14),
  328. PINMUX_SINGLE(D15),
  329. PINMUX_SINGLE(A0),
  330. PINMUX_SINGLE(A1),
  331. PINMUX_SINGLE(A2),
  332. PINMUX_SINGLE(A3),
  333. PINMUX_SINGLE(A4),
  334. PINMUX_SINGLE(A5),
  335. PINMUX_SINGLE(A6),
  336. PINMUX_SINGLE(A7),
  337. PINMUX_SINGLE(A8),
  338. PINMUX_SINGLE(A9),
  339. PINMUX_SINGLE(A10),
  340. PINMUX_SINGLE(A11),
  341. PINMUX_SINGLE(A12),
  342. PINMUX_SINGLE(A13),
  343. PINMUX_SINGLE(A14),
  344. PINMUX_SINGLE(A15),
  345. PINMUX_SINGLE(A16),
  346. PINMUX_SINGLE(A17),
  347. PINMUX_SINGLE(A18),
  348. PINMUX_SINGLE(A19),
  349. PINMUX_SINGLE(CS1_N_A26),
  350. PINMUX_SINGLE(EX_CS0_N),
  351. PINMUX_SINGLE(EX_CS1_N),
  352. PINMUX_SINGLE(EX_CS2_N),
  353. PINMUX_SINGLE(EX_CS3_N),
  354. PINMUX_SINGLE(EX_CS4_N),
  355. PINMUX_SINGLE(EX_CS5_N),
  356. PINMUX_SINGLE(BS_N),
  357. PINMUX_SINGLE(RD_N),
  358. PINMUX_SINGLE(RD_WR_N),
  359. PINMUX_SINGLE(WE0_N),
  360. PINMUX_SINGLE(WE1_N),
  361. PINMUX_SINGLE(EX_WAIT0),
  362. PINMUX_SINGLE(IRQ0),
  363. PINMUX_SINGLE(IRQ1),
  364. PINMUX_SINGLE(IRQ2),
  365. PINMUX_SINGLE(IRQ3),
  366. PINMUX_SINGLE(CS0_N),
  367. PINMUX_SINGLE(VI0_CLK),
  368. PINMUX_SINGLE(VI0_CLKENB),
  369. PINMUX_SINGLE(VI0_HSYNC_N),
  370. PINMUX_SINGLE(VI0_VSYNC_N),
  371. PINMUX_SINGLE(VI0_D0_B0_C0),
  372. PINMUX_SINGLE(VI0_D1_B1_C1),
  373. PINMUX_SINGLE(VI0_D2_B2_C2),
  374. PINMUX_SINGLE(VI0_D3_B3_C3),
  375. PINMUX_SINGLE(VI0_D4_B4_C4),
  376. PINMUX_SINGLE(VI0_D5_B5_C5),
  377. PINMUX_SINGLE(VI0_D6_B6_C6),
  378. PINMUX_SINGLE(VI0_D7_B7_C7),
  379. PINMUX_SINGLE(VI0_D8_G0_Y0),
  380. PINMUX_SINGLE(VI0_D9_G1_Y1),
  381. PINMUX_SINGLE(VI0_D10_G2_Y2),
  382. PINMUX_SINGLE(VI0_D11_G3_Y3),
  383. PINMUX_SINGLE(VI0_FIELD),
  384. PINMUX_SINGLE(VI1_CLK),
  385. PINMUX_SINGLE(VI1_CLKENB),
  386. PINMUX_SINGLE(VI1_HSYNC_N),
  387. PINMUX_SINGLE(VI1_VSYNC_N),
  388. PINMUX_SINGLE(VI1_D0_B0_C0),
  389. PINMUX_SINGLE(VI1_D1_B1_C1),
  390. PINMUX_SINGLE(VI1_D2_B2_C2),
  391. PINMUX_SINGLE(VI1_D3_B3_C3),
  392. PINMUX_SINGLE(VI1_D4_B4_C4),
  393. PINMUX_SINGLE(VI1_D5_B5_C5),
  394. PINMUX_SINGLE(VI1_D6_B6_C6),
  395. PINMUX_SINGLE(VI1_D7_B7_C7),
  396. PINMUX_SINGLE(VI1_D8_G0_Y0),
  397. PINMUX_SINGLE(VI1_D9_G1_Y1),
  398. PINMUX_SINGLE(VI1_D10_G2_Y2),
  399. PINMUX_SINGLE(VI1_D11_G3_Y3),
  400. PINMUX_SINGLE(VI1_FIELD),
  401. PINMUX_SINGLE(VI3_D10_Y2),
  402. PINMUX_SINGLE(VI3_FIELD),
  403. PINMUX_SINGLE(VI4_CLK),
  404. PINMUX_SINGLE(VI5_CLK),
  405. PINMUX_SINGLE(VI5_D9_Y1),
  406. PINMUX_SINGLE(VI5_D10_Y2),
  407. PINMUX_SINGLE(VI5_D11_Y3),
  408. PINMUX_SINGLE(VI5_FIELD),
  409. PINMUX_SINGLE(HRTS0_N),
  410. PINMUX_SINGLE(HCTS1_N),
  411. PINMUX_SINGLE(SCK0),
  412. PINMUX_SINGLE(CTS0_N),
  413. PINMUX_SINGLE(RTS0_N),
  414. PINMUX_SINGLE(TX0),
  415. PINMUX_SINGLE(RX0),
  416. PINMUX_SINGLE(SCK1),
  417. PINMUX_SINGLE(CTS1_N),
  418. PINMUX_SINGLE(RTS1_N),
  419. PINMUX_SINGLE(TX1),
  420. PINMUX_SINGLE(RX1),
  421. PINMUX_SINGLE(SCIF_CLK),
  422. PINMUX_SINGLE(CAN0_TX),
  423. PINMUX_SINGLE(CAN0_RX),
  424. PINMUX_SINGLE(CAN_CLK),
  425. PINMUX_SINGLE(CAN1_TX),
  426. PINMUX_SINGLE(CAN1_RX),
  427. PINMUX_SINGLE(SD0_CLK),
  428. PINMUX_SINGLE(SD0_CMD),
  429. PINMUX_SINGLE(SD0_DAT0),
  430. PINMUX_SINGLE(SD0_DAT1),
  431. PINMUX_SINGLE(SD0_DAT2),
  432. PINMUX_SINGLE(SD0_DAT3),
  433. PINMUX_SINGLE(SD0_CD),
  434. PINMUX_SINGLE(SD0_WP),
  435. PINMUX_SINGLE(ADICLK),
  436. PINMUX_SINGLE(ADICS_SAMP),
  437. PINMUX_SINGLE(ADIDATA),
  438. PINMUX_SINGLE(ADICHS0),
  439. PINMUX_SINGLE(ADICHS1),
  440. PINMUX_SINGLE(ADICHS2),
  441. PINMUX_SINGLE(AVS1),
  442. PINMUX_SINGLE(AVS2),
  443. /* IPSR0 */
  444. PINMUX_IPSR_GPSR(IP0_0, DU0_DR0_DATA0),
  445. PINMUX_IPSR_GPSR(IP0_1, DU0_DR1_DATA1),
  446. PINMUX_IPSR_GPSR(IP0_2, DU0_DR2_Y4_DATA2),
  447. PINMUX_IPSR_GPSR(IP0_3, DU0_DR3_Y5_DATA3),
  448. PINMUX_IPSR_GPSR(IP0_4, DU0_DR4_Y6_DATA4),
  449. PINMUX_IPSR_GPSR(IP0_5, DU0_DR5_Y7_DATA5),
  450. PINMUX_IPSR_GPSR(IP0_6, DU0_DR6_Y8_DATA6),
  451. PINMUX_IPSR_GPSR(IP0_7, DU0_DR7_Y9_DATA7),
  452. PINMUX_IPSR_GPSR(IP0_8, DU0_DG0_DATA8),
  453. PINMUX_IPSR_GPSR(IP0_9, DU0_DG1_DATA9),
  454. PINMUX_IPSR_GPSR(IP0_10, DU0_DG2_C6_DATA10),
  455. PINMUX_IPSR_GPSR(IP0_11, DU0_DG3_C7_DATA11),
  456. PINMUX_IPSR_GPSR(IP0_12, DU0_DG4_Y0_DATA12),
  457. PINMUX_IPSR_GPSR(IP0_13, DU0_DG5_Y1_DATA13),
  458. PINMUX_IPSR_GPSR(IP0_14, DU0_DG6_Y2_DATA14),
  459. PINMUX_IPSR_GPSR(IP0_15, DU0_DG7_Y3_DATA15),
  460. PINMUX_IPSR_GPSR(IP0_16, DU0_DB0),
  461. PINMUX_IPSR_GPSR(IP0_17, DU0_DB1),
  462. PINMUX_IPSR_GPSR(IP0_18, DU0_DB2_C0),
  463. PINMUX_IPSR_GPSR(IP0_19, DU0_DB3_C1),
  464. PINMUX_IPSR_GPSR(IP0_20, DU0_DB4_C2),
  465. PINMUX_IPSR_GPSR(IP0_21, DU0_DB5_C3),
  466. PINMUX_IPSR_GPSR(IP0_22, DU0_DB6_C4),
  467. PINMUX_IPSR_GPSR(IP0_23, DU0_DB7_C5),
  468. /* IPSR1 */
  469. PINMUX_IPSR_GPSR(IP1_0, DU0_EXHSYNC_DU0_HSYNC),
  470. PINMUX_IPSR_GPSR(IP1_1, DU0_EXVSYNC_DU0_VSYNC),
  471. PINMUX_IPSR_GPSR(IP1_2, DU0_EXODDF_DU0_ODDF_DISP_CDE),
  472. PINMUX_IPSR_GPSR(IP1_3, DU0_DISP),
  473. PINMUX_IPSR_GPSR(IP1_4, DU0_CDE),
  474. PINMUX_IPSR_GPSR(IP1_5, DU1_DR2_Y4_DATA0),
  475. PINMUX_IPSR_GPSR(IP1_6, DU1_DR3_Y5_DATA1),
  476. PINMUX_IPSR_GPSR(IP1_7, DU1_DR4_Y6_DATA2),
  477. PINMUX_IPSR_GPSR(IP1_8, DU1_DR5_Y7_DATA3),
  478. PINMUX_IPSR_GPSR(IP1_9, DU1_DR6_DATA4),
  479. PINMUX_IPSR_GPSR(IP1_10, DU1_DR7_DATA5),
  480. PINMUX_IPSR_GPSR(IP1_11, DU1_DG2_C6_DATA6),
  481. PINMUX_IPSR_GPSR(IP1_12, DU1_DG3_C7_DATA7),
  482. PINMUX_IPSR_GPSR(IP1_13, DU1_DG4_Y0_DATA8),
  483. PINMUX_IPSR_GPSR(IP1_14, DU1_DG5_Y1_DATA9),
  484. PINMUX_IPSR_GPSR(IP1_15, DU1_DG6_Y2_DATA10),
  485. PINMUX_IPSR_GPSR(IP1_16, DU1_DG7_Y3_DATA11),
  486. PINMUX_IPSR_GPSR(IP1_17, A20),
  487. PINMUX_IPSR_GPSR(IP1_17, MOSI_IO0),
  488. PINMUX_IPSR_GPSR(IP1_18, A21),
  489. PINMUX_IPSR_GPSR(IP1_18, MISO_IO1),
  490. PINMUX_IPSR_GPSR(IP1_19, A22),
  491. PINMUX_IPSR_GPSR(IP1_19, IO2),
  492. PINMUX_IPSR_GPSR(IP1_20, A23),
  493. PINMUX_IPSR_GPSR(IP1_20, IO3),
  494. PINMUX_IPSR_GPSR(IP1_21, A24),
  495. PINMUX_IPSR_GPSR(IP1_21, SPCLK),
  496. PINMUX_IPSR_GPSR(IP1_22, A25),
  497. PINMUX_IPSR_GPSR(IP1_22, SSL),
  498. /* IPSR2 */
  499. PINMUX_IPSR_GPSR(IP2_0, VI2_CLK),
  500. PINMUX_IPSR_GPSR(IP2_0, AVB_RX_CLK),
  501. PINMUX_IPSR_GPSR(IP2_1, VI2_CLKENB),
  502. PINMUX_IPSR_GPSR(IP2_1, AVB_RX_DV),
  503. PINMUX_IPSR_GPSR(IP2_2, VI2_HSYNC_N),
  504. PINMUX_IPSR_GPSR(IP2_2, AVB_RXD0),
  505. PINMUX_IPSR_GPSR(IP2_3, VI2_VSYNC_N),
  506. PINMUX_IPSR_GPSR(IP2_3, AVB_RXD1),
  507. PINMUX_IPSR_GPSR(IP2_4, VI2_D0_C0),
  508. PINMUX_IPSR_GPSR(IP2_4, AVB_RXD2),
  509. PINMUX_IPSR_GPSR(IP2_5, VI2_D1_C1),
  510. PINMUX_IPSR_GPSR(IP2_5, AVB_RXD3),
  511. PINMUX_IPSR_GPSR(IP2_6, VI2_D2_C2),
  512. PINMUX_IPSR_GPSR(IP2_6, AVB_RXD4),
  513. PINMUX_IPSR_GPSR(IP2_7, VI2_D3_C3),
  514. PINMUX_IPSR_GPSR(IP2_7, AVB_RXD5),
  515. PINMUX_IPSR_GPSR(IP2_8, VI2_D4_C4),
  516. PINMUX_IPSR_GPSR(IP2_8, AVB_RXD6),
  517. PINMUX_IPSR_GPSR(IP2_9, VI2_D5_C5),
  518. PINMUX_IPSR_GPSR(IP2_9, AVB_RXD7),
  519. PINMUX_IPSR_GPSR(IP2_10, VI2_D6_C6),
  520. PINMUX_IPSR_GPSR(IP2_10, AVB_RX_ER),
  521. PINMUX_IPSR_GPSR(IP2_11, VI2_D7_C7),
  522. PINMUX_IPSR_GPSR(IP2_11, AVB_COL),
  523. PINMUX_IPSR_GPSR(IP2_12, VI2_D8_Y0),
  524. PINMUX_IPSR_GPSR(IP2_12, AVB_TXD3),
  525. PINMUX_IPSR_GPSR(IP2_13, VI2_D9_Y1),
  526. PINMUX_IPSR_GPSR(IP2_13, AVB_TX_EN),
  527. PINMUX_IPSR_GPSR(IP2_14, VI2_D10_Y2),
  528. PINMUX_IPSR_GPSR(IP2_14, AVB_TXD0),
  529. PINMUX_IPSR_GPSR(IP2_15, VI2_D11_Y3),
  530. PINMUX_IPSR_GPSR(IP2_15, AVB_TXD1),
  531. PINMUX_IPSR_GPSR(IP2_16, VI2_FIELD),
  532. PINMUX_IPSR_GPSR(IP2_16, AVB_TXD2),
  533. /* IPSR3 */
  534. PINMUX_IPSR_GPSR(IP3_0, VI3_CLK),
  535. PINMUX_IPSR_GPSR(IP3_0, AVB_TX_CLK),
  536. PINMUX_IPSR_GPSR(IP3_1, VI3_CLKENB),
  537. PINMUX_IPSR_GPSR(IP3_1, AVB_TXD4),
  538. PINMUX_IPSR_GPSR(IP3_2, VI3_HSYNC_N),
  539. PINMUX_IPSR_GPSR(IP3_2, AVB_TXD5),
  540. PINMUX_IPSR_GPSR(IP3_3, VI3_VSYNC_N),
  541. PINMUX_IPSR_GPSR(IP3_3, AVB_TXD6),
  542. PINMUX_IPSR_GPSR(IP3_4, VI3_D0_C0),
  543. PINMUX_IPSR_GPSR(IP3_4, AVB_TXD7),
  544. PINMUX_IPSR_GPSR(IP3_5, VI3_D1_C1),
  545. PINMUX_IPSR_GPSR(IP3_5, AVB_TX_ER),
  546. PINMUX_IPSR_GPSR(IP3_6, VI3_D2_C2),
  547. PINMUX_IPSR_GPSR(IP3_6, AVB_GTX_CLK),
  548. PINMUX_IPSR_GPSR(IP3_7, VI3_D3_C3),
  549. PINMUX_IPSR_GPSR(IP3_7, AVB_MDC),
  550. PINMUX_IPSR_GPSR(IP3_8, VI3_D4_C4),
  551. PINMUX_IPSR_GPSR(IP3_8, AVB_MDIO),
  552. PINMUX_IPSR_GPSR(IP3_9, VI3_D5_C5),
  553. PINMUX_IPSR_GPSR(IP3_9, AVB_LINK),
  554. PINMUX_IPSR_GPSR(IP3_10, VI3_D6_C6),
  555. PINMUX_IPSR_GPSR(IP3_10, AVB_MAGIC),
  556. PINMUX_IPSR_GPSR(IP3_11, VI3_D7_C7),
  557. PINMUX_IPSR_GPSR(IP3_11, AVB_PHY_INT),
  558. PINMUX_IPSR_GPSR(IP3_12, VI3_D8_Y0),
  559. PINMUX_IPSR_GPSR(IP3_12, AVB_CRS),
  560. PINMUX_IPSR_GPSR(IP3_13, VI3_D9_Y1),
  561. PINMUX_IPSR_GPSR(IP3_13, AVB_GTXREFCLK),
  562. PINMUX_IPSR_GPSR(IP3_14, VI3_D11_Y3),
  563. PINMUX_IPSR_GPSR(IP3_14, AVB_AVTP_MATCH),
  564. /* IPSR4 */
  565. PINMUX_IPSR_GPSR(IP4_0, VI4_CLKENB),
  566. PINMUX_IPSR_GPSR(IP4_0, VI0_D12_G4_Y4),
  567. PINMUX_IPSR_GPSR(IP4_1, VI4_HSYNC_N),
  568. PINMUX_IPSR_GPSR(IP4_1, VI0_D13_G5_Y5),
  569. PINMUX_IPSR_GPSR(IP4_3_2, VI4_VSYNC_N),
  570. PINMUX_IPSR_GPSR(IP4_3_2, VI0_D14_G6_Y6),
  571. PINMUX_IPSR_GPSR(IP4_4, VI4_D0_C0),
  572. PINMUX_IPSR_GPSR(IP4_4, VI0_D15_G7_Y7),
  573. PINMUX_IPSR_GPSR(IP4_6_5, VI4_D1_C1),
  574. PINMUX_IPSR_GPSR(IP4_6_5, VI0_D16_R0),
  575. PINMUX_IPSR_MSEL(IP4_6_5, VI1_D12_G4_Y4, SEL_VI1_0),
  576. PINMUX_IPSR_GPSR(IP4_8_7, VI4_D2_C2),
  577. PINMUX_IPSR_GPSR(IP4_8_7, VI0_D17_R1),
  578. PINMUX_IPSR_MSEL(IP4_8_7, VI1_D13_G5_Y5, SEL_VI1_0),
  579. PINMUX_IPSR_GPSR(IP4_10_9, VI4_D3_C3),
  580. PINMUX_IPSR_GPSR(IP4_10_9, VI0_D18_R2),
  581. PINMUX_IPSR_MSEL(IP4_10_9, VI1_D14_G6_Y6, SEL_VI1_0),
  582. PINMUX_IPSR_GPSR(IP4_12_11, VI4_D4_C4),
  583. PINMUX_IPSR_GPSR(IP4_12_11, VI0_D19_R3),
  584. PINMUX_IPSR_MSEL(IP4_12_11, VI1_D15_G7_Y7, SEL_VI1_0),
  585. PINMUX_IPSR_GPSR(IP4_14_13, VI4_D5_C5),
  586. PINMUX_IPSR_GPSR(IP4_14_13, VI0_D20_R4),
  587. PINMUX_IPSR_GPSR(IP4_14_13, VI2_D12_Y4),
  588. PINMUX_IPSR_GPSR(IP4_16_15, VI4_D6_C6),
  589. PINMUX_IPSR_GPSR(IP4_16_15, VI0_D21_R5),
  590. PINMUX_IPSR_GPSR(IP4_16_15, VI2_D13_Y5),
  591. PINMUX_IPSR_GPSR(IP4_18_17, VI4_D7_C7),
  592. PINMUX_IPSR_GPSR(IP4_18_17, VI0_D22_R6),
  593. PINMUX_IPSR_GPSR(IP4_18_17, VI2_D14_Y6),
  594. PINMUX_IPSR_GPSR(IP4_20_19, VI4_D8_Y0),
  595. PINMUX_IPSR_GPSR(IP4_20_19, VI0_D23_R7),
  596. PINMUX_IPSR_GPSR(IP4_20_19, VI2_D15_Y7),
  597. PINMUX_IPSR_GPSR(IP4_21, VI4_D9_Y1),
  598. PINMUX_IPSR_GPSR(IP4_21, VI3_D12_Y4),
  599. PINMUX_IPSR_GPSR(IP4_22, VI4_D10_Y2),
  600. PINMUX_IPSR_GPSR(IP4_22, VI3_D13_Y5),
  601. PINMUX_IPSR_GPSR(IP4_23, VI4_D11_Y3),
  602. PINMUX_IPSR_GPSR(IP4_23, VI3_D14_Y6),
  603. PINMUX_IPSR_GPSR(IP4_24, VI4_FIELD),
  604. PINMUX_IPSR_GPSR(IP4_24, VI3_D15_Y7),
  605. /* IPSR5 */
  606. PINMUX_IPSR_GPSR(IP5_0, VI5_CLKENB),
  607. PINMUX_IPSR_MSEL(IP5_0, VI1_D12_G4_Y4_B, SEL_VI1_1),
  608. PINMUX_IPSR_GPSR(IP5_1, VI5_HSYNC_N),
  609. PINMUX_IPSR_MSEL(IP5_1, VI1_D13_G5_Y5_B, SEL_VI1_1),
  610. PINMUX_IPSR_GPSR(IP5_2, VI5_VSYNC_N),
  611. PINMUX_IPSR_MSEL(IP5_2, VI1_D14_G6_Y6_B, SEL_VI1_1),
  612. PINMUX_IPSR_GPSR(IP5_3, VI5_D0_C0),
  613. PINMUX_IPSR_MSEL(IP5_3, VI1_D15_G7_Y7_B, SEL_VI1_1),
  614. PINMUX_IPSR_GPSR(IP5_4, VI5_D1_C1),
  615. PINMUX_IPSR_GPSR(IP5_4, VI1_D16_R0),
  616. PINMUX_IPSR_GPSR(IP5_5, VI5_D2_C2),
  617. PINMUX_IPSR_GPSR(IP5_5, VI1_D17_R1),
  618. PINMUX_IPSR_GPSR(IP5_6, VI5_D3_C3),
  619. PINMUX_IPSR_GPSR(IP5_6, VI1_D18_R2),
  620. PINMUX_IPSR_GPSR(IP5_7, VI5_D4_C4),
  621. PINMUX_IPSR_GPSR(IP5_7, VI1_D19_R3),
  622. PINMUX_IPSR_GPSR(IP5_8, VI5_D5_C5),
  623. PINMUX_IPSR_GPSR(IP5_8, VI1_D20_R4),
  624. PINMUX_IPSR_GPSR(IP5_9, VI5_D6_C6),
  625. PINMUX_IPSR_GPSR(IP5_9, VI1_D21_R5),
  626. PINMUX_IPSR_GPSR(IP5_10, VI5_D7_C7),
  627. PINMUX_IPSR_GPSR(IP5_10, VI1_D22_R6),
  628. PINMUX_IPSR_GPSR(IP5_11, VI5_D8_Y0),
  629. PINMUX_IPSR_GPSR(IP5_11, VI1_D23_R7),
  630. /* IPSR6 */
  631. PINMUX_IPSR_GPSR(IP6_0, MSIOF0_SCK),
  632. PINMUX_IPSR_GPSR(IP6_0, HSCK0),
  633. PINMUX_IPSR_GPSR(IP6_1, MSIOF0_SYNC),
  634. PINMUX_IPSR_GPSR(IP6_1, HCTS0_N),
  635. PINMUX_IPSR_GPSR(IP6_2, MSIOF0_TXD),
  636. PINMUX_IPSR_GPSR(IP6_2, HTX0),
  637. PINMUX_IPSR_GPSR(IP6_3, MSIOF0_RXD),
  638. PINMUX_IPSR_GPSR(IP6_3, HRX0),
  639. PINMUX_IPSR_GPSR(IP6_4, MSIOF1_SCK),
  640. PINMUX_IPSR_GPSR(IP6_4, HSCK1),
  641. PINMUX_IPSR_GPSR(IP6_5, MSIOF1_SYNC),
  642. PINMUX_IPSR_GPSR(IP6_5, HRTS1_N),
  643. PINMUX_IPSR_GPSR(IP6_6, MSIOF1_TXD),
  644. PINMUX_IPSR_GPSR(IP6_6, HTX1),
  645. PINMUX_IPSR_GPSR(IP6_7, MSIOF1_RXD),
  646. PINMUX_IPSR_GPSR(IP6_7, HRX1),
  647. PINMUX_IPSR_GPSR(IP6_9_8, DRACK0),
  648. PINMUX_IPSR_GPSR(IP6_9_8, SCK2),
  649. PINMUX_IPSR_GPSR(IP6_11_10, DACK0),
  650. PINMUX_IPSR_GPSR(IP6_11_10, TX2),
  651. PINMUX_IPSR_GPSR(IP6_13_12, DREQ0_N),
  652. PINMUX_IPSR_GPSR(IP6_13_12, RX2),
  653. PINMUX_IPSR_GPSR(IP6_15_14, DACK1),
  654. PINMUX_IPSR_GPSR(IP6_15_14, SCK3),
  655. PINMUX_IPSR_GPSR(IP6_16, TX3),
  656. PINMUX_IPSR_GPSR(IP6_18_17, DREQ1_N),
  657. PINMUX_IPSR_GPSR(IP6_18_17, RX3),
  658. /* IPSR7 */
  659. PINMUX_IPSR_GPSR(IP7_1_0, PWM0),
  660. PINMUX_IPSR_GPSR(IP7_1_0, TCLK1),
  661. PINMUX_IPSR_GPSR(IP7_1_0, FSO_CFE_0),
  662. PINMUX_IPSR_GPSR(IP7_3_2, PWM1),
  663. PINMUX_IPSR_GPSR(IP7_3_2, TCLK2),
  664. PINMUX_IPSR_GPSR(IP7_3_2, FSO_CFE_1),
  665. PINMUX_IPSR_GPSR(IP7_5_4, PWM2),
  666. PINMUX_IPSR_GPSR(IP7_5_4, TCLK3),
  667. PINMUX_IPSR_GPSR(IP7_5_4, FSO_TOE),
  668. PINMUX_IPSR_GPSR(IP7_6, PWM3),
  669. PINMUX_IPSR_GPSR(IP7_7, PWM4),
  670. PINMUX_IPSR_GPSR(IP7_9_8, SSI_SCK34),
  671. PINMUX_IPSR_GPSR(IP7_9_8, TPU0TO0),
  672. PINMUX_IPSR_GPSR(IP7_11_10, SSI_WS34),
  673. PINMUX_IPSR_GPSR(IP7_11_10, TPU0TO1),
  674. PINMUX_IPSR_GPSR(IP7_13_12, SSI_SDATA3),
  675. PINMUX_IPSR_GPSR(IP7_13_12, TPU0TO2),
  676. PINMUX_IPSR_GPSR(IP7_15_14, SSI_SCK4),
  677. PINMUX_IPSR_GPSR(IP7_15_14, TPU0TO3),
  678. PINMUX_IPSR_GPSR(IP7_16, SSI_WS4),
  679. PINMUX_IPSR_GPSR(IP7_17, SSI_SDATA4),
  680. PINMUX_IPSR_GPSR(IP7_18, AUDIO_CLKOUT),
  681. PINMUX_IPSR_GPSR(IP7_19, AUDIO_CLKA),
  682. PINMUX_IPSR_GPSR(IP7_20, AUDIO_CLKB),
  683. };
  684. /*
  685. * Pins not associated with a GPIO port.
  686. */
  687. enum {
  688. GP_ASSIGN_LAST(),
  689. NOGP_ALL(),
  690. };
  691. static const struct sh_pfc_pin pinmux_pins[] = {
  692. PINMUX_GPIO_GP_ALL(),
  693. PINMUX_NOGP_ALL(),
  694. };
  695. /* - AVB -------------------------------------------------------------------- */
  696. static const unsigned int avb_link_pins[] = {
  697. RCAR_GP_PIN(7, 9),
  698. };
  699. static const unsigned int avb_link_mux[] = {
  700. AVB_LINK_MARK,
  701. };
  702. static const unsigned int avb_magic_pins[] = {
  703. RCAR_GP_PIN(7, 10),
  704. };
  705. static const unsigned int avb_magic_mux[] = {
  706. AVB_MAGIC_MARK,
  707. };
  708. static const unsigned int avb_phy_int_pins[] = {
  709. RCAR_GP_PIN(7, 11),
  710. };
  711. static const unsigned int avb_phy_int_mux[] = {
  712. AVB_PHY_INT_MARK,
  713. };
  714. static const unsigned int avb_mdio_pins[] = {
  715. RCAR_GP_PIN(7, 7), RCAR_GP_PIN(7, 8),
  716. };
  717. static const unsigned int avb_mdio_mux[] = {
  718. AVB_MDC_MARK, AVB_MDIO_MARK,
  719. };
  720. static const unsigned int avb_mii_pins[] = {
  721. RCAR_GP_PIN(6, 14), RCAR_GP_PIN(6, 15), RCAR_GP_PIN(6, 16),
  722. RCAR_GP_PIN(6, 12),
  723. RCAR_GP_PIN(6, 2), RCAR_GP_PIN(6, 3), RCAR_GP_PIN(6, 4),
  724. RCAR_GP_PIN(6, 5),
  725. RCAR_GP_PIN(6, 10), RCAR_GP_PIN(6, 0), RCAR_GP_PIN(6, 1),
  726. RCAR_GP_PIN(7, 12), RCAR_GP_PIN(6, 13), RCAR_GP_PIN(7, 5),
  727. RCAR_GP_PIN(7, 0), RCAR_GP_PIN(6, 11),
  728. };
  729. static const unsigned int avb_mii_mux[] = {
  730. AVB_TXD0_MARK, AVB_TXD1_MARK, AVB_TXD2_MARK,
  731. AVB_TXD3_MARK,
  732. AVB_RXD0_MARK, AVB_RXD1_MARK, AVB_RXD2_MARK,
  733. AVB_RXD3_MARK,
  734. AVB_RX_ER_MARK, AVB_RX_CLK_MARK, AVB_RX_DV_MARK,
  735. AVB_CRS_MARK, AVB_TX_EN_MARK, AVB_TX_ER_MARK,
  736. AVB_TX_CLK_MARK, AVB_COL_MARK,
  737. };
  738. static const unsigned int avb_gmii_pins[] = {
  739. RCAR_GP_PIN(6, 14), RCAR_GP_PIN(6, 15), RCAR_GP_PIN(6, 16),
  740. RCAR_GP_PIN(6, 12), RCAR_GP_PIN(7, 1), RCAR_GP_PIN(7, 2),
  741. RCAR_GP_PIN(7, 3), RCAR_GP_PIN(7, 4),
  742. RCAR_GP_PIN(6, 2), RCAR_GP_PIN(6, 3), RCAR_GP_PIN(6, 4),
  743. RCAR_GP_PIN(6, 5), RCAR_GP_PIN(6, 6), RCAR_GP_PIN(6, 7),
  744. RCAR_GP_PIN(6, 8), RCAR_GP_PIN(6, 9),
  745. RCAR_GP_PIN(6, 10), RCAR_GP_PIN(6, 0), RCAR_GP_PIN(6, 1),
  746. RCAR_GP_PIN(7, 12), RCAR_GP_PIN(7, 6), RCAR_GP_PIN(7, 13),
  747. RCAR_GP_PIN(6, 13), RCAR_GP_PIN(7, 5), RCAR_GP_PIN(7, 0),
  748. RCAR_GP_PIN(6, 11),
  749. };
  750. static const unsigned int avb_gmii_mux[] = {
  751. AVB_TXD0_MARK, AVB_TXD1_MARK, AVB_TXD2_MARK,
  752. AVB_TXD3_MARK, AVB_TXD4_MARK, AVB_TXD5_MARK,
  753. AVB_TXD6_MARK, AVB_TXD7_MARK,
  754. AVB_RXD0_MARK, AVB_RXD1_MARK, AVB_RXD2_MARK,
  755. AVB_RXD3_MARK, AVB_RXD4_MARK, AVB_RXD5_MARK,
  756. AVB_RXD6_MARK, AVB_RXD7_MARK,
  757. AVB_RX_ER_MARK, AVB_RX_CLK_MARK, AVB_RX_DV_MARK,
  758. AVB_CRS_MARK, AVB_GTX_CLK_MARK, AVB_GTXREFCLK_MARK,
  759. AVB_TX_EN_MARK, AVB_TX_ER_MARK, AVB_TX_CLK_MARK,
  760. AVB_COL_MARK,
  761. };
  762. static const unsigned int avb_avtp_match_pins[] = {
  763. RCAR_GP_PIN(7, 15),
  764. };
  765. static const unsigned int avb_avtp_match_mux[] = {
  766. AVB_AVTP_MATCH_MARK,
  767. };
  768. /* - CAN -------------------------------------------------------------------- */
  769. static const unsigned int can0_data_pins[] = {
  770. /* TX, RX */
  771. RCAR_GP_PIN(10, 27), RCAR_GP_PIN(10, 28),
  772. };
  773. static const unsigned int can0_data_mux[] = {
  774. CAN0_TX_MARK, CAN0_RX_MARK,
  775. };
  776. static const unsigned int can1_data_pins[] = {
  777. /* TX, RX */
  778. RCAR_GP_PIN(10, 30), RCAR_GP_PIN(10, 31),
  779. };
  780. static const unsigned int can1_data_mux[] = {
  781. CAN1_TX_MARK, CAN1_RX_MARK,
  782. };
  783. static const unsigned int can_clk_pins[] = {
  784. /* CAN_CLK */
  785. RCAR_GP_PIN(10, 29),
  786. };
  787. static const unsigned int can_clk_mux[] = {
  788. CAN_CLK_MARK,
  789. };
  790. /* - DU --------------------------------------------------------------------- */
  791. static const unsigned int du0_rgb666_pins[] = {
  792. /* R[7:2], G[7:2], B[7:2] */
  793. RCAR_GP_PIN(0, 7), RCAR_GP_PIN(0, 6), RCAR_GP_PIN(0, 5),
  794. RCAR_GP_PIN(0, 4), RCAR_GP_PIN(0, 3), RCAR_GP_PIN(0, 2),
  795. RCAR_GP_PIN(0, 15), RCAR_GP_PIN(0, 14), RCAR_GP_PIN(0, 13),
  796. RCAR_GP_PIN(0, 12), RCAR_GP_PIN(0, 11), RCAR_GP_PIN(0, 10),
  797. RCAR_GP_PIN(0, 23), RCAR_GP_PIN(0, 22), RCAR_GP_PIN(0, 21),
  798. RCAR_GP_PIN(0, 20), RCAR_GP_PIN(0, 19), RCAR_GP_PIN(0, 18),
  799. };
  800. static const unsigned int du0_rgb666_mux[] = {
  801. DU0_DR7_Y9_DATA7_MARK, DU0_DR6_Y8_DATA6_MARK, DU0_DR5_Y7_DATA5_MARK,
  802. DU0_DR4_Y6_DATA4_MARK, DU0_DR3_Y5_DATA3_MARK, DU0_DR2_Y4_DATA2_MARK,
  803. DU0_DG7_Y3_DATA15_MARK, DU0_DG6_Y2_DATA14_MARK, DU0_DG5_Y1_DATA13_MARK,
  804. DU0_DG4_Y0_DATA12_MARK, DU0_DG3_C7_DATA11_MARK, DU0_DG2_C6_DATA10_MARK,
  805. DU0_DB7_C5_MARK, DU0_DB6_C4_MARK, DU0_DB5_C3_MARK,
  806. DU0_DB4_C2_MARK, DU0_DB3_C1_MARK, DU0_DB2_C0_MARK,
  807. };
  808. static const unsigned int du0_rgb888_pins[] = {
  809. /* R[7:0], G[7:0], B[7:0] */
  810. RCAR_GP_PIN(0, 7), RCAR_GP_PIN(0, 6), RCAR_GP_PIN(0, 5),
  811. RCAR_GP_PIN(0, 4), RCAR_GP_PIN(0, 3), RCAR_GP_PIN(0, 2),
  812. RCAR_GP_PIN(0, 1), RCAR_GP_PIN(0, 0),
  813. RCAR_GP_PIN(0, 15), RCAR_GP_PIN(0, 14), RCAR_GP_PIN(0, 13),
  814. RCAR_GP_PIN(0, 12), RCAR_GP_PIN(0, 11), RCAR_GP_PIN(0, 10),
  815. RCAR_GP_PIN(0, 9), RCAR_GP_PIN(0, 8),
  816. RCAR_GP_PIN(0, 23), RCAR_GP_PIN(0, 22), RCAR_GP_PIN(0, 21),
  817. RCAR_GP_PIN(0, 20), RCAR_GP_PIN(0, 19), RCAR_GP_PIN(0, 18),
  818. RCAR_GP_PIN(0, 17), RCAR_GP_PIN(0, 16),
  819. };
  820. static const unsigned int du0_rgb888_mux[] = {
  821. DU0_DR7_Y9_DATA7_MARK, DU0_DR6_Y8_DATA6_MARK, DU0_DR5_Y7_DATA5_MARK,
  822. DU0_DR4_Y6_DATA4_MARK, DU0_DR3_Y5_DATA3_MARK, DU0_DR2_Y4_DATA2_MARK,
  823. DU0_DR1_DATA1_MARK, DU0_DR0_DATA0_MARK,
  824. DU0_DG7_Y3_DATA15_MARK, DU0_DG6_Y2_DATA14_MARK, DU0_DG5_Y1_DATA13_MARK,
  825. DU0_DG4_Y0_DATA12_MARK, DU0_DG3_C7_DATA11_MARK, DU0_DG2_C6_DATA10_MARK,
  826. DU0_DG1_DATA9_MARK, DU0_DG0_DATA8_MARK,
  827. DU0_DB7_C5_MARK, DU0_DB6_C4_MARK, DU0_DB5_C3_MARK,
  828. DU0_DB4_C2_MARK, DU0_DB3_C1_MARK, DU0_DB2_C0_MARK,
  829. DU0_DB1_MARK, DU0_DB0_MARK,
  830. };
  831. static const unsigned int du0_sync_pins[] = {
  832. /* EXVSYNC/VSYNC, EXHSYNC/HSYNC */
  833. RCAR_GP_PIN(0, 25), RCAR_GP_PIN(0, 24),
  834. };
  835. static const unsigned int du0_sync_mux[] = {
  836. DU0_EXVSYNC_DU0_VSYNC_MARK, DU0_EXHSYNC_DU0_HSYNC_MARK,
  837. };
  838. static const unsigned int du0_oddf_pins[] = {
  839. /* EXODDF/ODDF/DISP/CDE */
  840. RCAR_GP_PIN(0, 26),
  841. };
  842. static const unsigned int du0_oddf_mux[] = {
  843. DU0_EXODDF_DU0_ODDF_DISP_CDE_MARK
  844. };
  845. static const unsigned int du0_disp_pins[] = {
  846. /* DISP */
  847. RCAR_GP_PIN(0, 27),
  848. };
  849. static const unsigned int du0_disp_mux[] = {
  850. DU0_DISP_MARK,
  851. };
  852. static const unsigned int du0_cde_pins[] = {
  853. /* CDE */
  854. RCAR_GP_PIN(0, 28),
  855. };
  856. static const unsigned int du0_cde_mux[] = {
  857. DU0_CDE_MARK,
  858. };
  859. static const unsigned int du1_rgb666_pins[] = {
  860. /* R[7:2], G[7:2], B[7:2] */
  861. RCAR_GP_PIN(1, 5), RCAR_GP_PIN(1, 4), RCAR_GP_PIN(1, 3),
  862. RCAR_GP_PIN(1, 2), RCAR_GP_PIN(1, 1), RCAR_GP_PIN(1, 0),
  863. RCAR_GP_PIN(1, 11), RCAR_GP_PIN(1, 10), RCAR_GP_PIN(1, 9),
  864. RCAR_GP_PIN(1, 8), RCAR_GP_PIN(1, 7), RCAR_GP_PIN(1, 6),
  865. RCAR_GP_PIN(1, 17), RCAR_GP_PIN(1, 16), RCAR_GP_PIN(1, 15),
  866. RCAR_GP_PIN(1, 14), RCAR_GP_PIN(1, 13), RCAR_GP_PIN(1, 12),
  867. };
  868. static const unsigned int du1_rgb666_mux[] = {
  869. DU1_DR7_DATA5_MARK, DU1_DR6_DATA4_MARK, DU1_DR5_Y7_DATA3_MARK,
  870. DU1_DR4_Y6_DATA2_MARK, DU1_DR3_Y5_DATA1_MARK, DU1_DR2_Y4_DATA0_MARK,
  871. DU1_DG7_Y3_DATA11_MARK, DU1_DG6_Y2_DATA10_MARK, DU1_DG5_Y1_DATA9_MARK,
  872. DU1_DG4_Y0_DATA8_MARK, DU1_DG3_C7_DATA7_MARK, DU1_DG2_C6_DATA6_MARK,
  873. DU1_DB7_C5_MARK, DU1_DB6_C4_MARK, DU1_DB5_C3_DATA15_MARK,
  874. DU1_DB4_C2_DATA14_MARK, DU1_DB3_C1_DATA13_MARK, DU1_DB2_C0_DATA12_MARK,
  875. };
  876. static const unsigned int du1_sync_pins[] = {
  877. /* EXVSYNC/VSYNC, EXHSYNC/HSYNC */
  878. RCAR_GP_PIN(1, 19), RCAR_GP_PIN(1, 18),
  879. };
  880. static const unsigned int du1_sync_mux[] = {
  881. DU1_EXVSYNC_DU1_VSYNC_MARK, DU1_EXHSYNC_DU1_HSYNC_MARK,
  882. };
  883. static const unsigned int du1_oddf_pins[] = {
  884. /* EXODDF/ODDF/DISP/CDE */
  885. RCAR_GP_PIN(1, 20),
  886. };
  887. static const unsigned int du1_oddf_mux[] = {
  888. DU1_EXODDF_DU1_ODDF_DISP_CDE_MARK
  889. };
  890. static const unsigned int du1_disp_pins[] = {
  891. /* DISP */
  892. RCAR_GP_PIN(1, 21),
  893. };
  894. static const unsigned int du1_disp_mux[] = {
  895. DU1_DISP_MARK,
  896. };
  897. static const unsigned int du1_cde_pins[] = {
  898. /* CDE */
  899. RCAR_GP_PIN(1, 22),
  900. };
  901. static const unsigned int du1_cde_mux[] = {
  902. DU1_CDE_MARK,
  903. };
  904. /* - INTC ------------------------------------------------------------------- */
  905. static const unsigned int intc_irq0_pins[] = {
  906. /* IRQ0 */
  907. RCAR_GP_PIN(3, 19),
  908. };
  909. static const unsigned int intc_irq0_mux[] = {
  910. IRQ0_MARK,
  911. };
  912. static const unsigned int intc_irq1_pins[] = {
  913. /* IRQ1 */
  914. RCAR_GP_PIN(3, 20),
  915. };
  916. static const unsigned int intc_irq1_mux[] = {
  917. IRQ1_MARK,
  918. };
  919. static const unsigned int intc_irq2_pins[] = {
  920. /* IRQ2 */
  921. RCAR_GP_PIN(3, 21),
  922. };
  923. static const unsigned int intc_irq2_mux[] = {
  924. IRQ2_MARK,
  925. };
  926. static const unsigned int intc_irq3_pins[] = {
  927. /* IRQ3 */
  928. RCAR_GP_PIN(3, 22),
  929. };
  930. static const unsigned int intc_irq3_mux[] = {
  931. IRQ3_MARK,
  932. };
  933. /* - LBSC ------------------------------------------------------------------- */
  934. static const unsigned int lbsc_cs0_pins[] = {
  935. /* CS0# */
  936. RCAR_GP_PIN(3, 27),
  937. };
  938. static const unsigned int lbsc_cs0_mux[] = {
  939. CS0_N_MARK,
  940. };
  941. static const unsigned int lbsc_cs1_pins[] = {
  942. /* CS1#_A26 */
  943. RCAR_GP_PIN(3, 6),
  944. };
  945. static const unsigned int lbsc_cs1_mux[] = {
  946. CS1_N_A26_MARK,
  947. };
  948. static const unsigned int lbsc_ex_cs0_pins[] = {
  949. /* EX_CS0# */
  950. RCAR_GP_PIN(3, 7),
  951. };
  952. static const unsigned int lbsc_ex_cs0_mux[] = {
  953. EX_CS0_N_MARK,
  954. };
  955. static const unsigned int lbsc_ex_cs1_pins[] = {
  956. /* EX_CS1# */
  957. RCAR_GP_PIN(3, 8),
  958. };
  959. static const unsigned int lbsc_ex_cs1_mux[] = {
  960. EX_CS1_N_MARK,
  961. };
  962. static const unsigned int lbsc_ex_cs2_pins[] = {
  963. /* EX_CS2# */
  964. RCAR_GP_PIN(3, 9),
  965. };
  966. static const unsigned int lbsc_ex_cs2_mux[] = {
  967. EX_CS2_N_MARK,
  968. };
  969. static const unsigned int lbsc_ex_cs3_pins[] = {
  970. /* EX_CS3# */
  971. RCAR_GP_PIN(3, 10),
  972. };
  973. static const unsigned int lbsc_ex_cs3_mux[] = {
  974. EX_CS3_N_MARK,
  975. };
  976. static const unsigned int lbsc_ex_cs4_pins[] = {
  977. /* EX_CS4# */
  978. RCAR_GP_PIN(3, 11),
  979. };
  980. static const unsigned int lbsc_ex_cs4_mux[] = {
  981. EX_CS4_N_MARK,
  982. };
  983. static const unsigned int lbsc_ex_cs5_pins[] = {
  984. /* EX_CS5# */
  985. RCAR_GP_PIN(3, 12),
  986. };
  987. static const unsigned int lbsc_ex_cs5_mux[] = {
  988. EX_CS5_N_MARK,
  989. };
  990. /* - MSIOF0 ----------------------------------------------------------------- */
  991. static const unsigned int msiof0_clk_pins[] = {
  992. /* SCK */
  993. RCAR_GP_PIN(10, 0),
  994. };
  995. static const unsigned int msiof0_clk_mux[] = {
  996. MSIOF0_SCK_MARK,
  997. };
  998. static const unsigned int msiof0_sync_pins[] = {
  999. /* SYNC */
  1000. RCAR_GP_PIN(10, 1),
  1001. };
  1002. static const unsigned int msiof0_sync_mux[] = {
  1003. MSIOF0_SYNC_MARK,
  1004. };
  1005. static const unsigned int msiof0_rx_pins[] = {
  1006. /* RXD */
  1007. RCAR_GP_PIN(10, 4),
  1008. };
  1009. static const unsigned int msiof0_rx_mux[] = {
  1010. MSIOF0_RXD_MARK,
  1011. };
  1012. static const unsigned int msiof0_tx_pins[] = {
  1013. /* TXD */
  1014. RCAR_GP_PIN(10, 3),
  1015. };
  1016. static const unsigned int msiof0_tx_mux[] = {
  1017. MSIOF0_TXD_MARK,
  1018. };
  1019. /* - MSIOF1 ----------------------------------------------------------------- */
  1020. static const unsigned int msiof1_clk_pins[] = {
  1021. /* SCK */
  1022. RCAR_GP_PIN(10, 5),
  1023. };
  1024. static const unsigned int msiof1_clk_mux[] = {
  1025. MSIOF1_SCK_MARK,
  1026. };
  1027. static const unsigned int msiof1_sync_pins[] = {
  1028. /* SYNC */
  1029. RCAR_GP_PIN(10, 6),
  1030. };
  1031. static const unsigned int msiof1_sync_mux[] = {
  1032. MSIOF1_SYNC_MARK,
  1033. };
  1034. static const unsigned int msiof1_rx_pins[] = {
  1035. /* RXD */
  1036. RCAR_GP_PIN(10, 9),
  1037. };
  1038. static const unsigned int msiof1_rx_mux[] = {
  1039. MSIOF1_RXD_MARK,
  1040. };
  1041. static const unsigned int msiof1_tx_pins[] = {
  1042. /* TXD */
  1043. RCAR_GP_PIN(10, 8),
  1044. };
  1045. static const unsigned int msiof1_tx_mux[] = {
  1046. MSIOF1_TXD_MARK,
  1047. };
  1048. /* - QSPI ------------------------------------------------------------------- */
  1049. static const unsigned int qspi_ctrl_pins[] = {
  1050. /* SPCLK, SSL */
  1051. RCAR_GP_PIN(3, 25), RCAR_GP_PIN(3, 26),
  1052. };
  1053. static const unsigned int qspi_ctrl_mux[] = {
  1054. SPCLK_MARK, SSL_MARK,
  1055. };
  1056. static const unsigned int qspi_data_pins[] = {
  1057. /* MOSI_IO0, MISO_IO1, IO2, IO3 */
  1058. RCAR_GP_PIN(3, 4), RCAR_GP_PIN(3, 5), RCAR_GP_PIN(3, 23),
  1059. RCAR_GP_PIN(3, 24),
  1060. };
  1061. static const unsigned int qspi_data_mux[] = {
  1062. MOSI_IO0_MARK, MISO_IO1_MARK, IO2_MARK, IO3_MARK,
  1063. };
  1064. /* - SCIF0 ------------------------------------------------------------------ */
  1065. static const unsigned int scif0_data_pins[] = {
  1066. /* RX, TX */
  1067. RCAR_GP_PIN(10, 14), RCAR_GP_PIN(10, 13),
  1068. };
  1069. static const unsigned int scif0_data_mux[] = {
  1070. RX0_MARK, TX0_MARK,
  1071. };
  1072. static const unsigned int scif0_clk_pins[] = {
  1073. /* SCK */
  1074. RCAR_GP_PIN(10, 10),
  1075. };
  1076. static const unsigned int scif0_clk_mux[] = {
  1077. SCK0_MARK,
  1078. };
  1079. static const unsigned int scif0_ctrl_pins[] = {
  1080. /* RTS, CTS */
  1081. RCAR_GP_PIN(10, 12), RCAR_GP_PIN(10, 11),
  1082. };
  1083. static const unsigned int scif0_ctrl_mux[] = {
  1084. RTS0_N_MARK, CTS0_N_MARK,
  1085. };
  1086. /* - SCIF1 ------------------------------------------------------------------ */
  1087. static const unsigned int scif1_data_pins[] = {
  1088. /* RX, TX */
  1089. RCAR_GP_PIN(10, 19), RCAR_GP_PIN(10, 18),
  1090. };
  1091. static const unsigned int scif1_data_mux[] = {
  1092. RX1_MARK, TX1_MARK,
  1093. };
  1094. static const unsigned int scif1_clk_pins[] = {
  1095. /* SCK */
  1096. RCAR_GP_PIN(10, 15),
  1097. };
  1098. static const unsigned int scif1_clk_mux[] = {
  1099. SCK1_MARK,
  1100. };
  1101. static const unsigned int scif1_ctrl_pins[] = {
  1102. /* RTS, CTS */
  1103. RCAR_GP_PIN(10, 17), RCAR_GP_PIN(10, 16),
  1104. };
  1105. static const unsigned int scif1_ctrl_mux[] = {
  1106. RTS1_N_MARK, CTS1_N_MARK,
  1107. };
  1108. /* - SCIF2 ------------------------------------------------------------------ */
  1109. static const unsigned int scif2_data_pins[] = {
  1110. /* RX, TX */
  1111. RCAR_GP_PIN(10, 22), RCAR_GP_PIN(10, 21),
  1112. };
  1113. static const unsigned int scif2_data_mux[] = {
  1114. RX2_MARK, TX2_MARK,
  1115. };
  1116. static const unsigned int scif2_clk_pins[] = {
  1117. /* SCK */
  1118. RCAR_GP_PIN(10, 20),
  1119. };
  1120. static const unsigned int scif2_clk_mux[] = {
  1121. SCK2_MARK,
  1122. };
  1123. /* - SCIF3 ------------------------------------------------------------------ */
  1124. static const unsigned int scif3_data_pins[] = {
  1125. /* RX, TX */
  1126. RCAR_GP_PIN(10, 25), RCAR_GP_PIN(10, 24),
  1127. };
  1128. static const unsigned int scif3_data_mux[] = {
  1129. RX3_MARK, TX3_MARK,
  1130. };
  1131. static const unsigned int scif3_clk_pins[] = {
  1132. /* SCK */
  1133. RCAR_GP_PIN(10, 23),
  1134. };
  1135. static const unsigned int scif3_clk_mux[] = {
  1136. SCK3_MARK,
  1137. };
  1138. /* - SDHI0 ------------------------------------------------------------------ */
  1139. static const unsigned int sdhi0_data_pins[] = {
  1140. /* DAT[0-3] */
  1141. RCAR_GP_PIN(11, 7), RCAR_GP_PIN(11, 8),
  1142. RCAR_GP_PIN(11, 9), RCAR_GP_PIN(11, 10),
  1143. };
  1144. static const unsigned int sdhi0_data_mux[] = {
  1145. SD0_DAT0_MARK, SD0_DAT1_MARK, SD0_DAT2_MARK, SD0_DAT3_MARK,
  1146. };
  1147. static const unsigned int sdhi0_ctrl_pins[] = {
  1148. /* CLK, CMD */
  1149. RCAR_GP_PIN(11, 5), RCAR_GP_PIN(11, 6),
  1150. };
  1151. static const unsigned int sdhi0_ctrl_mux[] = {
  1152. SD0_CLK_MARK, SD0_CMD_MARK,
  1153. };
  1154. static const unsigned int sdhi0_cd_pins[] = {
  1155. /* CD */
  1156. RCAR_GP_PIN(11, 11),
  1157. };
  1158. static const unsigned int sdhi0_cd_mux[] = {
  1159. SD0_CD_MARK,
  1160. };
  1161. static const unsigned int sdhi0_wp_pins[] = {
  1162. /* WP */
  1163. RCAR_GP_PIN(11, 12),
  1164. };
  1165. static const unsigned int sdhi0_wp_mux[] = {
  1166. SD0_WP_MARK,
  1167. };
  1168. /* - VIN0 ------------------------------------------------------------------- */
  1169. static const unsigned int vin0_data_pins[] = {
  1170. /* B */
  1171. RCAR_GP_PIN(4, 4), RCAR_GP_PIN(4, 5),
  1172. RCAR_GP_PIN(4, 6), RCAR_GP_PIN(4, 7),
  1173. RCAR_GP_PIN(4, 8), RCAR_GP_PIN(4, 9),
  1174. RCAR_GP_PIN(4, 10), RCAR_GP_PIN(4, 11),
  1175. /* G */
  1176. RCAR_GP_PIN(4, 12), RCAR_GP_PIN(4, 13),
  1177. RCAR_GP_PIN(4, 14), RCAR_GP_PIN(4, 15),
  1178. RCAR_GP_PIN(8, 1), RCAR_GP_PIN(8, 2),
  1179. RCAR_GP_PIN(8, 3), RCAR_GP_PIN(8, 4),
  1180. /* R */
  1181. RCAR_GP_PIN(8, 5), RCAR_GP_PIN(8, 6),
  1182. RCAR_GP_PIN(8, 7), RCAR_GP_PIN(8, 8),
  1183. RCAR_GP_PIN(8, 9), RCAR_GP_PIN(8, 10),
  1184. RCAR_GP_PIN(8, 11), RCAR_GP_PIN(8, 12),
  1185. };
  1186. static const unsigned int vin0_data_mux[] = {
  1187. /* B */
  1188. VI0_D0_B0_C0_MARK, VI0_D1_B1_C1_MARK,
  1189. VI0_D2_B2_C2_MARK, VI0_D3_B3_C3_MARK,
  1190. VI0_D4_B4_C4_MARK, VI0_D5_B5_C5_MARK,
  1191. VI0_D6_B6_C6_MARK, VI0_D7_B7_C7_MARK,
  1192. /* G */
  1193. VI0_D8_G0_Y0_MARK, VI0_D9_G1_Y1_MARK,
  1194. VI0_D10_G2_Y2_MARK, VI0_D11_G3_Y3_MARK,
  1195. VI0_D12_G4_Y4_MARK, VI0_D13_G5_Y5_MARK,
  1196. VI0_D14_G6_Y6_MARK, VI0_D15_G7_Y7_MARK,
  1197. /* R */
  1198. VI0_D16_R0_MARK, VI0_D17_R1_MARK,
  1199. VI0_D18_R2_MARK, VI0_D19_R3_MARK,
  1200. VI0_D20_R4_MARK, VI0_D21_R5_MARK,
  1201. VI0_D22_R6_MARK, VI0_D23_R7_MARK,
  1202. };
  1203. static const unsigned int vin0_data18_pins[] = {
  1204. /* B */
  1205. RCAR_GP_PIN(4, 6), RCAR_GP_PIN(4, 7),
  1206. RCAR_GP_PIN(4, 8), RCAR_GP_PIN(4, 9),
  1207. RCAR_GP_PIN(4, 10), RCAR_GP_PIN(4, 11),
  1208. /* G */
  1209. RCAR_GP_PIN(4, 14), RCAR_GP_PIN(4, 15),
  1210. RCAR_GP_PIN(8, 1), RCAR_GP_PIN(8, 2),
  1211. RCAR_GP_PIN(8, 3), RCAR_GP_PIN(8, 4),
  1212. /* R */
  1213. RCAR_GP_PIN(8, 7), RCAR_GP_PIN(8, 8),
  1214. RCAR_GP_PIN(8, 9), RCAR_GP_PIN(8, 10),
  1215. RCAR_GP_PIN(8, 11), RCAR_GP_PIN(8, 12),
  1216. };
  1217. static const unsigned int vin0_data18_mux[] = {
  1218. /* B */
  1219. VI0_D2_B2_C2_MARK, VI0_D3_B3_C3_MARK,
  1220. VI0_D4_B4_C4_MARK, VI0_D5_B5_C5_MARK,
  1221. VI0_D6_B6_C6_MARK, VI0_D7_B7_C7_MARK,
  1222. /* G */
  1223. VI0_D10_G2_Y2_MARK, VI0_D11_G3_Y3_MARK,
  1224. VI0_D12_G4_Y4_MARK, VI0_D13_G5_Y5_MARK,
  1225. VI0_D14_G6_Y6_MARK, VI0_D15_G7_Y7_MARK,
  1226. /* R */
  1227. VI0_D18_R2_MARK, VI0_D19_R3_MARK,
  1228. VI0_D20_R4_MARK, VI0_D21_R5_MARK,
  1229. VI0_D22_R6_MARK, VI0_D23_R7_MARK,
  1230. };
  1231. static const unsigned int vin0_sync_pins[] = {
  1232. /* HSYNC#, VSYNC# */
  1233. RCAR_GP_PIN(4, 2), RCAR_GP_PIN(4, 3),
  1234. };
  1235. static const unsigned int vin0_sync_mux[] = {
  1236. VI0_HSYNC_N_MARK, VI0_VSYNC_N_MARK,
  1237. };
  1238. static const unsigned int vin0_field_pins[] = {
  1239. RCAR_GP_PIN(4, 16),
  1240. };
  1241. static const unsigned int vin0_field_mux[] = {
  1242. VI0_FIELD_MARK,
  1243. };
  1244. static const unsigned int vin0_clkenb_pins[] = {
  1245. RCAR_GP_PIN(4, 1),
  1246. };
  1247. static const unsigned int vin0_clkenb_mux[] = {
  1248. VI0_CLKENB_MARK,
  1249. };
  1250. static const unsigned int vin0_clk_pins[] = {
  1251. RCAR_GP_PIN(4, 0),
  1252. };
  1253. static const unsigned int vin0_clk_mux[] = {
  1254. VI0_CLK_MARK,
  1255. };
  1256. /* - VIN1 ------------------------------------------------------------------- */
  1257. static const unsigned int vin1_data_pins[] = {
  1258. /* B */
  1259. RCAR_GP_PIN(5, 4), RCAR_GP_PIN(5, 5),
  1260. RCAR_GP_PIN(5, 6), RCAR_GP_PIN(5, 7),
  1261. RCAR_GP_PIN(5, 8), RCAR_GP_PIN(5, 9),
  1262. RCAR_GP_PIN(5, 10), RCAR_GP_PIN(5, 11),
  1263. /* G */
  1264. RCAR_GP_PIN(5, 12), RCAR_GP_PIN(5, 13),
  1265. RCAR_GP_PIN(5, 14), RCAR_GP_PIN(5, 15),
  1266. RCAR_GP_PIN(8, 5), RCAR_GP_PIN(8, 6),
  1267. RCAR_GP_PIN(8, 7), RCAR_GP_PIN(8, 8),
  1268. /* R */
  1269. RCAR_GP_PIN(9, 5), RCAR_GP_PIN(9, 6),
  1270. RCAR_GP_PIN(9, 7), RCAR_GP_PIN(9, 8),
  1271. RCAR_GP_PIN(9, 9), RCAR_GP_PIN(9, 10),
  1272. RCAR_GP_PIN(9, 11), RCAR_GP_PIN(9, 12),
  1273. };
  1274. static const unsigned int vin1_data_mux[] = {
  1275. /* B */
  1276. VI1_D0_B0_C0_MARK, VI1_D1_B1_C1_MARK,
  1277. VI1_D2_B2_C2_MARK, VI1_D3_B3_C3_MARK,
  1278. VI1_D4_B4_C4_MARK, VI1_D5_B5_C5_MARK,
  1279. VI1_D6_B6_C6_MARK, VI1_D7_B7_C7_MARK,
  1280. /* G */
  1281. VI1_D8_G0_Y0_MARK, VI1_D9_G1_Y1_MARK,
  1282. VI1_D10_G2_Y2_MARK, VI1_D11_G3_Y3_MARK,
  1283. VI1_D12_G4_Y4_MARK, VI1_D13_G5_Y5_MARK,
  1284. VI1_D14_G6_Y6_MARK, VI1_D15_G7_Y7_MARK,
  1285. /* R */
  1286. VI1_D16_R0_MARK, VI1_D17_R1_MARK,
  1287. VI1_D18_R2_MARK, VI1_D19_R3_MARK,
  1288. VI1_D20_R4_MARK, VI1_D21_R5_MARK,
  1289. VI1_D22_R6_MARK, VI1_D23_R7_MARK,
  1290. };
  1291. static const unsigned int vin1_data18_pins[] = {
  1292. /* B */
  1293. RCAR_GP_PIN(5, 6), RCAR_GP_PIN(5, 7),
  1294. RCAR_GP_PIN(5, 8), RCAR_GP_PIN(5, 9),
  1295. RCAR_GP_PIN(5, 10), RCAR_GP_PIN(5, 11),
  1296. /* G */
  1297. RCAR_GP_PIN(5, 14), RCAR_GP_PIN(5, 15),
  1298. RCAR_GP_PIN(8, 5), RCAR_GP_PIN(8, 6),
  1299. RCAR_GP_PIN(8, 7), RCAR_GP_PIN(8, 8),
  1300. /* R */
  1301. RCAR_GP_PIN(9, 7), RCAR_GP_PIN(9, 8),
  1302. RCAR_GP_PIN(9, 9), RCAR_GP_PIN(9, 10),
  1303. RCAR_GP_PIN(9, 11), RCAR_GP_PIN(9, 12),
  1304. };
  1305. static const unsigned int vin1_data18_mux[] = {
  1306. /* B */
  1307. VI1_D2_B2_C2_MARK, VI1_D3_B3_C3_MARK,
  1308. VI1_D4_B4_C4_MARK, VI1_D5_B5_C5_MARK,
  1309. VI1_D6_B6_C6_MARK, VI1_D7_B7_C7_MARK,
  1310. /* G */
  1311. VI1_D10_G2_Y2_MARK, VI1_D11_G3_Y3_MARK,
  1312. VI1_D12_G4_Y4_MARK, VI1_D13_G5_Y5_MARK,
  1313. VI1_D14_G6_Y6_MARK, VI1_D15_G7_Y7_MARK,
  1314. /* R */
  1315. VI1_D18_R2_MARK, VI1_D19_R3_MARK,
  1316. VI1_D20_R4_MARK, VI1_D21_R5_MARK,
  1317. VI1_D22_R6_MARK, VI1_D23_R7_MARK,
  1318. };
  1319. static const unsigned int vin1_data_b_pins[] = {
  1320. /* B */
  1321. RCAR_GP_PIN(5, 4), RCAR_GP_PIN(5, 5),
  1322. RCAR_GP_PIN(5, 6), RCAR_GP_PIN(5, 7),
  1323. RCAR_GP_PIN(5, 8), RCAR_GP_PIN(5, 9),
  1324. RCAR_GP_PIN(5, 10), RCAR_GP_PIN(5, 11),
  1325. /* G */
  1326. RCAR_GP_PIN(5, 12), RCAR_GP_PIN(5, 13),
  1327. RCAR_GP_PIN(5, 14), RCAR_GP_PIN(5, 15),
  1328. RCAR_GP_PIN(9, 1), RCAR_GP_PIN(9, 2),
  1329. RCAR_GP_PIN(9, 3), RCAR_GP_PIN(9, 4),
  1330. /* R */
  1331. RCAR_GP_PIN(9, 5), RCAR_GP_PIN(9, 6),
  1332. RCAR_GP_PIN(9, 7), RCAR_GP_PIN(9, 8),
  1333. RCAR_GP_PIN(9, 9), RCAR_GP_PIN(9, 10),
  1334. RCAR_GP_PIN(9, 11), RCAR_GP_PIN(9, 12),
  1335. };
  1336. static const unsigned int vin1_data_b_mux[] = {
  1337. /* B */
  1338. VI1_D0_B0_C0_MARK, VI1_D1_B1_C1_MARK,
  1339. VI1_D2_B2_C2_MARK, VI1_D3_B3_C3_MARK,
  1340. VI1_D4_B4_C4_MARK, VI1_D5_B5_C5_MARK,
  1341. VI1_D6_B6_C6_MARK, VI1_D7_B7_C7_MARK,
  1342. /* G */
  1343. VI1_D8_G0_Y0_MARK, VI1_D9_G1_Y1_MARK,
  1344. VI1_D10_G2_Y2_MARK, VI1_D11_G3_Y3_MARK,
  1345. VI1_D12_G4_Y4_B_MARK, VI1_D13_G5_Y5_B_MARK,
  1346. VI1_D14_G6_Y6_B_MARK, VI1_D15_G7_Y7_B_MARK,
  1347. /* R */
  1348. VI1_D16_R0_MARK, VI1_D17_R1_MARK,
  1349. VI1_D18_R2_MARK, VI1_D19_R3_MARK,
  1350. VI1_D20_R4_MARK, VI1_D21_R5_MARK,
  1351. VI1_D22_R6_MARK, VI1_D23_R7_MARK,
  1352. };
  1353. static const unsigned int vin1_data18_b_pins[] = {
  1354. /* B */
  1355. RCAR_GP_PIN(5, 6), RCAR_GP_PIN(5, 7),
  1356. RCAR_GP_PIN(5, 8), RCAR_GP_PIN(5, 9),
  1357. RCAR_GP_PIN(5, 10), RCAR_GP_PIN(5, 11),
  1358. /* G */
  1359. RCAR_GP_PIN(5, 14), RCAR_GP_PIN(5, 15),
  1360. RCAR_GP_PIN(9, 1), RCAR_GP_PIN(9, 2),
  1361. RCAR_GP_PIN(9, 3), RCAR_GP_PIN(9, 4),
  1362. /* R */
  1363. RCAR_GP_PIN(9, 7), RCAR_GP_PIN(9, 8),
  1364. RCAR_GP_PIN(9, 9), RCAR_GP_PIN(9, 10),
  1365. RCAR_GP_PIN(9, 11), RCAR_GP_PIN(9, 12),
  1366. };
  1367. static const unsigned int vin1_data18_b_mux[] = {
  1368. /* B */
  1369. VI1_D2_B2_C2_MARK, VI1_D3_B3_C3_MARK,
  1370. VI1_D4_B4_C4_MARK, VI1_D5_B5_C5_MARK,
  1371. VI1_D6_B6_C6_MARK, VI1_D7_B7_C7_MARK,
  1372. /* G */
  1373. VI1_D10_G2_Y2_MARK, VI1_D11_G3_Y3_MARK,
  1374. VI1_D12_G4_Y4_B_MARK, VI1_D13_G5_Y5_B_MARK,
  1375. VI1_D14_G6_Y6_B_MARK, VI1_D15_G7_Y7_B_MARK,
  1376. /* R */
  1377. VI1_D18_R2_MARK, VI1_D19_R3_MARK,
  1378. VI1_D20_R4_MARK, VI1_D21_R5_MARK,
  1379. VI1_D22_R6_MARK, VI1_D23_R7_MARK,
  1380. };
  1381. static const unsigned int vin1_sync_pins[] = {
  1382. /* HSYNC#, VSYNC# */
  1383. RCAR_GP_PIN(5, 2), RCAR_GP_PIN(5, 3),
  1384. };
  1385. static const unsigned int vin1_sync_mux[] = {
  1386. VI1_HSYNC_N_MARK, VI1_VSYNC_N_MARK,
  1387. };
  1388. static const unsigned int vin1_field_pins[] = {
  1389. RCAR_GP_PIN(5, 16),
  1390. };
  1391. static const unsigned int vin1_field_mux[] = {
  1392. VI1_FIELD_MARK,
  1393. };
  1394. static const unsigned int vin1_clkenb_pins[] = {
  1395. RCAR_GP_PIN(5, 1),
  1396. };
  1397. static const unsigned int vin1_clkenb_mux[] = {
  1398. VI1_CLKENB_MARK,
  1399. };
  1400. static const unsigned int vin1_clk_pins[] = {
  1401. RCAR_GP_PIN(5, 0),
  1402. };
  1403. static const unsigned int vin1_clk_mux[] = {
  1404. VI1_CLK_MARK,
  1405. };
  1406. /* - VIN2 ------------------------------------------------------------------- */
  1407. static const unsigned int vin2_data_pins[] = {
  1408. RCAR_GP_PIN(6, 4), RCAR_GP_PIN(6, 5),
  1409. RCAR_GP_PIN(6, 6), RCAR_GP_PIN(6, 7),
  1410. RCAR_GP_PIN(6, 8), RCAR_GP_PIN(6, 9),
  1411. RCAR_GP_PIN(6, 10), RCAR_GP_PIN(6, 11),
  1412. RCAR_GP_PIN(6, 12), RCAR_GP_PIN(6, 13),
  1413. RCAR_GP_PIN(6, 14), RCAR_GP_PIN(6, 15),
  1414. RCAR_GP_PIN(8, 9), RCAR_GP_PIN(8, 10),
  1415. RCAR_GP_PIN(8, 11), RCAR_GP_PIN(8, 12),
  1416. };
  1417. static const unsigned int vin2_data_mux[] = {
  1418. VI2_D0_C0_MARK, VI2_D1_C1_MARK,
  1419. VI2_D2_C2_MARK, VI2_D3_C3_MARK,
  1420. VI2_D4_C4_MARK, VI2_D5_C5_MARK,
  1421. VI2_D6_C6_MARK, VI2_D7_C7_MARK,
  1422. VI2_D8_Y0_MARK, VI2_D9_Y1_MARK,
  1423. VI2_D10_Y2_MARK, VI2_D11_Y3_MARK,
  1424. VI2_D12_Y4_MARK, VI2_D13_Y5_MARK,
  1425. VI2_D14_Y6_MARK, VI2_D15_Y7_MARK,
  1426. };
  1427. static const unsigned int vin2_sync_pins[] = {
  1428. /* HSYNC#, VSYNC# */
  1429. RCAR_GP_PIN(6, 2), RCAR_GP_PIN(6, 3),
  1430. };
  1431. static const unsigned int vin2_sync_mux[] = {
  1432. VI2_HSYNC_N_MARK, VI2_VSYNC_N_MARK,
  1433. };
  1434. static const unsigned int vin2_field_pins[] = {
  1435. RCAR_GP_PIN(6, 16),
  1436. };
  1437. static const unsigned int vin2_field_mux[] = {
  1438. VI2_FIELD_MARK,
  1439. };
  1440. static const unsigned int vin2_clkenb_pins[] = {
  1441. RCAR_GP_PIN(6, 1),
  1442. };
  1443. static const unsigned int vin2_clkenb_mux[] = {
  1444. VI2_CLKENB_MARK,
  1445. };
  1446. static const unsigned int vin2_clk_pins[] = {
  1447. RCAR_GP_PIN(6, 0),
  1448. };
  1449. static const unsigned int vin2_clk_mux[] = {
  1450. VI2_CLK_MARK,
  1451. };
  1452. /* - VIN3 ------------------------------------------------------------------- */
  1453. static const unsigned int vin3_data_pins[] = {
  1454. RCAR_GP_PIN(7, 4), RCAR_GP_PIN(7, 5),
  1455. RCAR_GP_PIN(7, 6), RCAR_GP_PIN(7, 7),
  1456. RCAR_GP_PIN(7, 8), RCAR_GP_PIN(7, 9),
  1457. RCAR_GP_PIN(7, 10), RCAR_GP_PIN(7, 11),
  1458. RCAR_GP_PIN(7, 12), RCAR_GP_PIN(7, 13),
  1459. RCAR_GP_PIN(7, 14), RCAR_GP_PIN(7, 15),
  1460. RCAR_GP_PIN(8, 13), RCAR_GP_PIN(8, 14),
  1461. RCAR_GP_PIN(8, 15), RCAR_GP_PIN(8, 16),
  1462. };
  1463. static const unsigned int vin3_data_mux[] = {
  1464. VI3_D0_C0_MARK, VI3_D1_C1_MARK,
  1465. VI3_D2_C2_MARK, VI3_D3_C3_MARK,
  1466. VI3_D4_C4_MARK, VI3_D5_C5_MARK,
  1467. VI3_D6_C6_MARK, VI3_D7_C7_MARK,
  1468. VI3_D8_Y0_MARK, VI3_D9_Y1_MARK,
  1469. VI3_D10_Y2_MARK, VI3_D11_Y3_MARK,
  1470. VI3_D12_Y4_MARK, VI3_D13_Y5_MARK,
  1471. VI3_D14_Y6_MARK, VI3_D15_Y7_MARK,
  1472. };
  1473. static const unsigned int vin3_sync_pins[] = {
  1474. /* HSYNC#, VSYNC# */
  1475. RCAR_GP_PIN(7, 2), RCAR_GP_PIN(7, 3),
  1476. };
  1477. static const unsigned int vin3_sync_mux[] = {
  1478. VI3_HSYNC_N_MARK, VI3_VSYNC_N_MARK,
  1479. };
  1480. static const unsigned int vin3_field_pins[] = {
  1481. RCAR_GP_PIN(7, 16),
  1482. };
  1483. static const unsigned int vin3_field_mux[] = {
  1484. VI3_FIELD_MARK,
  1485. };
  1486. static const unsigned int vin3_clkenb_pins[] = {
  1487. RCAR_GP_PIN(7, 1),
  1488. };
  1489. static const unsigned int vin3_clkenb_mux[] = {
  1490. VI3_CLKENB_MARK,
  1491. };
  1492. static const unsigned int vin3_clk_pins[] = {
  1493. RCAR_GP_PIN(7, 0),
  1494. };
  1495. static const unsigned int vin3_clk_mux[] = {
  1496. VI3_CLK_MARK,
  1497. };
  1498. /* - VIN4 ------------------------------------------------------------------- */
  1499. static const unsigned int vin4_data_pins[] = {
  1500. RCAR_GP_PIN(8, 4), RCAR_GP_PIN(8, 5),
  1501. RCAR_GP_PIN(8, 6), RCAR_GP_PIN(8, 7),
  1502. RCAR_GP_PIN(8, 8), RCAR_GP_PIN(8, 9),
  1503. RCAR_GP_PIN(8, 10), RCAR_GP_PIN(8, 11),
  1504. RCAR_GP_PIN(8, 12), RCAR_GP_PIN(8, 13),
  1505. RCAR_GP_PIN(8, 14), RCAR_GP_PIN(8, 15),
  1506. };
  1507. static const unsigned int vin4_data_mux[] = {
  1508. VI4_D0_C0_MARK, VI4_D1_C1_MARK,
  1509. VI4_D2_C2_MARK, VI4_D3_C3_MARK,
  1510. VI4_D4_C4_MARK, VI4_D5_C5_MARK,
  1511. VI4_D6_C6_MARK, VI4_D7_C7_MARK,
  1512. VI4_D8_Y0_MARK, VI4_D9_Y1_MARK,
  1513. VI4_D10_Y2_MARK, VI4_D11_Y3_MARK,
  1514. };
  1515. static const unsigned int vin4_sync_pins[] = {
  1516. /* HSYNC#, VSYNC# */
  1517. RCAR_GP_PIN(8, 2), RCAR_GP_PIN(8, 3),
  1518. };
  1519. static const unsigned int vin4_sync_mux[] = {
  1520. VI4_HSYNC_N_MARK, VI4_VSYNC_N_MARK,
  1521. };
  1522. static const unsigned int vin4_field_pins[] = {
  1523. RCAR_GP_PIN(8, 16),
  1524. };
  1525. static const unsigned int vin4_field_mux[] = {
  1526. VI4_FIELD_MARK,
  1527. };
  1528. static const unsigned int vin4_clkenb_pins[] = {
  1529. RCAR_GP_PIN(8, 1),
  1530. };
  1531. static const unsigned int vin4_clkenb_mux[] = {
  1532. VI4_CLKENB_MARK,
  1533. };
  1534. static const unsigned int vin4_clk_pins[] = {
  1535. RCAR_GP_PIN(8, 0),
  1536. };
  1537. static const unsigned int vin4_clk_mux[] = {
  1538. VI4_CLK_MARK,
  1539. };
  1540. /* - VIN5 ------------------------------------------------------------------- */
  1541. static const unsigned int vin5_data_pins[] = {
  1542. RCAR_GP_PIN(9, 4), RCAR_GP_PIN(9, 5),
  1543. RCAR_GP_PIN(9, 6), RCAR_GP_PIN(9, 7),
  1544. RCAR_GP_PIN(9, 8), RCAR_GP_PIN(9, 9),
  1545. RCAR_GP_PIN(9, 10), RCAR_GP_PIN(9, 11),
  1546. RCAR_GP_PIN(9, 12), RCAR_GP_PIN(9, 13),
  1547. RCAR_GP_PIN(9, 14), RCAR_GP_PIN(9, 15),
  1548. };
  1549. static const unsigned int vin5_data_mux[] = {
  1550. VI5_D0_C0_MARK, VI5_D1_C1_MARK,
  1551. VI5_D2_C2_MARK, VI5_D3_C3_MARK,
  1552. VI5_D4_C4_MARK, VI5_D5_C5_MARK,
  1553. VI5_D6_C6_MARK, VI5_D7_C7_MARK,
  1554. VI5_D8_Y0_MARK, VI5_D9_Y1_MARK,
  1555. VI5_D10_Y2_MARK, VI5_D11_Y3_MARK,
  1556. };
  1557. static const unsigned int vin5_sync_pins[] = {
  1558. /* HSYNC#, VSYNC# */
  1559. RCAR_GP_PIN(9, 2), RCAR_GP_PIN(9, 3),
  1560. };
  1561. static const unsigned int vin5_sync_mux[] = {
  1562. VI5_HSYNC_N_MARK, VI5_VSYNC_N_MARK,
  1563. };
  1564. static const unsigned int vin5_field_pins[] = {
  1565. RCAR_GP_PIN(9, 16),
  1566. };
  1567. static const unsigned int vin5_field_mux[] = {
  1568. VI5_FIELD_MARK,
  1569. };
  1570. static const unsigned int vin5_clkenb_pins[] = {
  1571. RCAR_GP_PIN(9, 1),
  1572. };
  1573. static const unsigned int vin5_clkenb_mux[] = {
  1574. VI5_CLKENB_MARK,
  1575. };
  1576. static const unsigned int vin5_clk_pins[] = {
  1577. RCAR_GP_PIN(9, 0),
  1578. };
  1579. static const unsigned int vin5_clk_mux[] = {
  1580. VI5_CLK_MARK,
  1581. };
  1582. static const struct sh_pfc_pin_group pinmux_groups[] = {
  1583. SH_PFC_PIN_GROUP(avb_link),
  1584. SH_PFC_PIN_GROUP(avb_magic),
  1585. SH_PFC_PIN_GROUP(avb_phy_int),
  1586. SH_PFC_PIN_GROUP(avb_mdio),
  1587. SH_PFC_PIN_GROUP(avb_mii),
  1588. SH_PFC_PIN_GROUP(avb_gmii),
  1589. SH_PFC_PIN_GROUP(avb_avtp_match),
  1590. SH_PFC_PIN_GROUP(can0_data),
  1591. SH_PFC_PIN_GROUP(can1_data),
  1592. SH_PFC_PIN_GROUP(can_clk),
  1593. SH_PFC_PIN_GROUP(du0_rgb666),
  1594. SH_PFC_PIN_GROUP(du0_rgb888),
  1595. SH_PFC_PIN_GROUP(du0_sync),
  1596. SH_PFC_PIN_GROUP(du0_oddf),
  1597. SH_PFC_PIN_GROUP(du0_disp),
  1598. SH_PFC_PIN_GROUP(du0_cde),
  1599. SH_PFC_PIN_GROUP(du1_rgb666),
  1600. SH_PFC_PIN_GROUP(du1_sync),
  1601. SH_PFC_PIN_GROUP(du1_oddf),
  1602. SH_PFC_PIN_GROUP(du1_disp),
  1603. SH_PFC_PIN_GROUP(du1_cde),
  1604. SH_PFC_PIN_GROUP(intc_irq0),
  1605. SH_PFC_PIN_GROUP(intc_irq1),
  1606. SH_PFC_PIN_GROUP(intc_irq2),
  1607. SH_PFC_PIN_GROUP(intc_irq3),
  1608. SH_PFC_PIN_GROUP(lbsc_cs0),
  1609. SH_PFC_PIN_GROUP(lbsc_cs1),
  1610. SH_PFC_PIN_GROUP(lbsc_ex_cs0),
  1611. SH_PFC_PIN_GROUP(lbsc_ex_cs1),
  1612. SH_PFC_PIN_GROUP(lbsc_ex_cs2),
  1613. SH_PFC_PIN_GROUP(lbsc_ex_cs3),
  1614. SH_PFC_PIN_GROUP(lbsc_ex_cs4),
  1615. SH_PFC_PIN_GROUP(lbsc_ex_cs5),
  1616. SH_PFC_PIN_GROUP(msiof0_clk),
  1617. SH_PFC_PIN_GROUP(msiof0_sync),
  1618. SH_PFC_PIN_GROUP(msiof0_rx),
  1619. SH_PFC_PIN_GROUP(msiof0_tx),
  1620. SH_PFC_PIN_GROUP(msiof1_clk),
  1621. SH_PFC_PIN_GROUP(msiof1_sync),
  1622. SH_PFC_PIN_GROUP(msiof1_rx),
  1623. SH_PFC_PIN_GROUP(msiof1_tx),
  1624. SH_PFC_PIN_GROUP(qspi_ctrl),
  1625. BUS_DATA_PIN_GROUP(qspi_data, 2),
  1626. BUS_DATA_PIN_GROUP(qspi_data, 4),
  1627. SH_PFC_PIN_GROUP(scif0_data),
  1628. SH_PFC_PIN_GROUP(scif0_clk),
  1629. SH_PFC_PIN_GROUP(scif0_ctrl),
  1630. SH_PFC_PIN_GROUP(scif1_data),
  1631. SH_PFC_PIN_GROUP(scif1_clk),
  1632. SH_PFC_PIN_GROUP(scif1_ctrl),
  1633. SH_PFC_PIN_GROUP(scif2_data),
  1634. SH_PFC_PIN_GROUP(scif2_clk),
  1635. SH_PFC_PIN_GROUP(scif3_data),
  1636. SH_PFC_PIN_GROUP(scif3_clk),
  1637. BUS_DATA_PIN_GROUP(sdhi0_data, 1),
  1638. BUS_DATA_PIN_GROUP(sdhi0_data, 4),
  1639. SH_PFC_PIN_GROUP(sdhi0_ctrl),
  1640. SH_PFC_PIN_GROUP(sdhi0_cd),
  1641. SH_PFC_PIN_GROUP(sdhi0_wp),
  1642. BUS_DATA_PIN_GROUP(vin0_data, 24),
  1643. BUS_DATA_PIN_GROUP(vin0_data, 20),
  1644. SH_PFC_PIN_GROUP(vin0_data18),
  1645. BUS_DATA_PIN_GROUP(vin0_data, 16),
  1646. BUS_DATA_PIN_GROUP(vin0_data, 12),
  1647. BUS_DATA_PIN_GROUP(vin0_data, 10),
  1648. BUS_DATA_PIN_GROUP(vin0_data, 8),
  1649. SH_PFC_PIN_GROUP(vin0_sync),
  1650. SH_PFC_PIN_GROUP(vin0_field),
  1651. SH_PFC_PIN_GROUP(vin0_clkenb),
  1652. SH_PFC_PIN_GROUP(vin0_clk),
  1653. BUS_DATA_PIN_GROUP(vin1_data, 24),
  1654. BUS_DATA_PIN_GROUP(vin1_data, 20),
  1655. SH_PFC_PIN_GROUP(vin1_data18),
  1656. BUS_DATA_PIN_GROUP(vin1_data, 16),
  1657. BUS_DATA_PIN_GROUP(vin1_data, 12),
  1658. BUS_DATA_PIN_GROUP(vin1_data, 10),
  1659. BUS_DATA_PIN_GROUP(vin1_data, 8),
  1660. BUS_DATA_PIN_GROUP(vin1_data, 24, _b),
  1661. BUS_DATA_PIN_GROUP(vin1_data, 20, _b),
  1662. SH_PFC_PIN_GROUP(vin1_data18_b),
  1663. BUS_DATA_PIN_GROUP(vin1_data, 16, _b),
  1664. SH_PFC_PIN_GROUP(vin1_sync),
  1665. SH_PFC_PIN_GROUP(vin1_field),
  1666. SH_PFC_PIN_GROUP(vin1_clkenb),
  1667. SH_PFC_PIN_GROUP(vin1_clk),
  1668. BUS_DATA_PIN_GROUP(vin2_data, 16),
  1669. BUS_DATA_PIN_GROUP(vin2_data, 12),
  1670. BUS_DATA_PIN_GROUP(vin2_data, 10),
  1671. BUS_DATA_PIN_GROUP(vin2_data, 8),
  1672. SH_PFC_PIN_GROUP(vin2_sync),
  1673. SH_PFC_PIN_GROUP(vin2_field),
  1674. SH_PFC_PIN_GROUP(vin2_clkenb),
  1675. SH_PFC_PIN_GROUP(vin2_clk),
  1676. BUS_DATA_PIN_GROUP(vin3_data, 16),
  1677. BUS_DATA_PIN_GROUP(vin3_data, 12),
  1678. BUS_DATA_PIN_GROUP(vin3_data, 10),
  1679. BUS_DATA_PIN_GROUP(vin3_data, 8),
  1680. SH_PFC_PIN_GROUP(vin3_sync),
  1681. SH_PFC_PIN_GROUP(vin3_field),
  1682. SH_PFC_PIN_GROUP(vin3_clkenb),
  1683. SH_PFC_PIN_GROUP(vin3_clk),
  1684. BUS_DATA_PIN_GROUP(vin4_data, 12),
  1685. BUS_DATA_PIN_GROUP(vin4_data, 10),
  1686. BUS_DATA_PIN_GROUP(vin4_data, 8),
  1687. SH_PFC_PIN_GROUP(vin4_sync),
  1688. SH_PFC_PIN_GROUP(vin4_field),
  1689. SH_PFC_PIN_GROUP(vin4_clkenb),
  1690. SH_PFC_PIN_GROUP(vin4_clk),
  1691. BUS_DATA_PIN_GROUP(vin5_data, 12),
  1692. BUS_DATA_PIN_GROUP(vin5_data, 10),
  1693. BUS_DATA_PIN_GROUP(vin5_data, 8),
  1694. SH_PFC_PIN_GROUP(vin5_sync),
  1695. SH_PFC_PIN_GROUP(vin5_field),
  1696. SH_PFC_PIN_GROUP(vin5_clkenb),
  1697. SH_PFC_PIN_GROUP(vin5_clk),
  1698. };
  1699. static const char * const avb_groups[] = {
  1700. "avb_link",
  1701. "avb_magic",
  1702. "avb_phy_int",
  1703. "avb_mdio",
  1704. "avb_mii",
  1705. "avb_gmii",
  1706. "avb_avtp_match",
  1707. };
  1708. static const char * const can0_groups[] = {
  1709. "can0_data",
  1710. "can_clk",
  1711. };
  1712. static const char * const can1_groups[] = {
  1713. "can1_data",
  1714. "can_clk",
  1715. };
  1716. static const char * const du0_groups[] = {
  1717. "du0_rgb666",
  1718. "du0_rgb888",
  1719. "du0_sync",
  1720. "du0_oddf",
  1721. "du0_disp",
  1722. "du0_cde",
  1723. };
  1724. static const char * const du1_groups[] = {
  1725. "du1_rgb666",
  1726. "du1_sync",
  1727. "du1_oddf",
  1728. "du1_disp",
  1729. "du1_cde",
  1730. };
  1731. static const char * const intc_groups[] = {
  1732. "intc_irq0",
  1733. "intc_irq1",
  1734. "intc_irq2",
  1735. "intc_irq3",
  1736. };
  1737. static const char * const lbsc_groups[] = {
  1738. "lbsc_cs0",
  1739. "lbsc_cs1",
  1740. "lbsc_ex_cs0",
  1741. "lbsc_ex_cs1",
  1742. "lbsc_ex_cs2",
  1743. "lbsc_ex_cs3",
  1744. "lbsc_ex_cs4",
  1745. "lbsc_ex_cs5",
  1746. };
  1747. static const char * const msiof0_groups[] = {
  1748. "msiof0_clk",
  1749. "msiof0_sync",
  1750. "msiof0_rx",
  1751. "msiof0_tx",
  1752. };
  1753. static const char * const msiof1_groups[] = {
  1754. "msiof1_clk",
  1755. "msiof1_sync",
  1756. "msiof1_rx",
  1757. "msiof1_tx",
  1758. };
  1759. static const char * const qspi_groups[] = {
  1760. "qspi_ctrl",
  1761. "qspi_data2",
  1762. "qspi_data4",
  1763. };
  1764. static const char * const scif0_groups[] = {
  1765. "scif0_data",
  1766. "scif0_clk",
  1767. "scif0_ctrl",
  1768. };
  1769. static const char * const scif1_groups[] = {
  1770. "scif1_data",
  1771. "scif1_clk",
  1772. "scif1_ctrl",
  1773. };
  1774. static const char * const scif2_groups[] = {
  1775. "scif2_data",
  1776. "scif2_clk",
  1777. };
  1778. static const char * const scif3_groups[] = {
  1779. "scif3_data",
  1780. "scif3_clk",
  1781. };
  1782. static const char * const sdhi0_groups[] = {
  1783. "sdhi0_data1",
  1784. "sdhi0_data4",
  1785. "sdhi0_ctrl",
  1786. "sdhi0_cd",
  1787. "sdhi0_wp",
  1788. };
  1789. static const char * const vin0_groups[] = {
  1790. "vin0_data24",
  1791. "vin0_data20",
  1792. "vin0_data18",
  1793. "vin0_data16",
  1794. "vin0_data12",
  1795. "vin0_data10",
  1796. "vin0_data8",
  1797. "vin0_sync",
  1798. "vin0_field",
  1799. "vin0_clkenb",
  1800. "vin0_clk",
  1801. };
  1802. static const char * const vin1_groups[] = {
  1803. "vin1_data24",
  1804. "vin1_data20",
  1805. "vin1_data18",
  1806. "vin1_data16",
  1807. "vin1_data12",
  1808. "vin1_data10",
  1809. "vin1_data8",
  1810. "vin1_data24_b",
  1811. "vin1_data20_b",
  1812. "vin1_data18_b",
  1813. "vin1_data16_b",
  1814. "vin1_sync",
  1815. "vin1_field",
  1816. "vin1_clkenb",
  1817. "vin1_clk",
  1818. };
  1819. static const char * const vin2_groups[] = {
  1820. "vin2_data16",
  1821. "vin2_data12",
  1822. "vin2_data10",
  1823. "vin2_data8",
  1824. "vin2_sync",
  1825. "vin2_field",
  1826. "vin2_clkenb",
  1827. "vin2_clk",
  1828. };
  1829. static const char * const vin3_groups[] = {
  1830. "vin3_data16",
  1831. "vin3_data12",
  1832. "vin3_data10",
  1833. "vin3_data8",
  1834. "vin3_sync",
  1835. "vin3_field",
  1836. "vin3_clkenb",
  1837. "vin3_clk",
  1838. };
  1839. static const char * const vin4_groups[] = {
  1840. "vin4_data12",
  1841. "vin4_data10",
  1842. "vin4_data8",
  1843. "vin4_sync",
  1844. "vin4_field",
  1845. "vin4_clkenb",
  1846. "vin4_clk",
  1847. };
  1848. static const char * const vin5_groups[] = {
  1849. "vin5_data12",
  1850. "vin5_data10",
  1851. "vin5_data8",
  1852. "vin5_sync",
  1853. "vin5_field",
  1854. "vin5_clkenb",
  1855. "vin5_clk",
  1856. };
  1857. static const struct sh_pfc_function pinmux_functions[] = {
  1858. SH_PFC_FUNCTION(avb),
  1859. SH_PFC_FUNCTION(can0),
  1860. SH_PFC_FUNCTION(can1),
  1861. SH_PFC_FUNCTION(du0),
  1862. SH_PFC_FUNCTION(du1),
  1863. SH_PFC_FUNCTION(intc),
  1864. SH_PFC_FUNCTION(lbsc),
  1865. SH_PFC_FUNCTION(msiof0),
  1866. SH_PFC_FUNCTION(msiof1),
  1867. SH_PFC_FUNCTION(qspi),
  1868. SH_PFC_FUNCTION(scif0),
  1869. SH_PFC_FUNCTION(scif1),
  1870. SH_PFC_FUNCTION(scif2),
  1871. SH_PFC_FUNCTION(scif3),
  1872. SH_PFC_FUNCTION(sdhi0),
  1873. SH_PFC_FUNCTION(vin0),
  1874. SH_PFC_FUNCTION(vin1),
  1875. SH_PFC_FUNCTION(vin2),
  1876. SH_PFC_FUNCTION(vin3),
  1877. SH_PFC_FUNCTION(vin4),
  1878. SH_PFC_FUNCTION(vin5),
  1879. };
  1880. static const struct pinmux_cfg_reg pinmux_config_regs[] = {
  1881. { PINMUX_CFG_REG("GPSR0", 0xE6060004, 32, 1, GROUP(
  1882. 0, 0,
  1883. 0, 0,
  1884. 0, 0,
  1885. GP_0_28_FN, FN_IP1_4,
  1886. GP_0_27_FN, FN_IP1_3,
  1887. GP_0_26_FN, FN_IP1_2,
  1888. GP_0_25_FN, FN_IP1_1,
  1889. GP_0_24_FN, FN_IP1_0,
  1890. GP_0_23_FN, FN_IP0_23,
  1891. GP_0_22_FN, FN_IP0_22,
  1892. GP_0_21_FN, FN_IP0_21,
  1893. GP_0_20_FN, FN_IP0_20,
  1894. GP_0_19_FN, FN_IP0_19,
  1895. GP_0_18_FN, FN_IP0_18,
  1896. GP_0_17_FN, FN_IP0_17,
  1897. GP_0_16_FN, FN_IP0_16,
  1898. GP_0_15_FN, FN_IP0_15,
  1899. GP_0_14_FN, FN_IP0_14,
  1900. GP_0_13_FN, FN_IP0_13,
  1901. GP_0_12_FN, FN_IP0_12,
  1902. GP_0_11_FN, FN_IP0_11,
  1903. GP_0_10_FN, FN_IP0_10,
  1904. GP_0_9_FN, FN_IP0_9,
  1905. GP_0_8_FN, FN_IP0_8,
  1906. GP_0_7_FN, FN_IP0_7,
  1907. GP_0_6_FN, FN_IP0_6,
  1908. GP_0_5_FN, FN_IP0_5,
  1909. GP_0_4_FN, FN_IP0_4,
  1910. GP_0_3_FN, FN_IP0_3,
  1911. GP_0_2_FN, FN_IP0_2,
  1912. GP_0_1_FN, FN_IP0_1,
  1913. GP_0_0_FN, FN_IP0_0 ))
  1914. },
  1915. { PINMUX_CFG_REG_VAR("GPSR1", 0xE6060008, 32,
  1916. GROUP(-9, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1,
  1917. 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1),
  1918. GROUP(
  1919. /* GP1_31_23 RESERVED */
  1920. GP_1_22_FN, FN_DU1_CDE,
  1921. GP_1_21_FN, FN_DU1_DISP,
  1922. GP_1_20_FN, FN_DU1_EXODDF_DU1_ODDF_DISP_CDE,
  1923. GP_1_19_FN, FN_DU1_EXVSYNC_DU1_VSYNC,
  1924. GP_1_18_FN, FN_DU1_EXHSYNC_DU1_HSYNC,
  1925. GP_1_17_FN, FN_DU1_DB7_C5,
  1926. GP_1_16_FN, FN_DU1_DB6_C4,
  1927. GP_1_15_FN, FN_DU1_DB5_C3_DATA15,
  1928. GP_1_14_FN, FN_DU1_DB4_C2_DATA14,
  1929. GP_1_13_FN, FN_DU1_DB3_C1_DATA13,
  1930. GP_1_12_FN, FN_DU1_DB2_C0_DATA12,
  1931. GP_1_11_FN, FN_IP1_16,
  1932. GP_1_10_FN, FN_IP1_15,
  1933. GP_1_9_FN, FN_IP1_14,
  1934. GP_1_8_FN, FN_IP1_13,
  1935. GP_1_7_FN, FN_IP1_12,
  1936. GP_1_6_FN, FN_IP1_11,
  1937. GP_1_5_FN, FN_IP1_10,
  1938. GP_1_4_FN, FN_IP1_9,
  1939. GP_1_3_FN, FN_IP1_8,
  1940. GP_1_2_FN, FN_IP1_7,
  1941. GP_1_1_FN, FN_IP1_6,
  1942. GP_1_0_FN, FN_IP1_5, ))
  1943. },
  1944. { PINMUX_CFG_REG("GPSR2", 0xE606000C, 32, 1, GROUP(
  1945. GP_2_31_FN, FN_A15,
  1946. GP_2_30_FN, FN_A14,
  1947. GP_2_29_FN, FN_A13,
  1948. GP_2_28_FN, FN_A12,
  1949. GP_2_27_FN, FN_A11,
  1950. GP_2_26_FN, FN_A10,
  1951. GP_2_25_FN, FN_A9,
  1952. GP_2_24_FN, FN_A8,
  1953. GP_2_23_FN, FN_A7,
  1954. GP_2_22_FN, FN_A6,
  1955. GP_2_21_FN, FN_A5,
  1956. GP_2_20_FN, FN_A4,
  1957. GP_2_19_FN, FN_A3,
  1958. GP_2_18_FN, FN_A2,
  1959. GP_2_17_FN, FN_A1,
  1960. GP_2_16_FN, FN_A0,
  1961. GP_2_15_FN, FN_D15,
  1962. GP_2_14_FN, FN_D14,
  1963. GP_2_13_FN, FN_D13,
  1964. GP_2_12_FN, FN_D12,
  1965. GP_2_11_FN, FN_D11,
  1966. GP_2_10_FN, FN_D10,
  1967. GP_2_9_FN, FN_D9,
  1968. GP_2_8_FN, FN_D8,
  1969. GP_2_7_FN, FN_D7,
  1970. GP_2_6_FN, FN_D6,
  1971. GP_2_5_FN, FN_D5,
  1972. GP_2_4_FN, FN_D4,
  1973. GP_2_3_FN, FN_D3,
  1974. GP_2_2_FN, FN_D2,
  1975. GP_2_1_FN, FN_D1,
  1976. GP_2_0_FN, FN_D0 ))
  1977. },
  1978. { PINMUX_CFG_REG("GPSR3", 0xE6060010, 32, 1, GROUP(
  1979. 0, 0,
  1980. 0, 0,
  1981. 0, 0,
  1982. 0, 0,
  1983. GP_3_27_FN, FN_CS0_N,
  1984. GP_3_26_FN, FN_IP1_22,
  1985. GP_3_25_FN, FN_IP1_21,
  1986. GP_3_24_FN, FN_IP1_20,
  1987. GP_3_23_FN, FN_IP1_19,
  1988. GP_3_22_FN, FN_IRQ3,
  1989. GP_3_21_FN, FN_IRQ2,
  1990. GP_3_20_FN, FN_IRQ1,
  1991. GP_3_19_FN, FN_IRQ0,
  1992. GP_3_18_FN, FN_EX_WAIT0,
  1993. GP_3_17_FN, FN_WE1_N,
  1994. GP_3_16_FN, FN_WE0_N,
  1995. GP_3_15_FN, FN_RD_WR_N,
  1996. GP_3_14_FN, FN_RD_N,
  1997. GP_3_13_FN, FN_BS_N,
  1998. GP_3_12_FN, FN_EX_CS5_N,
  1999. GP_3_11_FN, FN_EX_CS4_N,
  2000. GP_3_10_FN, FN_EX_CS3_N,
  2001. GP_3_9_FN, FN_EX_CS2_N,
  2002. GP_3_8_FN, FN_EX_CS1_N,
  2003. GP_3_7_FN, FN_EX_CS0_N,
  2004. GP_3_6_FN, FN_CS1_N_A26,
  2005. GP_3_5_FN, FN_IP1_18,
  2006. GP_3_4_FN, FN_IP1_17,
  2007. GP_3_3_FN, FN_A19,
  2008. GP_3_2_FN, FN_A18,
  2009. GP_3_1_FN, FN_A17,
  2010. GP_3_0_FN, FN_A16 ))
  2011. },
  2012. { PINMUX_CFG_REG_VAR("GPSR4", 0xE6060014, 32,
  2013. GROUP(-15, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1,
  2014. 1, 1, 1, 1, 1, 1),
  2015. GROUP(
  2016. /* GP4_31_17 RESERVED */
  2017. GP_4_16_FN, FN_VI0_FIELD,
  2018. GP_4_15_FN, FN_VI0_D11_G3_Y3,
  2019. GP_4_14_FN, FN_VI0_D10_G2_Y2,
  2020. GP_4_13_FN, FN_VI0_D9_G1_Y1,
  2021. GP_4_12_FN, FN_VI0_D8_G0_Y0,
  2022. GP_4_11_FN, FN_VI0_D7_B7_C7,
  2023. GP_4_10_FN, FN_VI0_D6_B6_C6,
  2024. GP_4_9_FN, FN_VI0_D5_B5_C5,
  2025. GP_4_8_FN, FN_VI0_D4_B4_C4,
  2026. GP_4_7_FN, FN_VI0_D3_B3_C3,
  2027. GP_4_6_FN, FN_VI0_D2_B2_C2,
  2028. GP_4_5_FN, FN_VI0_D1_B1_C1,
  2029. GP_4_4_FN, FN_VI0_D0_B0_C0,
  2030. GP_4_3_FN, FN_VI0_VSYNC_N,
  2031. GP_4_2_FN, FN_VI0_HSYNC_N,
  2032. GP_4_1_FN, FN_VI0_CLKENB,
  2033. GP_4_0_FN, FN_VI0_CLK ))
  2034. },
  2035. { PINMUX_CFG_REG_VAR("GPSR5", 0xE6060018, 32,
  2036. GROUP(-15, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1,
  2037. 1, 1, 1, 1, 1, 1),
  2038. GROUP(
  2039. /* GP5_31_17 RESERVED */
  2040. GP_5_16_FN, FN_VI1_FIELD,
  2041. GP_5_15_FN, FN_VI1_D11_G3_Y3,
  2042. GP_5_14_FN, FN_VI1_D10_G2_Y2,
  2043. GP_5_13_FN, FN_VI1_D9_G1_Y1,
  2044. GP_5_12_FN, FN_VI1_D8_G0_Y0,
  2045. GP_5_11_FN, FN_VI1_D7_B7_C7,
  2046. GP_5_10_FN, FN_VI1_D6_B6_C6,
  2047. GP_5_9_FN, FN_VI1_D5_B5_C5,
  2048. GP_5_8_FN, FN_VI1_D4_B4_C4,
  2049. GP_5_7_FN, FN_VI1_D3_B3_C3,
  2050. GP_5_6_FN, FN_VI1_D2_B2_C2,
  2051. GP_5_5_FN, FN_VI1_D1_B1_C1,
  2052. GP_5_4_FN, FN_VI1_D0_B0_C0,
  2053. GP_5_3_FN, FN_VI1_VSYNC_N,
  2054. GP_5_2_FN, FN_VI1_HSYNC_N,
  2055. GP_5_1_FN, FN_VI1_CLKENB,
  2056. GP_5_0_FN, FN_VI1_CLK ))
  2057. },
  2058. { PINMUX_CFG_REG_VAR("GPSR6", 0xE606001C, 32,
  2059. GROUP(-15, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1,
  2060. 1, 1, 1, 1, 1, 1),
  2061. GROUP(
  2062. /* GP6_31_17 RESERVED */
  2063. GP_6_16_FN, FN_IP2_16,
  2064. GP_6_15_FN, FN_IP2_15,
  2065. GP_6_14_FN, FN_IP2_14,
  2066. GP_6_13_FN, FN_IP2_13,
  2067. GP_6_12_FN, FN_IP2_12,
  2068. GP_6_11_FN, FN_IP2_11,
  2069. GP_6_10_FN, FN_IP2_10,
  2070. GP_6_9_FN, FN_IP2_9,
  2071. GP_6_8_FN, FN_IP2_8,
  2072. GP_6_7_FN, FN_IP2_7,
  2073. GP_6_6_FN, FN_IP2_6,
  2074. GP_6_5_FN, FN_IP2_5,
  2075. GP_6_4_FN, FN_IP2_4,
  2076. GP_6_3_FN, FN_IP2_3,
  2077. GP_6_2_FN, FN_IP2_2,
  2078. GP_6_1_FN, FN_IP2_1,
  2079. GP_6_0_FN, FN_IP2_0 ))
  2080. },
  2081. { PINMUX_CFG_REG_VAR("GPSR7", 0xE6060020, 32,
  2082. GROUP(-15, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1,
  2083. 1, 1, 1, 1, 1, 1),
  2084. GROUP(
  2085. /* GP7_31_17 RESERVED */
  2086. GP_7_16_FN, FN_VI3_FIELD,
  2087. GP_7_15_FN, FN_IP3_14,
  2088. GP_7_14_FN, FN_VI3_D10_Y2,
  2089. GP_7_13_FN, FN_IP3_13,
  2090. GP_7_12_FN, FN_IP3_12,
  2091. GP_7_11_FN, FN_IP3_11,
  2092. GP_7_10_FN, FN_IP3_10,
  2093. GP_7_9_FN, FN_IP3_9,
  2094. GP_7_8_FN, FN_IP3_8,
  2095. GP_7_7_FN, FN_IP3_7,
  2096. GP_7_6_FN, FN_IP3_6,
  2097. GP_7_5_FN, FN_IP3_5,
  2098. GP_7_4_FN, FN_IP3_4,
  2099. GP_7_3_FN, FN_IP3_3,
  2100. GP_7_2_FN, FN_IP3_2,
  2101. GP_7_1_FN, FN_IP3_1,
  2102. GP_7_0_FN, FN_IP3_0 ))
  2103. },
  2104. { PINMUX_CFG_REG_VAR("GPSR8", 0xE6060024, 32,
  2105. GROUP(-15, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1,
  2106. 1, 1, 1, 1, 1, 1),
  2107. GROUP(
  2108. /* GP8_31_17 RESERVED */
  2109. GP_8_16_FN, FN_IP4_24,
  2110. GP_8_15_FN, FN_IP4_23,
  2111. GP_8_14_FN, FN_IP4_22,
  2112. GP_8_13_FN, FN_IP4_21,
  2113. GP_8_12_FN, FN_IP4_20_19,
  2114. GP_8_11_FN, FN_IP4_18_17,
  2115. GP_8_10_FN, FN_IP4_16_15,
  2116. GP_8_9_FN, FN_IP4_14_13,
  2117. GP_8_8_FN, FN_IP4_12_11,
  2118. GP_8_7_FN, FN_IP4_10_9,
  2119. GP_8_6_FN, FN_IP4_8_7,
  2120. GP_8_5_FN, FN_IP4_6_5,
  2121. GP_8_4_FN, FN_IP4_4,
  2122. GP_8_3_FN, FN_IP4_3_2,
  2123. GP_8_2_FN, FN_IP4_1,
  2124. GP_8_1_FN, FN_IP4_0,
  2125. GP_8_0_FN, FN_VI4_CLK ))
  2126. },
  2127. { PINMUX_CFG_REG_VAR("GPSR9", 0xE6060028, 32,
  2128. GROUP(-15, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1,
  2129. 1, 1, 1, 1, 1, 1),
  2130. GROUP(
  2131. /* GP9_31_17 RESERVED */
  2132. GP_9_16_FN, FN_VI5_FIELD,
  2133. GP_9_15_FN, FN_VI5_D11_Y3,
  2134. GP_9_14_FN, FN_VI5_D10_Y2,
  2135. GP_9_13_FN, FN_VI5_D9_Y1,
  2136. GP_9_12_FN, FN_IP5_11,
  2137. GP_9_11_FN, FN_IP5_10,
  2138. GP_9_10_FN, FN_IP5_9,
  2139. GP_9_9_FN, FN_IP5_8,
  2140. GP_9_8_FN, FN_IP5_7,
  2141. GP_9_7_FN, FN_IP5_6,
  2142. GP_9_6_FN, FN_IP5_5,
  2143. GP_9_5_FN, FN_IP5_4,
  2144. GP_9_4_FN, FN_IP5_3,
  2145. GP_9_3_FN, FN_IP5_2,
  2146. GP_9_2_FN, FN_IP5_1,
  2147. GP_9_1_FN, FN_IP5_0,
  2148. GP_9_0_FN, FN_VI5_CLK ))
  2149. },
  2150. { PINMUX_CFG_REG("GPSR10", 0xE606002C, 32, 1, GROUP(
  2151. GP_10_31_FN, FN_CAN1_RX,
  2152. GP_10_30_FN, FN_CAN1_TX,
  2153. GP_10_29_FN, FN_CAN_CLK,
  2154. GP_10_28_FN, FN_CAN0_RX,
  2155. GP_10_27_FN, FN_CAN0_TX,
  2156. GP_10_26_FN, FN_SCIF_CLK,
  2157. GP_10_25_FN, FN_IP6_18_17,
  2158. GP_10_24_FN, FN_IP6_16,
  2159. GP_10_23_FN, FN_IP6_15_14,
  2160. GP_10_22_FN, FN_IP6_13_12,
  2161. GP_10_21_FN, FN_IP6_11_10,
  2162. GP_10_20_FN, FN_IP6_9_8,
  2163. GP_10_19_FN, FN_RX1,
  2164. GP_10_18_FN, FN_TX1,
  2165. GP_10_17_FN, FN_RTS1_N,
  2166. GP_10_16_FN, FN_CTS1_N,
  2167. GP_10_15_FN, FN_SCK1,
  2168. GP_10_14_FN, FN_RX0,
  2169. GP_10_13_FN, FN_TX0,
  2170. GP_10_12_FN, FN_RTS0_N,
  2171. GP_10_11_FN, FN_CTS0_N,
  2172. GP_10_10_FN, FN_SCK0,
  2173. GP_10_9_FN, FN_IP6_7,
  2174. GP_10_8_FN, FN_IP6_6,
  2175. GP_10_7_FN, FN_HCTS1_N,
  2176. GP_10_6_FN, FN_IP6_5,
  2177. GP_10_5_FN, FN_IP6_4,
  2178. GP_10_4_FN, FN_IP6_3,
  2179. GP_10_3_FN, FN_IP6_2,
  2180. GP_10_2_FN, FN_HRTS0_N,
  2181. GP_10_1_FN, FN_IP6_1,
  2182. GP_10_0_FN, FN_IP6_0 ))
  2183. },
  2184. { PINMUX_CFG_REG("GPSR11", 0xE6060030, 32, 1, GROUP(
  2185. 0, 0,
  2186. 0, 0,
  2187. GP_11_29_FN, FN_AVS2,
  2188. GP_11_28_FN, FN_AVS1,
  2189. GP_11_27_FN, FN_ADICHS2,
  2190. GP_11_26_FN, FN_ADICHS1,
  2191. GP_11_25_FN, FN_ADICHS0,
  2192. GP_11_24_FN, FN_ADIDATA,
  2193. GP_11_23_FN, FN_ADICS_SAMP,
  2194. GP_11_22_FN, FN_ADICLK,
  2195. GP_11_21_FN, FN_IP7_20,
  2196. GP_11_20_FN, FN_IP7_19,
  2197. GP_11_19_FN, FN_IP7_18,
  2198. GP_11_18_FN, FN_IP7_17,
  2199. GP_11_17_FN, FN_IP7_16,
  2200. GP_11_16_FN, FN_IP7_15_14,
  2201. GP_11_15_FN, FN_IP7_13_12,
  2202. GP_11_14_FN, FN_IP7_11_10,
  2203. GP_11_13_FN, FN_IP7_9_8,
  2204. GP_11_12_FN, FN_SD0_WP,
  2205. GP_11_11_FN, FN_SD0_CD,
  2206. GP_11_10_FN, FN_SD0_DAT3,
  2207. GP_11_9_FN, FN_SD0_DAT2,
  2208. GP_11_8_FN, FN_SD0_DAT1,
  2209. GP_11_7_FN, FN_SD0_DAT0,
  2210. GP_11_6_FN, FN_SD0_CMD,
  2211. GP_11_5_FN, FN_SD0_CLK,
  2212. GP_11_4_FN, FN_IP7_7,
  2213. GP_11_3_FN, FN_IP7_6,
  2214. GP_11_2_FN, FN_IP7_5_4,
  2215. GP_11_1_FN, FN_IP7_3_2,
  2216. GP_11_0_FN, FN_IP7_1_0 ))
  2217. },
  2218. { PINMUX_CFG_REG_VAR("IPSR0", 0xE6060040, 32,
  2219. GROUP(-8,
  2220. 1, 1, 1, 1, 1, 1, 1, 1,
  2221. 1, 1, 1, 1, 1, 1, 1, 1,
  2222. 1, 1, 1, 1, 1, 1, 1, 1),
  2223. GROUP(
  2224. /* IP0_31_24 [8] RESERVED */
  2225. /* IP0_23 [1] */
  2226. FN_DU0_DB7_C5, 0,
  2227. /* IP0_22 [1] */
  2228. FN_DU0_DB6_C4, 0,
  2229. /* IP0_21 [1] */
  2230. FN_DU0_DB5_C3, 0,
  2231. /* IP0_20 [1] */
  2232. FN_DU0_DB4_C2, 0,
  2233. /* IP0_19 [1] */
  2234. FN_DU0_DB3_C1, 0,
  2235. /* IP0_18 [1] */
  2236. FN_DU0_DB2_C0, 0,
  2237. /* IP0_17 [1] */
  2238. FN_DU0_DB1, 0,
  2239. /* IP0_16 [1] */
  2240. FN_DU0_DB0, 0,
  2241. /* IP0_15 [1] */
  2242. FN_DU0_DG7_Y3_DATA15, 0,
  2243. /* IP0_14 [1] */
  2244. FN_DU0_DG6_Y2_DATA14, 0,
  2245. /* IP0_13 [1] */
  2246. FN_DU0_DG5_Y1_DATA13, 0,
  2247. /* IP0_12 [1] */
  2248. FN_DU0_DG4_Y0_DATA12, 0,
  2249. /* IP0_11 [1] */
  2250. FN_DU0_DG3_C7_DATA11, 0,
  2251. /* IP0_10 [1] */
  2252. FN_DU0_DG2_C6_DATA10, 0,
  2253. /* IP0_9 [1] */
  2254. FN_DU0_DG1_DATA9, 0,
  2255. /* IP0_8 [1] */
  2256. FN_DU0_DG0_DATA8, 0,
  2257. /* IP0_7 [1] */
  2258. FN_DU0_DR7_Y9_DATA7, 0,
  2259. /* IP0_6 [1] */
  2260. FN_DU0_DR6_Y8_DATA6, 0,
  2261. /* IP0_5 [1] */
  2262. FN_DU0_DR5_Y7_DATA5, 0,
  2263. /* IP0_4 [1] */
  2264. FN_DU0_DR4_Y6_DATA4, 0,
  2265. /* IP0_3 [1] */
  2266. FN_DU0_DR3_Y5_DATA3, 0,
  2267. /* IP0_2 [1] */
  2268. FN_DU0_DR2_Y4_DATA2, 0,
  2269. /* IP0_1 [1] */
  2270. FN_DU0_DR1_DATA1, 0,
  2271. /* IP0_0 [1] */
  2272. FN_DU0_DR0_DATA0, 0 ))
  2273. },
  2274. { PINMUX_CFG_REG_VAR("IPSR1", 0xE6060044, 32,
  2275. GROUP(-9, 1, 1, 1, 1, 1, 1, 1,
  2276. 1, 1, 1, 1, 1, 1, 1, 1,
  2277. 1, 1, 1, 1, 1, 1, 1, 1),
  2278. GROUP(
  2279. /* IP1_31_23 [9] RESERVED */
  2280. /* IP1_22 [1] */
  2281. FN_A25, FN_SSL,
  2282. /* IP1_21 [1] */
  2283. FN_A24, FN_SPCLK,
  2284. /* IP1_20 [1] */
  2285. FN_A23, FN_IO3,
  2286. /* IP1_19 [1] */
  2287. FN_A22, FN_IO2,
  2288. /* IP1_18 [1] */
  2289. FN_A21, FN_MISO_IO1,
  2290. /* IP1_17 [1] */
  2291. FN_A20, FN_MOSI_IO0,
  2292. /* IP1_16 [1] */
  2293. FN_DU1_DG7_Y3_DATA11, 0,
  2294. /* IP1_15 [1] */
  2295. FN_DU1_DG6_Y2_DATA10, 0,
  2296. /* IP1_14 [1] */
  2297. FN_DU1_DG5_Y1_DATA9, 0,
  2298. /* IP1_13 [1] */
  2299. FN_DU1_DG4_Y0_DATA8, 0,
  2300. /* IP1_12 [1] */
  2301. FN_DU1_DG3_C7_DATA7, 0,
  2302. /* IP1_11 [1] */
  2303. FN_DU1_DG2_C6_DATA6, 0,
  2304. /* IP1_10 [1] */
  2305. FN_DU1_DR7_DATA5, 0,
  2306. /* IP1_9 [1] */
  2307. FN_DU1_DR6_DATA4, 0,
  2308. /* IP1_8 [1] */
  2309. FN_DU1_DR5_Y7_DATA3, 0,
  2310. /* IP1_7 [1] */
  2311. FN_DU1_DR4_Y6_DATA2, 0,
  2312. /* IP1_6 [1] */
  2313. FN_DU1_DR3_Y5_DATA1, 0,
  2314. /* IP1_5 [1] */
  2315. FN_DU1_DR2_Y4_DATA0, 0,
  2316. /* IP1_4 [1] */
  2317. FN_DU0_CDE, 0,
  2318. /* IP1_3 [1] */
  2319. FN_DU0_DISP, 0,
  2320. /* IP1_2 [1] */
  2321. FN_DU0_EXODDF_DU0_ODDF_DISP_CDE, 0,
  2322. /* IP1_1 [1] */
  2323. FN_DU0_EXVSYNC_DU0_VSYNC, 0,
  2324. /* IP1_0 [1] */
  2325. FN_DU0_EXHSYNC_DU0_HSYNC, 0 ))
  2326. },
  2327. { PINMUX_CFG_REG_VAR("IPSR2", 0xE6060048, 32,
  2328. GROUP(-15, 1,
  2329. 1, 1, 1, 1, 1, 1, 1, 1,
  2330. 1, 1, 1, 1, 1, 1, 1, 1),
  2331. GROUP(
  2332. /* IP2_31_17 [15] RESERVED */
  2333. /* IP2_16 [1] */
  2334. FN_VI2_FIELD, FN_AVB_TXD2,
  2335. /* IP2_15 [1] */
  2336. FN_VI2_D11_Y3, FN_AVB_TXD1,
  2337. /* IP2_14 [1] */
  2338. FN_VI2_D10_Y2, FN_AVB_TXD0,
  2339. /* IP2_13 [1] */
  2340. FN_VI2_D9_Y1, FN_AVB_TX_EN,
  2341. /* IP2_12 [1] */
  2342. FN_VI2_D8_Y0, FN_AVB_TXD3,
  2343. /* IP2_11 [1] */
  2344. FN_VI2_D7_C7, FN_AVB_COL,
  2345. /* IP2_10 [1] */
  2346. FN_VI2_D6_C6, FN_AVB_RX_ER,
  2347. /* IP2_9 [1] */
  2348. FN_VI2_D5_C5, FN_AVB_RXD7,
  2349. /* IP2_8 [1] */
  2350. FN_VI2_D4_C4, FN_AVB_RXD6,
  2351. /* IP2_7 [1] */
  2352. FN_VI2_D3_C3, FN_AVB_RXD5,
  2353. /* IP2_6 [1] */
  2354. FN_VI2_D2_C2, FN_AVB_RXD4,
  2355. /* IP2_5 [1] */
  2356. FN_VI2_D1_C1, FN_AVB_RXD3,
  2357. /* IP2_4 [1] */
  2358. FN_VI2_D0_C0, FN_AVB_RXD2,
  2359. /* IP2_3 [1] */
  2360. FN_VI2_VSYNC_N, FN_AVB_RXD1,
  2361. /* IP2_2 [1] */
  2362. FN_VI2_HSYNC_N, FN_AVB_RXD0,
  2363. /* IP2_1 [1] */
  2364. FN_VI2_CLKENB, FN_AVB_RX_DV,
  2365. /* IP2_0 [1] */
  2366. FN_VI2_CLK, FN_AVB_RX_CLK ))
  2367. },
  2368. { PINMUX_CFG_REG_VAR("IPSR3", 0xE606004C, 32,
  2369. GROUP(-17, 1, 1, 1, 1, 1, 1, 1,
  2370. 1, 1, 1, 1, 1, 1, 1, 1),
  2371. GROUP(
  2372. /* IP3_31_15 [17] RESERVED */
  2373. /* IP3_14 [1] */
  2374. FN_VI3_D11_Y3, FN_AVB_AVTP_MATCH,
  2375. /* IP3_13 [1] */
  2376. FN_VI3_D9_Y1, FN_AVB_GTXREFCLK,
  2377. /* IP3_12 [1] */
  2378. FN_VI3_D8_Y0, FN_AVB_CRS,
  2379. /* IP3_11 [1] */
  2380. FN_VI3_D7_C7, FN_AVB_PHY_INT,
  2381. /* IP3_10 [1] */
  2382. FN_VI3_D6_C6, FN_AVB_MAGIC,
  2383. /* IP3_9 [1] */
  2384. FN_VI3_D5_C5, FN_AVB_LINK,
  2385. /* IP3_8 [1] */
  2386. FN_VI3_D4_C4, FN_AVB_MDIO,
  2387. /* IP3_7 [1] */
  2388. FN_VI3_D3_C3, FN_AVB_MDC,
  2389. /* IP3_6 [1] */
  2390. FN_VI3_D2_C2, FN_AVB_GTX_CLK,
  2391. /* IP3_5 [1] */
  2392. FN_VI3_D1_C1, FN_AVB_TX_ER,
  2393. /* IP3_4 [1] */
  2394. FN_VI3_D0_C0, FN_AVB_TXD7,
  2395. /* IP3_3 [1] */
  2396. FN_VI3_VSYNC_N, FN_AVB_TXD6,
  2397. /* IP3_2 [1] */
  2398. FN_VI3_HSYNC_N, FN_AVB_TXD5,
  2399. /* IP3_1 [1] */
  2400. FN_VI3_CLKENB, FN_AVB_TXD4,
  2401. /* IP3_0 [1] */
  2402. FN_VI3_CLK, FN_AVB_TX_CLK ))
  2403. },
  2404. { PINMUX_CFG_REG_VAR("IPSR4", 0xE6060050, 32,
  2405. GROUP(-7, 1, 1, 1, 1, 2, 2, 2,
  2406. 2, 2, 2, 2, 2, 1, 2, 1, 1),
  2407. GROUP(
  2408. /* IP4_31_25 [7] RESERVED */
  2409. /* IP4_24 [1] */
  2410. FN_VI4_FIELD, FN_VI3_D15_Y7,
  2411. /* IP4_23 [1] */
  2412. FN_VI4_D11_Y3, FN_VI3_D14_Y6,
  2413. /* IP4_22 [1] */
  2414. FN_VI4_D10_Y2, FN_VI3_D13_Y5,
  2415. /* IP4_21 [1] */
  2416. FN_VI4_D9_Y1, FN_VI3_D12_Y4,
  2417. /* IP4_20_19 [2] */
  2418. FN_VI4_D8_Y0, FN_VI0_D23_R7, FN_VI2_D15_Y7, 0,
  2419. /* IP4_18_17 [2] */
  2420. FN_VI4_D7_C7, FN_VI0_D22_R6, FN_VI2_D14_Y6, 0,
  2421. /* IP4_16_15 [2] */
  2422. FN_VI4_D6_C6, FN_VI0_D21_R5, FN_VI2_D13_Y5, 0,
  2423. /* IP4_14_13 [2] */
  2424. FN_VI4_D5_C5, FN_VI0_D20_R4, FN_VI2_D12_Y4, 0,
  2425. /* IP4_12_11 [2] */
  2426. FN_VI4_D4_C4, FN_VI0_D19_R3, FN_VI1_D15_G7_Y7, 0,
  2427. /* IP4_10_9 [2] */
  2428. FN_VI4_D3_C3, FN_VI0_D18_R2, FN_VI1_D14_G6_Y6, 0,
  2429. /* IP4_8_7 [2] */
  2430. FN_VI4_D2_C2, 0, FN_VI0_D17_R1, FN_VI1_D13_G5_Y5,
  2431. /* IP4_6_5 [2] */
  2432. FN_VI4_D1_C1, FN_VI0_D16_R0, FN_VI1_D12_G4_Y4, 0,
  2433. /* IP4_4 [1] */
  2434. FN_VI4_D0_C0, FN_VI0_D15_G7_Y7,
  2435. /* IP4_3_2 [2] */
  2436. FN_VI4_VSYNC_N, FN_VI0_D14_G6_Y6, 0, 0,
  2437. /* IP4_1 [1] */
  2438. FN_VI4_HSYNC_N, FN_VI0_D13_G5_Y5,
  2439. /* IP4_0 [1] */
  2440. FN_VI4_CLKENB, FN_VI0_D12_G4_Y4 ))
  2441. },
  2442. { PINMUX_CFG_REG_VAR("IPSR5", 0xE6060054, 32,
  2443. GROUP(-20, 1, 1, 1, 1,
  2444. 1, 1, 1, 1, 1, 1, 1, 1),
  2445. GROUP(
  2446. /* IP5_31_12 [20] RESERVED */
  2447. /* IP5_11 [1] */
  2448. FN_VI5_D8_Y0, FN_VI1_D23_R7,
  2449. /* IP5_10 [1] */
  2450. FN_VI5_D7_C7, FN_VI1_D22_R6,
  2451. /* IP5_9 [1] */
  2452. FN_VI5_D6_C6, FN_VI1_D21_R5,
  2453. /* IP5_8 [1] */
  2454. FN_VI5_D5_C5, FN_VI1_D20_R4,
  2455. /* IP5_7 [1] */
  2456. FN_VI5_D4_C4, FN_VI1_D19_R3,
  2457. /* IP5_6 [1] */
  2458. FN_VI5_D3_C3, FN_VI1_D18_R2,
  2459. /* IP5_5 [1] */
  2460. FN_VI5_D2_C2, FN_VI1_D17_R1,
  2461. /* IP5_4 [1] */
  2462. FN_VI5_D1_C1, FN_VI1_D16_R0,
  2463. /* IP5_3 [1] */
  2464. FN_VI5_D0_C0, FN_VI1_D15_G7_Y7_B,
  2465. /* IP5_2 [1] */
  2466. FN_VI5_VSYNC_N, FN_VI1_D14_G6_Y6_B,
  2467. /* IP5_1 [1] */
  2468. FN_VI5_HSYNC_N, FN_VI1_D13_G5_Y5_B,
  2469. /* IP5_0 [1] */
  2470. FN_VI5_CLKENB, FN_VI1_D12_G4_Y4_B ))
  2471. },
  2472. { PINMUX_CFG_REG_VAR("IPSR6", 0xE6060058, 32,
  2473. GROUP(-13, 2, 1, 2, 2, 2, 2,
  2474. 1, 1, 1, 1, 1, 1, 1, 1),
  2475. GROUP(
  2476. /* IP6_31_19 [13] RESERVED */
  2477. /* IP6_18_17 [2] */
  2478. FN_DREQ1_N, FN_RX3, 0, 0,
  2479. /* IP6_16 [1] */
  2480. FN_TX3, 0,
  2481. /* IP6_15_14 [2] */
  2482. FN_DACK1, FN_SCK3, 0, 0,
  2483. /* IP6_13_12 [2] */
  2484. FN_DREQ0_N, FN_RX2, 0, 0,
  2485. /* IP6_11_10 [2] */
  2486. FN_DACK0, FN_TX2, 0, 0,
  2487. /* IP6_9_8 [2] */
  2488. FN_DRACK0, FN_SCK2, 0, 0,
  2489. /* IP6_7 [1] */
  2490. FN_MSIOF1_RXD, FN_HRX1,
  2491. /* IP6_6 [1] */
  2492. FN_MSIOF1_TXD, FN_HTX1,
  2493. /* IP6_5 [1] */
  2494. FN_MSIOF1_SYNC, FN_HRTS1_N,
  2495. /* IP6_4 [1] */
  2496. FN_MSIOF1_SCK, FN_HSCK1,
  2497. /* IP6_3 [1] */
  2498. FN_MSIOF0_RXD, FN_HRX0,
  2499. /* IP6_2 [1] */
  2500. FN_MSIOF0_TXD, FN_HTX0,
  2501. /* IP6_1 [1] */
  2502. FN_MSIOF0_SYNC, FN_HCTS0_N,
  2503. /* IP6_0 [1] */
  2504. FN_MSIOF0_SCK, FN_HSCK0 ))
  2505. },
  2506. { PINMUX_CFG_REG_VAR("IPSR7", 0xE606005C, 32,
  2507. GROUP(-11, 1, 1, 1, 1, 1,
  2508. 2, 2, 2, 2,
  2509. 1, 1, 2, 2, 2),
  2510. GROUP(
  2511. /* IP7_31_21 [11] RESERVED */
  2512. /* IP7_20 [1] */
  2513. FN_AUDIO_CLKB, 0,
  2514. /* IP7_19 [1] */
  2515. FN_AUDIO_CLKA, 0,
  2516. /* IP7_18 [1] */
  2517. FN_AUDIO_CLKOUT, 0,
  2518. /* IP7_17 [1] */
  2519. FN_SSI_SDATA4, 0,
  2520. /* IP7_16 [1] */
  2521. FN_SSI_WS4, 0,
  2522. /* IP7_15_14 [2] */
  2523. FN_SSI_SCK4, FN_TPU0TO3, 0, 0,
  2524. /* IP7_13_12 [2] */
  2525. FN_SSI_SDATA3, FN_TPU0TO2, 0, 0,
  2526. /* IP7_11_10 [2] */
  2527. FN_SSI_WS34, FN_TPU0TO1, 0, 0,
  2528. /* IP7_9_8 [2] */
  2529. FN_SSI_SCK34, FN_TPU0TO0, 0, 0,
  2530. /* IP7_7 [1] */
  2531. FN_PWM4, 0,
  2532. /* IP7_6 [1] */
  2533. FN_PWM3, 0,
  2534. /* IP7_5_4 [2] */
  2535. FN_PWM2, FN_TCLK3, FN_FSO_TOE, 0,
  2536. /* IP7_3_2 [2] */
  2537. FN_PWM1, FN_TCLK2, FN_FSO_CFE_1, 0,
  2538. /* IP7_1_0 [2] */
  2539. FN_PWM0, FN_TCLK1, FN_FSO_CFE_0, 0 ))
  2540. },
  2541. { },
  2542. };
  2543. static const struct pinmux_bias_reg pinmux_bias_regs[] = {
  2544. { PINMUX_BIAS_REG("PUPR0", 0xe6060100, "N/A", 0) {
  2545. [ 0] = RCAR_GP_PIN(0, 0), /* DU0_DR0_DATA0 */
  2546. [ 1] = RCAR_GP_PIN(0, 1), /* DU0_DR1_DATA1 */
  2547. [ 2] = RCAR_GP_PIN(0, 2), /* DU0_DR2_Y4_DATA2 */
  2548. [ 3] = RCAR_GP_PIN(0, 3), /* DU0_DR3_Y5_DATA3 */
  2549. [ 4] = RCAR_GP_PIN(0, 4), /* DU0_DR4_Y6_DATA4 */
  2550. [ 5] = RCAR_GP_PIN(0, 5), /* DU0_DR5_Y7_DATA5 */
  2551. [ 6] = RCAR_GP_PIN(0, 6), /* DU0_DR6_Y8_DATA6 */
  2552. [ 7] = RCAR_GP_PIN(0, 7), /* DU0_DR7_Y9_DATA7 */
  2553. [ 8] = RCAR_GP_PIN(0, 8), /* DU0_DG0_DATA8 */
  2554. [ 9] = RCAR_GP_PIN(0, 9), /* DU0_DG1_DATA9 */
  2555. [10] = RCAR_GP_PIN(0, 10), /* DU0_DG2_C6_DATA10 */
  2556. [11] = RCAR_GP_PIN(0, 11), /* DU0_DG3_C7_DATA11 */
  2557. [12] = RCAR_GP_PIN(0, 12), /* DU0_DG4_Y0_DATA12 */
  2558. [13] = RCAR_GP_PIN(0, 13), /* DU0_DG5_Y1_DATA13 */
  2559. [14] = RCAR_GP_PIN(0, 14), /* DU0_DG6_Y2_DATA14 */
  2560. [15] = RCAR_GP_PIN(0, 15), /* DU0_DG7_Y3_DATA15 */
  2561. [16] = RCAR_GP_PIN(0, 16), /* DU0_DB0 */
  2562. [17] = RCAR_GP_PIN(0, 17), /* DU0_DB1 */
  2563. [18] = RCAR_GP_PIN(0, 18), /* DU0_DB2_C0 */
  2564. [19] = RCAR_GP_PIN(0, 19), /* DU0_DB3_C1 */
  2565. [20] = RCAR_GP_PIN(0, 20), /* DU0_DB4_C2 */
  2566. [21] = RCAR_GP_PIN(0, 21), /* DU0_DB5_C3 */
  2567. [22] = RCAR_GP_PIN(0, 22), /* DU0_DB6_C4 */
  2568. [23] = RCAR_GP_PIN(0, 23), /* DU0_DB7_C5 */
  2569. [24] = RCAR_GP_PIN(0, 24), /* DU0_EXHSYNC/DU0_HSYNC */
  2570. [25] = RCAR_GP_PIN(0, 25), /* DU0_EXVSYNC/DU0_VSYNC */
  2571. [26] = RCAR_GP_PIN(0, 26), /* DU0_EXODDF/DU0_ODDF_DISP_CDE */
  2572. [27] = RCAR_GP_PIN(0, 27), /* DU0_DISP */
  2573. [28] = RCAR_GP_PIN(0, 28), /* DU0_CDE */
  2574. [29] = SH_PFC_PIN_NONE,
  2575. [30] = SH_PFC_PIN_NONE,
  2576. [31] = SH_PFC_PIN_NONE,
  2577. } },
  2578. { PINMUX_BIAS_REG("PUPR1", 0xe6060104, "N/A", 0) {
  2579. [ 0] = RCAR_GP_PIN(1, 0), /* DU1_DR2_Y4_DATA0 */
  2580. [ 1] = RCAR_GP_PIN(1, 1), /* DU1_DR3_Y5_DATA1 */
  2581. [ 2] = RCAR_GP_PIN(1, 2), /* DU1_DR4_Y6_DATA2 */
  2582. [ 3] = RCAR_GP_PIN(1, 3), /* DU1_DR5_Y7_DATA3 */
  2583. [ 4] = RCAR_GP_PIN(1, 4), /* DU1_DR6_DATA4 */
  2584. [ 5] = RCAR_GP_PIN(1, 5), /* DU1_DR7_DATA5 */
  2585. [ 6] = RCAR_GP_PIN(1, 6), /* DU1_DG2_C6_DATA6 */
  2586. [ 7] = RCAR_GP_PIN(1, 7), /* DU1_DG3_C7_DATA7 */
  2587. [ 8] = RCAR_GP_PIN(1, 8), /* DU1_DG4_Y0_DATA8 */
  2588. [ 9] = RCAR_GP_PIN(1, 9), /* DU1_DG5_Y1_DATA9 */
  2589. [10] = RCAR_GP_PIN(1, 10), /* DU1_DG6_Y2_DATA10 */
  2590. [11] = RCAR_GP_PIN(1, 11), /* DU1_DG7_Y3_DATA11 */
  2591. [12] = RCAR_GP_PIN(1, 12), /* DU1_DB2_C0_DATA12 */
  2592. [13] = RCAR_GP_PIN(1, 13), /* DU1_DB3_C1_DATA13 */
  2593. [14] = RCAR_GP_PIN(1, 14), /* DU1_DB4_C2_DATA14 */
  2594. [15] = RCAR_GP_PIN(1, 15), /* DU1_DB5_C3_DATA15 */
  2595. [16] = RCAR_GP_PIN(1, 16), /* DU1_DB6_C4 */
  2596. [17] = RCAR_GP_PIN(1, 17), /* DU1_DB7_C5 */
  2597. [18] = RCAR_GP_PIN(1, 18), /* DU1_EXHSYNC/DU1_HSYNC */
  2598. [19] = RCAR_GP_PIN(1, 19), /* DU1_EXVSYNC/DU1_VSYNC */
  2599. [20] = RCAR_GP_PIN(1, 20), /* DU1_EXODDF/DU1_ODDF_DISP_CDE */
  2600. [21] = RCAR_GP_PIN(1, 21), /* DU1_DISP */
  2601. [22] = RCAR_GP_PIN(1, 22), /* DU1_CDE */
  2602. [23] = SH_PFC_PIN_NONE,
  2603. [24] = SH_PFC_PIN_NONE,
  2604. [25] = SH_PFC_PIN_NONE,
  2605. [26] = SH_PFC_PIN_NONE,
  2606. [27] = SH_PFC_PIN_NONE,
  2607. [28] = SH_PFC_PIN_NONE,
  2608. [29] = SH_PFC_PIN_NONE,
  2609. [30] = SH_PFC_PIN_NONE,
  2610. [31] = SH_PFC_PIN_NONE,
  2611. } },
  2612. { PINMUX_BIAS_REG("PUPR2", 0xe6060108, "N/A", 0) {
  2613. [ 0] = RCAR_GP_PIN(2, 0), /* D0 */
  2614. [ 1] = RCAR_GP_PIN(2, 1), /* D1 */
  2615. [ 2] = RCAR_GP_PIN(2, 2), /* D2 */
  2616. [ 3] = RCAR_GP_PIN(2, 3), /* D3 */
  2617. [ 4] = RCAR_GP_PIN(2, 4), /* D4 */
  2618. [ 5] = RCAR_GP_PIN(2, 5), /* D5 */
  2619. [ 6] = RCAR_GP_PIN(2, 6), /* D6 */
  2620. [ 7] = RCAR_GP_PIN(2, 7), /* D7 */
  2621. [ 8] = RCAR_GP_PIN(2, 8), /* D8 */
  2622. [ 9] = RCAR_GP_PIN(2, 9), /* D9 */
  2623. [10] = RCAR_GP_PIN(2, 10), /* D10 */
  2624. [11] = RCAR_GP_PIN(2, 11), /* D11 */
  2625. [12] = RCAR_GP_PIN(2, 12), /* D12 */
  2626. [13] = RCAR_GP_PIN(2, 13), /* D13 */
  2627. [14] = RCAR_GP_PIN(2, 14), /* D14 */
  2628. [15] = RCAR_GP_PIN(2, 15), /* D15 */
  2629. [16] = RCAR_GP_PIN(2, 16), /* A0 */
  2630. [17] = RCAR_GP_PIN(2, 17), /* A1 */
  2631. [18] = RCAR_GP_PIN(2, 18), /* A2 */
  2632. [19] = RCAR_GP_PIN(2, 19), /* A3 */
  2633. [20] = RCAR_GP_PIN(2, 20), /* A4 */
  2634. [21] = RCAR_GP_PIN(2, 21), /* A5 */
  2635. [22] = RCAR_GP_PIN(2, 22), /* A6 */
  2636. [23] = RCAR_GP_PIN(2, 23), /* A7 */
  2637. [24] = RCAR_GP_PIN(2, 24), /* A8 */
  2638. [25] = RCAR_GP_PIN(2, 25), /* A9 */
  2639. [26] = RCAR_GP_PIN(2, 26), /* A10 */
  2640. [27] = RCAR_GP_PIN(2, 27), /* A11 */
  2641. [28] = RCAR_GP_PIN(2, 28), /* A12 */
  2642. [29] = RCAR_GP_PIN(2, 29), /* A13 */
  2643. [30] = RCAR_GP_PIN(2, 30), /* A14 */
  2644. [31] = RCAR_GP_PIN(2, 31), /* A15 */
  2645. } },
  2646. { PINMUX_BIAS_REG("PUPR3", 0xe606010c, "N/A", 0) {
  2647. [ 0] = RCAR_GP_PIN(3, 0), /* A16 */
  2648. [ 1] = RCAR_GP_PIN(3, 1), /* A17 */
  2649. [ 2] = RCAR_GP_PIN(3, 2), /* A18 */
  2650. [ 3] = RCAR_GP_PIN(3, 3), /* A19 */
  2651. [ 4] = RCAR_GP_PIN(3, 4), /* A20 */
  2652. [ 5] = RCAR_GP_PIN(3, 5), /* A21 */
  2653. [ 6] = RCAR_GP_PIN(3, 6), /* CS1#/A26 */
  2654. [ 7] = RCAR_GP_PIN(3, 7), /* EX_CS0# */
  2655. [ 8] = RCAR_GP_PIN(3, 8), /* EX_CS1# */
  2656. [ 9] = RCAR_GP_PIN(3, 9), /* EX_CS2# */
  2657. [10] = RCAR_GP_PIN(3, 10), /* EX_CS3# */
  2658. [11] = RCAR_GP_PIN(3, 11), /* EX_CS4# */
  2659. [12] = RCAR_GP_PIN(3, 12), /* EX_CS5# */
  2660. [13] = RCAR_GP_PIN(3, 13), /* BS# */
  2661. [14] = RCAR_GP_PIN(3, 14), /* RD# */
  2662. [15] = RCAR_GP_PIN(3, 15), /* RD/WR# */
  2663. [16] = RCAR_GP_PIN(3, 16), /* WE0# */
  2664. [17] = RCAR_GP_PIN(3, 17), /* WE1# */
  2665. [18] = RCAR_GP_PIN(3, 18), /* EX_WAIT0 */
  2666. [19] = RCAR_GP_PIN(3, 19), /* IRQ0 */
  2667. [20] = RCAR_GP_PIN(3, 20), /* IRQ1 */
  2668. [21] = RCAR_GP_PIN(3, 21), /* IRQ2 */
  2669. [22] = RCAR_GP_PIN(3, 22), /* IRQ3 */
  2670. [23] = RCAR_GP_PIN(3, 23), /* A22 */
  2671. [24] = RCAR_GP_PIN(3, 24), /* A23 */
  2672. [25] = RCAR_GP_PIN(3, 25), /* A24 */
  2673. [26] = RCAR_GP_PIN(3, 26), /* A25 */
  2674. [27] = RCAR_GP_PIN(3, 27), /* CS0# */
  2675. [28] = SH_PFC_PIN_NONE,
  2676. [29] = SH_PFC_PIN_NONE,
  2677. [30] = SH_PFC_PIN_NONE,
  2678. [31] = SH_PFC_PIN_NONE,
  2679. } },
  2680. { PINMUX_BIAS_REG("PUPR4", 0xe6060110, "N/A", 0) {
  2681. [ 0] = RCAR_GP_PIN(4, 0), /* VI0_CLK */
  2682. [ 1] = RCAR_GP_PIN(4, 1), /* VI0_CLKENB */
  2683. [ 2] = RCAR_GP_PIN(4, 2), /* VI0_HSYNC# */
  2684. [ 3] = RCAR_GP_PIN(4, 3), /* VI0_VSYNC# */
  2685. [ 4] = RCAR_GP_PIN(4, 4), /* VI0_D0_B0_C0 */
  2686. [ 5] = RCAR_GP_PIN(4, 5), /* VI0_D1_B1_C1 */
  2687. [ 6] = RCAR_GP_PIN(4, 6), /* VI0_D2_B2_C2 */
  2688. [ 7] = RCAR_GP_PIN(4, 7), /* VI0_D3_B3_C3 */
  2689. [ 8] = RCAR_GP_PIN(4, 8), /* VI0_D4_B4_C4 */
  2690. [ 9] = RCAR_GP_PIN(4, 9), /* VI0_D5_B5_C5 */
  2691. [10] = RCAR_GP_PIN(4, 10), /* VI0_D6_B6_C6 */
  2692. [11] = RCAR_GP_PIN(4, 11), /* VI0_D7_B7_C7 */
  2693. [12] = RCAR_GP_PIN(4, 12), /* VI0_D8_G0_Y0 */
  2694. [13] = RCAR_GP_PIN(4, 13), /* VI0_D9_G1_Y1 */
  2695. [14] = RCAR_GP_PIN(4, 14), /* VI0_D10_G2_Y2 */
  2696. [15] = RCAR_GP_PIN(4, 15), /* VI0_D11_G3_Y3 */
  2697. [16] = RCAR_GP_PIN(4, 16), /* VI0_FIELD */
  2698. [17] = SH_PFC_PIN_NONE,
  2699. [18] = SH_PFC_PIN_NONE,
  2700. [19] = SH_PFC_PIN_NONE,
  2701. [20] = SH_PFC_PIN_NONE,
  2702. [21] = SH_PFC_PIN_NONE,
  2703. [22] = SH_PFC_PIN_NONE,
  2704. [23] = SH_PFC_PIN_NONE,
  2705. [24] = SH_PFC_PIN_NONE,
  2706. [25] = SH_PFC_PIN_NONE,
  2707. [26] = SH_PFC_PIN_NONE,
  2708. [27] = SH_PFC_PIN_NONE,
  2709. [28] = SH_PFC_PIN_NONE,
  2710. [29] = SH_PFC_PIN_NONE,
  2711. [30] = SH_PFC_PIN_NONE,
  2712. [31] = SH_PFC_PIN_NONE,
  2713. } },
  2714. { PINMUX_BIAS_REG("PUPR5", 0xe6060114, "N/A", 0) {
  2715. [ 0] = RCAR_GP_PIN(5, 0), /* VI1_CLK */
  2716. [ 1] = RCAR_GP_PIN(5, 1), /* VI1_CLKENB */
  2717. [ 2] = RCAR_GP_PIN(5, 2), /* VI1_HSYNC# */
  2718. [ 3] = RCAR_GP_PIN(5, 3), /* VI1_VSYNC# */
  2719. [ 4] = RCAR_GP_PIN(5, 4), /* VI1_D0_B0_C0 */
  2720. [ 5] = RCAR_GP_PIN(5, 5), /* VI1_D1_B1_C1 */
  2721. [ 6] = RCAR_GP_PIN(5, 6), /* VI1_D2_B2_C2 */
  2722. [ 7] = RCAR_GP_PIN(5, 7), /* VI1_D3_B3_C3 */
  2723. [ 8] = RCAR_GP_PIN(5, 8), /* VI1_D4_B4_C4 */
  2724. [ 9] = RCAR_GP_PIN(5, 9), /* VI1_D5_B5_C5 */
  2725. [10] = RCAR_GP_PIN(5, 10), /* VI1_D6_B6_C6 */
  2726. [11] = RCAR_GP_PIN(5, 11), /* VI1_D7_B7_C7 */
  2727. [12] = RCAR_GP_PIN(5, 12), /* VI1_D8_G0_Y0 */
  2728. [13] = RCAR_GP_PIN(5, 13), /* VI1_D9_G1_Y1 */
  2729. [14] = RCAR_GP_PIN(5, 14), /* VI1_D10_G2_Y2 */
  2730. [15] = RCAR_GP_PIN(5, 15), /* VI1_D11_G3_Y3 */
  2731. [16] = RCAR_GP_PIN(5, 16), /* VI1_FIELD */
  2732. [17] = SH_PFC_PIN_NONE,
  2733. [18] = SH_PFC_PIN_NONE,
  2734. [19] = SH_PFC_PIN_NONE,
  2735. [20] = SH_PFC_PIN_NONE,
  2736. [21] = SH_PFC_PIN_NONE,
  2737. [22] = SH_PFC_PIN_NONE,
  2738. [23] = SH_PFC_PIN_NONE,
  2739. [24] = SH_PFC_PIN_NONE,
  2740. [25] = SH_PFC_PIN_NONE,
  2741. [26] = SH_PFC_PIN_NONE,
  2742. [27] = SH_PFC_PIN_NONE,
  2743. [28] = SH_PFC_PIN_NONE,
  2744. [29] = SH_PFC_PIN_NONE,
  2745. [30] = SH_PFC_PIN_NONE,
  2746. [31] = SH_PFC_PIN_NONE,
  2747. } },
  2748. { PINMUX_BIAS_REG("PUPR6", 0xe6060118, "N/A", 0) {
  2749. [ 0] = RCAR_GP_PIN(6, 0), /* VI2_CLK */
  2750. [ 1] = RCAR_GP_PIN(6, 1), /* VI2_CLKENB */
  2751. [ 2] = RCAR_GP_PIN(6, 2), /* VI2_HSYNC# */
  2752. [ 3] = RCAR_GP_PIN(6, 3), /* VI2_VSYNC# */
  2753. [ 4] = RCAR_GP_PIN(6, 4), /* VI2_D0_C0 */
  2754. [ 5] = RCAR_GP_PIN(6, 5), /* VI2_D1_C1 */
  2755. [ 6] = RCAR_GP_PIN(6, 6), /* VI2_D2_C2 */
  2756. [ 7] = RCAR_GP_PIN(6, 7), /* VI2_D3_C3 */
  2757. [ 8] = RCAR_GP_PIN(6, 8), /* VI2_D4_C4 */
  2758. [ 9] = RCAR_GP_PIN(6, 9), /* VI2_D5_C5 */
  2759. [10] = RCAR_GP_PIN(6, 10), /* VI2_D6_C6 */
  2760. [11] = RCAR_GP_PIN(6, 11), /* VI2_D7_C7 */
  2761. [12] = RCAR_GP_PIN(6, 12), /* VI2_D8_Y0 */
  2762. [13] = RCAR_GP_PIN(6, 13), /* VI2_D9_Y1 */
  2763. [14] = RCAR_GP_PIN(6, 14), /* VI2_D10_Y2 */
  2764. [15] = RCAR_GP_PIN(6, 15), /* VI2_D11_Y3 */
  2765. [16] = RCAR_GP_PIN(6, 16), /* VI2_FIELD */
  2766. [17] = SH_PFC_PIN_NONE,
  2767. [18] = SH_PFC_PIN_NONE,
  2768. [19] = SH_PFC_PIN_NONE,
  2769. [20] = SH_PFC_PIN_NONE,
  2770. [21] = SH_PFC_PIN_NONE,
  2771. [22] = SH_PFC_PIN_NONE,
  2772. [23] = SH_PFC_PIN_NONE,
  2773. [24] = SH_PFC_PIN_NONE,
  2774. [25] = SH_PFC_PIN_NONE,
  2775. [26] = SH_PFC_PIN_NONE,
  2776. [27] = SH_PFC_PIN_NONE,
  2777. [28] = SH_PFC_PIN_NONE,
  2778. [29] = SH_PFC_PIN_NONE,
  2779. [30] = SH_PFC_PIN_NONE,
  2780. [31] = SH_PFC_PIN_NONE,
  2781. } },
  2782. { PINMUX_BIAS_REG("PUPR7", 0xe606011c, "N/A", 0) {
  2783. [ 0] = RCAR_GP_PIN(7, 0), /* VI3_CLK */
  2784. [ 1] = RCAR_GP_PIN(7, 1), /* VI3_CLKENB */
  2785. [ 2] = RCAR_GP_PIN(7, 2), /* VI3_HSYNC# */
  2786. [ 3] = RCAR_GP_PIN(7, 3), /* VI3_VSYNC# */
  2787. [ 4] = RCAR_GP_PIN(7, 4), /* VI3_D0_C0 */
  2788. [ 5] = RCAR_GP_PIN(7, 5), /* VI3_D1_C1 */
  2789. [ 6] = RCAR_GP_PIN(7, 6), /* VI3_D2_C2 */
  2790. [ 7] = RCAR_GP_PIN(7, 7), /* VI3_D3_C3 */
  2791. [ 8] = RCAR_GP_PIN(7, 8), /* VI3_D4_C4 */
  2792. [ 9] = RCAR_GP_PIN(7, 9), /* VI3_D5_C5 */
  2793. [10] = RCAR_GP_PIN(7, 10), /* VI3_D6_C6 */
  2794. [11] = RCAR_GP_PIN(7, 11), /* VI3_D7_C7 */
  2795. [12] = RCAR_GP_PIN(7, 12), /* VI3_D8_Y0 */
  2796. [13] = RCAR_GP_PIN(7, 13), /* VI3_D9_Y1 */
  2797. [14] = RCAR_GP_PIN(7, 14), /* VI3_D10_Y2 */
  2798. [15] = RCAR_GP_PIN(7, 15), /* VI3_D11_Y3 */
  2799. [16] = RCAR_GP_PIN(7, 16), /* VI3_FIELD */
  2800. [17] = SH_PFC_PIN_NONE,
  2801. [18] = SH_PFC_PIN_NONE,
  2802. [19] = SH_PFC_PIN_NONE,
  2803. [20] = SH_PFC_PIN_NONE,
  2804. [21] = SH_PFC_PIN_NONE,
  2805. [22] = SH_PFC_PIN_NONE,
  2806. [23] = SH_PFC_PIN_NONE,
  2807. [24] = SH_PFC_PIN_NONE,
  2808. [25] = SH_PFC_PIN_NONE,
  2809. [26] = SH_PFC_PIN_NONE,
  2810. [27] = SH_PFC_PIN_NONE,
  2811. [28] = SH_PFC_PIN_NONE,
  2812. [29] = SH_PFC_PIN_NONE,
  2813. [30] = SH_PFC_PIN_NONE,
  2814. [31] = SH_PFC_PIN_NONE,
  2815. } },
  2816. { PINMUX_BIAS_REG("PUPR8", 0xe6060120, "N/A", 0) {
  2817. [ 0] = RCAR_GP_PIN(8, 0), /* VI4_CLK */
  2818. [ 1] = RCAR_GP_PIN(8, 1), /* VI4_CLKENB */
  2819. [ 2] = RCAR_GP_PIN(8, 2), /* VI4_HSYNC# */
  2820. [ 3] = RCAR_GP_PIN(8, 3), /* VI4_VSYNC# */
  2821. [ 4] = RCAR_GP_PIN(8, 4), /* VI4_D0_C0 */
  2822. [ 5] = RCAR_GP_PIN(8, 5), /* VI4_D1_C1 */
  2823. [ 6] = RCAR_GP_PIN(8, 6), /* VI4_D2_C2 */
  2824. [ 7] = RCAR_GP_PIN(8, 7), /* VI4_D3_C3 */
  2825. [ 8] = RCAR_GP_PIN(8, 8), /* VI4_D4_C4 */
  2826. [ 9] = RCAR_GP_PIN(8, 9), /* VI4_D5_C5 */
  2827. [10] = RCAR_GP_PIN(8, 10), /* VI4_D6_C6 */
  2828. [11] = RCAR_GP_PIN(8, 11), /* VI4_D7_C7 */
  2829. [12] = RCAR_GP_PIN(8, 12), /* VI4_D8_Y0 */
  2830. [13] = RCAR_GP_PIN(8, 13), /* VI4_D9_Y1 */
  2831. [14] = RCAR_GP_PIN(8, 14), /* VI4_D10_Y2 */
  2832. [15] = RCAR_GP_PIN(8, 15), /* VI4_D11_Y3 */
  2833. [16] = RCAR_GP_PIN(8, 16), /* VI4_FIELD */
  2834. [17] = SH_PFC_PIN_NONE,
  2835. [18] = SH_PFC_PIN_NONE,
  2836. [19] = SH_PFC_PIN_NONE,
  2837. [20] = SH_PFC_PIN_NONE,
  2838. [21] = SH_PFC_PIN_NONE,
  2839. [22] = SH_PFC_PIN_NONE,
  2840. [23] = SH_PFC_PIN_NONE,
  2841. [24] = SH_PFC_PIN_NONE,
  2842. [25] = SH_PFC_PIN_NONE,
  2843. [26] = SH_PFC_PIN_NONE,
  2844. [27] = SH_PFC_PIN_NONE,
  2845. [28] = SH_PFC_PIN_NONE,
  2846. [29] = SH_PFC_PIN_NONE,
  2847. [30] = SH_PFC_PIN_NONE,
  2848. [31] = SH_PFC_PIN_NONE,
  2849. } },
  2850. { PINMUX_BIAS_REG("PUPR9", 0xe6060124, "N/A", 0) {
  2851. [ 0] = RCAR_GP_PIN(9, 0), /* VI5_CLK */
  2852. [ 1] = RCAR_GP_PIN(9, 1), /* VI5_CLKENB */
  2853. [ 2] = RCAR_GP_PIN(9, 2), /* VI5_HSYNC# */
  2854. [ 3] = RCAR_GP_PIN(9, 3), /* VI5_VSYNC# */
  2855. [ 4] = RCAR_GP_PIN(9, 4), /* VI5_D0_C0 */
  2856. [ 5] = RCAR_GP_PIN(9, 5), /* VI5_D1_C1 */
  2857. [ 6] = RCAR_GP_PIN(9, 6), /* VI5_D2_C2 */
  2858. [ 7] = RCAR_GP_PIN(9, 7), /* VI5_D3_C3 */
  2859. [ 8] = RCAR_GP_PIN(9, 8), /* VI5_D4_C4 */
  2860. [ 9] = RCAR_GP_PIN(9, 9), /* VI5_D5_C5 */
  2861. [10] = RCAR_GP_PIN(9, 10), /* VI5_D6_C6 */
  2862. [11] = RCAR_GP_PIN(9, 11), /* VI5_D7_C7 */
  2863. [12] = RCAR_GP_PIN(9, 12), /* VI5_D8_Y0 */
  2864. [13] = RCAR_GP_PIN(9, 13), /* VI5_D9_Y1 */
  2865. [14] = RCAR_GP_PIN(9, 14), /* VI5_D10_Y2 */
  2866. [15] = RCAR_GP_PIN(9, 15), /* VI5_D11_Y3 */
  2867. [16] = RCAR_GP_PIN(9, 16), /* VI5_FIELD */
  2868. [17] = SH_PFC_PIN_NONE,
  2869. [18] = SH_PFC_PIN_NONE,
  2870. [19] = SH_PFC_PIN_NONE,
  2871. [20] = SH_PFC_PIN_NONE,
  2872. [21] = SH_PFC_PIN_NONE,
  2873. [22] = SH_PFC_PIN_NONE,
  2874. [23] = SH_PFC_PIN_NONE,
  2875. [24] = SH_PFC_PIN_NONE,
  2876. [25] = SH_PFC_PIN_NONE,
  2877. [26] = SH_PFC_PIN_NONE,
  2878. [27] = SH_PFC_PIN_NONE,
  2879. [28] = SH_PFC_PIN_NONE,
  2880. [29] = SH_PFC_PIN_NONE,
  2881. [30] = SH_PFC_PIN_NONE,
  2882. [31] = SH_PFC_PIN_NONE,
  2883. } },
  2884. { PINMUX_BIAS_REG("PUPR10", 0xe6060128, "N/A", 0) {
  2885. [ 0] = RCAR_GP_PIN(10, 0), /* HSCK0 */
  2886. [ 1] = RCAR_GP_PIN(10, 1), /* HCTS0# */
  2887. [ 2] = RCAR_GP_PIN(10, 2), /* HRTS0# */
  2888. [ 3] = RCAR_GP_PIN(10, 3), /* HTX0 */
  2889. [ 4] = RCAR_GP_PIN(10, 4), /* HRX0 */
  2890. [ 5] = RCAR_GP_PIN(10, 5), /* HSCK1 */
  2891. [ 6] = RCAR_GP_PIN(10, 6), /* HRTS1# */
  2892. [ 7] = RCAR_GP_PIN(10, 7), /* HCTS1# */
  2893. [ 8] = RCAR_GP_PIN(10, 8), /* HTX1 */
  2894. [ 9] = RCAR_GP_PIN(10, 9), /* HRX1 */
  2895. [10] = RCAR_GP_PIN(10, 10), /* SCK0 */
  2896. [11] = RCAR_GP_PIN(10, 11), /* CTS0# */
  2897. [12] = RCAR_GP_PIN(10, 12), /* RTS0# */
  2898. [13] = RCAR_GP_PIN(10, 13), /* TX0 */
  2899. [14] = RCAR_GP_PIN(10, 14), /* RX0 */
  2900. [15] = RCAR_GP_PIN(10, 15), /* SCK1 */
  2901. [16] = RCAR_GP_PIN(10, 16), /* CTS1# */
  2902. [17] = RCAR_GP_PIN(10, 17), /* RTS1# */
  2903. [18] = RCAR_GP_PIN(10, 18), /* TX1 */
  2904. [19] = RCAR_GP_PIN(10, 19), /* RX1 */
  2905. [20] = RCAR_GP_PIN(10, 20), /* SCK2 */
  2906. [21] = RCAR_GP_PIN(10, 21), /* TX2 */
  2907. [22] = RCAR_GP_PIN(10, 22), /* RX2 */
  2908. [23] = RCAR_GP_PIN(10, 23), /* SCK3 */
  2909. [24] = RCAR_GP_PIN(10, 24), /* TX3 */
  2910. [25] = RCAR_GP_PIN(10, 25), /* RX3 */
  2911. [26] = RCAR_GP_PIN(10, 26), /* SCIF_CLK */
  2912. [27] = RCAR_GP_PIN(10, 27), /* CAN0_TX */
  2913. [28] = RCAR_GP_PIN(10, 28), /* CAN0_RX */
  2914. [29] = RCAR_GP_PIN(10, 29), /* CAN_CLK */
  2915. [30] = RCAR_GP_PIN(10, 30), /* CAN1_TX */
  2916. [31] = RCAR_GP_PIN(10, 31), /* CAN1_RX */
  2917. } },
  2918. { PINMUX_BIAS_REG("PUPR11", 0xe606012c, "N/A", 0) {
  2919. [ 0] = RCAR_GP_PIN(11, 0), /* PWM0 */
  2920. [ 1] = RCAR_GP_PIN(11, 1), /* PWM1 */
  2921. [ 2] = RCAR_GP_PIN(11, 2), /* PWM2 */
  2922. [ 3] = RCAR_GP_PIN(11, 3), /* PWM3 */
  2923. [ 4] = RCAR_GP_PIN(11, 4), /* PWM4 */
  2924. [ 5] = RCAR_GP_PIN(11, 5), /* SD0_CLK */
  2925. [ 6] = RCAR_GP_PIN(11, 6), /* SD0_CMD */
  2926. [ 7] = RCAR_GP_PIN(11, 7), /* SD0_DAT0 */
  2927. [ 8] = RCAR_GP_PIN(11, 8), /* SD0_DAT1 */
  2928. [ 9] = RCAR_GP_PIN(11, 9), /* SD0_DAT2 */
  2929. [10] = RCAR_GP_PIN(11, 10), /* SD0_DAT3 */
  2930. [11] = RCAR_GP_PIN(11, 11), /* SD0_CD */
  2931. [12] = RCAR_GP_PIN(11, 12), /* SD0_WP */
  2932. [13] = RCAR_GP_PIN(11, 13), /* SSI_SCK3 */
  2933. [14] = RCAR_GP_PIN(11, 14), /* SSI_WS3 */
  2934. [15] = RCAR_GP_PIN(11, 15), /* SSI_SDATA3 */
  2935. [16] = RCAR_GP_PIN(11, 16), /* SSI_SCK4 */
  2936. [17] = RCAR_GP_PIN(11, 17), /* SSI_WS4 */
  2937. [18] = RCAR_GP_PIN(11, 18), /* SSI_SDATA4 */
  2938. [19] = RCAR_GP_PIN(11, 19), /* AUDIO_CLKOUT */
  2939. [20] = RCAR_GP_PIN(11, 20), /* AUDIO_CLKA */
  2940. [21] = RCAR_GP_PIN(11, 21), /* AUDIO_CLKB */
  2941. [22] = RCAR_GP_PIN(11, 22), /* ADICLK */
  2942. [23] = RCAR_GP_PIN(11, 23), /* ADICS_SAMP */
  2943. [24] = RCAR_GP_PIN(11, 24), /* ADIDATA */
  2944. [25] = RCAR_GP_PIN(11, 25), /* ADICHS0 */
  2945. [26] = RCAR_GP_PIN(11, 26), /* ADICHS1 */
  2946. [27] = RCAR_GP_PIN(11, 27), /* ADICHS2 */
  2947. [28] = RCAR_GP_PIN(11, 28), /* AVS1 */
  2948. [29] = RCAR_GP_PIN(11, 29), /* AVS2 */
  2949. [30] = SH_PFC_PIN_NONE,
  2950. [31] = SH_PFC_PIN_NONE,
  2951. } },
  2952. { PINMUX_BIAS_REG("PUPR12", 0xe6060130, "N/A", 0) {
  2953. /* PUPR12 pull-up pins */
  2954. [ 0] = PIN_DU0_DOTCLKIN, /* DU0_DOTCLKIN */
  2955. [ 1] = PIN_DU0_DOTCLKOUT, /* DU0_DOTCLKOUT */
  2956. [ 2] = PIN_DU1_DOTCLKIN, /* DU1_DOTCLKIN */
  2957. [ 3] = PIN_DU1_DOTCLKOUT, /* DU1_DOTCLKOUT */
  2958. [ 4] = PIN_TRST_N, /* TRST# */
  2959. [ 5] = PIN_TCK, /* TCK */
  2960. [ 6] = PIN_TMS, /* TMS */
  2961. [ 7] = PIN_TDI, /* TDI */
  2962. [ 8] = SH_PFC_PIN_NONE,
  2963. [ 9] = SH_PFC_PIN_NONE,
  2964. [10] = SH_PFC_PIN_NONE,
  2965. [11] = SH_PFC_PIN_NONE,
  2966. [12] = SH_PFC_PIN_NONE,
  2967. [13] = SH_PFC_PIN_NONE,
  2968. [14] = SH_PFC_PIN_NONE,
  2969. [15] = SH_PFC_PIN_NONE,
  2970. [16] = SH_PFC_PIN_NONE,
  2971. [17] = SH_PFC_PIN_NONE,
  2972. [18] = SH_PFC_PIN_NONE,
  2973. [19] = SH_PFC_PIN_NONE,
  2974. [20] = SH_PFC_PIN_NONE,
  2975. [21] = SH_PFC_PIN_NONE,
  2976. [22] = SH_PFC_PIN_NONE,
  2977. [23] = SH_PFC_PIN_NONE,
  2978. [24] = SH_PFC_PIN_NONE,
  2979. [25] = SH_PFC_PIN_NONE,
  2980. [26] = SH_PFC_PIN_NONE,
  2981. [27] = SH_PFC_PIN_NONE,
  2982. [28] = SH_PFC_PIN_NONE,
  2983. [29] = SH_PFC_PIN_NONE,
  2984. [30] = SH_PFC_PIN_NONE,
  2985. [31] = SH_PFC_PIN_NONE,
  2986. } },
  2987. { PINMUX_BIAS_REG("N/A", 0, "PUPR12", 0xe6060130) {
  2988. /* PUPR12 pull-down pins */
  2989. [ 0] = SH_PFC_PIN_NONE,
  2990. [ 1] = SH_PFC_PIN_NONE,
  2991. [ 2] = SH_PFC_PIN_NONE,
  2992. [ 3] = SH_PFC_PIN_NONE,
  2993. [ 4] = SH_PFC_PIN_NONE,
  2994. [ 5] = SH_PFC_PIN_NONE,
  2995. [ 6] = SH_PFC_PIN_NONE,
  2996. [ 7] = SH_PFC_PIN_NONE,
  2997. [ 8] = PIN_EDBGREQ, /* EDBGREQ */
  2998. [ 9] = SH_PFC_PIN_NONE,
  2999. [10] = SH_PFC_PIN_NONE,
  3000. [11] = SH_PFC_PIN_NONE,
  3001. [12] = SH_PFC_PIN_NONE,
  3002. [13] = SH_PFC_PIN_NONE,
  3003. [14] = SH_PFC_PIN_NONE,
  3004. [15] = SH_PFC_PIN_NONE,
  3005. [16] = SH_PFC_PIN_NONE,
  3006. [17] = SH_PFC_PIN_NONE,
  3007. [18] = SH_PFC_PIN_NONE,
  3008. [19] = SH_PFC_PIN_NONE,
  3009. [20] = SH_PFC_PIN_NONE,
  3010. [21] = SH_PFC_PIN_NONE,
  3011. [22] = SH_PFC_PIN_NONE,
  3012. [23] = SH_PFC_PIN_NONE,
  3013. [24] = SH_PFC_PIN_NONE,
  3014. [25] = SH_PFC_PIN_NONE,
  3015. [26] = SH_PFC_PIN_NONE,
  3016. [27] = SH_PFC_PIN_NONE,
  3017. [28] = SH_PFC_PIN_NONE,
  3018. [29] = SH_PFC_PIN_NONE,
  3019. [30] = SH_PFC_PIN_NONE,
  3020. [31] = SH_PFC_PIN_NONE,
  3021. } },
  3022. { /* sentinel */ }
  3023. };
  3024. static const struct sh_pfc_soc_operations r8a7792_pfc_ops = {
  3025. .get_bias = rcar_pinmux_get_bias,
  3026. .set_bias = rcar_pinmux_set_bias,
  3027. };
  3028. const struct sh_pfc_soc_info r8a7792_pinmux_info = {
  3029. .name = "r8a77920_pfc",
  3030. .ops = &r8a7792_pfc_ops,
  3031. .unlock_reg = 0xe6060000, /* PMMR */
  3032. .function = { PINMUX_FUNCTION_BEGIN, PINMUX_FUNCTION_END },
  3033. .pins = pinmux_pins,
  3034. .nr_pins = ARRAY_SIZE(pinmux_pins),
  3035. .groups = pinmux_groups,
  3036. .nr_groups = ARRAY_SIZE(pinmux_groups),
  3037. .functions = pinmux_functions,
  3038. .nr_functions = ARRAY_SIZE(pinmux_functions),
  3039. .cfg_regs = pinmux_config_regs,
  3040. .bias_regs = pinmux_bias_regs,
  3041. .pinmux_data = pinmux_data,
  3042. .pinmux_data_size = ARRAY_SIZE(pinmux_data),
  3043. };