k3-am654-ddrss.c 31 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Texas Instruments' AM654 DDRSS driver
  4. *
  5. * Copyright (C) 2018 Texas Instruments Incorporated - http://www.ti.com/
  6. * Lokesh Vutla <lokeshvutla@ti.com>
  7. */
  8. #include <common.h>
  9. #include <clk.h>
  10. #include <dm.h>
  11. #include <log.h>
  12. #include <ram.h>
  13. #include <asm/io.h>
  14. #include <power-domain.h>
  15. #include <dm/device_compat.h>
  16. #include <power/regulator.h>
  17. #include "k3-am654-ddrss.h"
  18. void sdelay(unsigned long loops);
  19. u32 wait_on_value(u32 read_bit_mask, u32 match_value, void *read_addr,
  20. u32 bound);
  21. #define LDELAY 10000
  22. /* DDRSS PHY configuration register fixed values */
  23. #define DDRSS_DDRPHY_RANKIDR_RANK0 0
  24. /**
  25. * struct am654_ddrss_desc - Description of ddrss integration.
  26. * @dev: DDRSS device pointer
  27. * @ddrss_ss_cfg: DDRSS wrapper logic region base address
  28. * @ddrss_ctl_cfg: DDRSS controller region base address
  29. * @ddrss_phy_cfg: DDRSS PHY region base address
  30. * @ddrss_clk: DDRSS clock description
  31. * @vtt_supply: VTT Supply regulator
  32. * @ddrss_pwrdmn: DDRSS power domain description
  33. * @params: SDRAM configuration parameters
  34. */
  35. struct am654_ddrss_desc {
  36. struct udevice *dev;
  37. void __iomem *ddrss_ss_cfg;
  38. void __iomem *ddrss_ctl_cfg;
  39. void __iomem *ddrss_phy_cfg;
  40. struct clk ddrss_clk;
  41. struct udevice *vtt_supply;
  42. struct power_domain ddrcfg_pwrdmn;
  43. struct power_domain ddrdata_pwrdmn;
  44. struct ddrss_params params;
  45. };
  46. static inline u32 ddrss_readl(void __iomem *addr, unsigned int offset)
  47. {
  48. return readl(addr + offset);
  49. }
  50. static inline void ddrss_writel(void __iomem *addr, unsigned int offset,
  51. u32 data)
  52. {
  53. debug("%s: addr = 0x%p, value = 0x%x\n", __func__, addr + offset, data);
  54. writel(data, addr + offset);
  55. }
  56. #define ddrss_ctl_writel(off, val) ddrss_writel(ddrss->ddrss_ctl_cfg, off, val)
  57. #define ddrss_ctl_readl(off) ddrss_readl(ddrss->ddrss_ctl_cfg, off)
  58. static inline u32 am654_ddrss_get_type(struct am654_ddrss_desc *ddrss)
  59. {
  60. return ddrss_ctl_readl(DDRSS_DDRCTL_MSTR) & MSTR_DDR_TYPE_MASK;
  61. }
  62. /**
  63. * am654_ddrss_dram_wait_for_init_complete() - Wait for init to complete
  64. *
  65. * After detecting the DDR type this function will pause until the
  66. * initialization is complete. Each DDR type has mask of multiple bits.
  67. * The size of the field depends on the DDR Type. If the initialization
  68. * does not complete and error will be returned and will cause the boot to halt.
  69. *
  70. */
  71. static int am654_ddrss_dram_wait_for_init_complt(struct am654_ddrss_desc *ddrss)
  72. {
  73. u32 val, mask;
  74. val = am654_ddrss_get_type(ddrss);
  75. switch (val) {
  76. case DDR_TYPE_LPDDR4:
  77. case DDR_TYPE_DDR4:
  78. mask = DDR4_STAT_MODE_MASK;
  79. break;
  80. case DDR_TYPE_DDR3:
  81. mask = DDR3_STAT_MODE_MASK;
  82. break;
  83. default:
  84. printf("Unsupported DDR type 0x%x\n", val);
  85. return -EINVAL;
  86. }
  87. if (!wait_on_value(mask, DDR_MODE_NORMAL,
  88. ddrss->ddrss_ctl_cfg + DDRSS_DDRCTL_STAT, LDELAY))
  89. return -ETIMEDOUT;
  90. return 0;
  91. }
  92. /**
  93. * am654_ddrss_ctrl_configuration() - Configure Controller specific registers
  94. * @dev: corresponding ddrss device
  95. */
  96. static void am654_ddrss_ctrl_configuration(struct am654_ddrss_desc *ddrss)
  97. {
  98. struct ddrss_ddrctl_timing_params *tmg = &ddrss->params.ctl_timing;
  99. struct ddrss_ddrctl_reg_params *reg = &ddrss->params.ctl_reg;
  100. struct ddrss_ddrctl_ecc_params *ecc = &ddrss->params.ctl_ecc;
  101. struct ddrss_ddrctl_crc_params *crc = &ddrss->params.ctl_crc;
  102. struct ddrss_ddrctl_map_params *map = &ddrss->params.ctl_map;
  103. u32 val;
  104. debug("%s: DDR controller register configuration started\n", __func__);
  105. ddrss_ctl_writel(DDRSS_DDRCTL_MSTR, reg->ddrctl_mstr);
  106. ddrss_ctl_writel(DDRSS_DDRCTL_RFSHCTL0, reg->ddrctl_rfshctl0);
  107. ddrss_ctl_writel(DDRSS_DDRCTL_RFSHTMG, reg->ddrctl_rfshtmg);
  108. ddrss_ctl_writel(DDRSS_DDRCTL_ECCCFG0, ecc->ddrctl_ecccfg0);
  109. ddrss_ctl_writel(DDRSS_DDRCTL_CRCPARCTL0, crc->ddrctl_crcparctl0);
  110. ddrss_ctl_writel(DDRSS_DDRCTL_CRCPARCTL1, crc->ddrctl_crcparctl1);
  111. ddrss_ctl_writel(DDRSS_DDRCTL_CRCPARCTL2, crc->ddrctl_crcparctl2);
  112. ddrss_ctl_writel(DDRSS_DDRCTL_INIT0, reg->ddrctl_init0);
  113. ddrss_ctl_writel(DDRSS_DDRCTL_INIT1, reg->ddrctl_init1);
  114. ddrss_ctl_writel(DDRSS_DDRCTL_INIT3, reg->ddrctl_init3);
  115. ddrss_ctl_writel(DDRSS_DDRCTL_INIT4, reg->ddrctl_init4);
  116. ddrss_ctl_writel(DDRSS_DDRCTL_INIT5, reg->ddrctl_init5);
  117. ddrss_ctl_writel(DDRSS_DDRCTL_INIT6, reg->ddrctl_init6);
  118. ddrss_ctl_writel(DDRSS_DDRCTL_INIT7, reg->ddrctl_init7);
  119. ddrss_ctl_writel(DDRSS_DDRCTL_DRAMTMG0, tmg->ddrctl_dramtmg0);
  120. ddrss_ctl_writel(DDRSS_DDRCTL_DRAMTMG1, tmg->ddrctl_dramtmg1);
  121. ddrss_ctl_writel(DDRSS_DDRCTL_DRAMTMG2, tmg->ddrctl_dramtmg2);
  122. ddrss_ctl_writel(DDRSS_DDRCTL_DRAMTMG3, tmg->ddrctl_dramtmg3);
  123. ddrss_ctl_writel(DDRSS_DDRCTL_DRAMTMG4, tmg->ddrctl_dramtmg4);
  124. ddrss_ctl_writel(DDRSS_DDRCTL_DRAMTMG5, tmg->ddrctl_dramtmg5);
  125. ddrss_ctl_writel(DDRSS_DDRCTL_DRAMTMG8, tmg->ddrctl_dramtmg8);
  126. ddrss_ctl_writel(DDRSS_DDRCTL_DRAMTMG9, tmg->ddrctl_dramtmg9);
  127. ddrss_ctl_writel(DDRSS_DDRCTL_DRAMTMG11, tmg->ddrctl_dramtmg11);
  128. ddrss_ctl_writel(DDRSS_DDRCTL_DRAMTMG12, tmg->ddrctl_dramtmg12);
  129. ddrss_ctl_writel(DDRSS_DDRCTL_DRAMTMG13, tmg->ddrctl_dramtmg13);
  130. ddrss_ctl_writel(DDRSS_DDRCTL_DRAMTMG14, tmg->ddrctl_dramtmg14);
  131. ddrss_ctl_writel(DDRSS_DDRCTL_DRAMTMG15, tmg->ddrctl_dramtmg15);
  132. ddrss_ctl_writel(DDRSS_DDRCTL_DRAMTMG17, tmg->ddrctl_dramtmg17);
  133. ddrss_ctl_writel(DDRSS_DDRCTL_ZQCTL0, reg->ddrctl_zqctl0);
  134. ddrss_ctl_writel(DDRSS_DDRCTL_ZQCTL1, reg->ddrctl_zqctl1);
  135. ddrss_ctl_writel(DDRSS_DDRCTL_DFITMG0, reg->ddrctl_dfitmg0);
  136. ddrss_ctl_writel(DDRSS_DDRCTL_DFITMG1, reg->ddrctl_dfitmg1);
  137. ddrss_ctl_writel(DDRSS_DDRCTL_DFITMG2, reg->ddrctl_dfitmg2);
  138. ddrss_ctl_writel(DDRSS_DDRCTL_DFIMISC, reg->ddrctl_dfimisc);
  139. ddrss_ctl_writel(DDRSS_DDRCTL_ADDRMAP0, map->ddrctl_addrmap0);
  140. ddrss_ctl_writel(DDRSS_DDRCTL_ADDRMAP1, map->ddrctl_addrmap1);
  141. ddrss_ctl_writel(DDRSS_DDRCTL_ADDRMAP2, map->ddrctl_addrmap2);
  142. ddrss_ctl_writel(DDRSS_DDRCTL_ADDRMAP3, map->ddrctl_addrmap3);
  143. ddrss_ctl_writel(DDRSS_DDRCTL_ADDRMAP4, map->ddrctl_addrmap4);
  144. ddrss_ctl_writel(DDRSS_DDRCTL_ADDRMAP5, map->ddrctl_addrmap5);
  145. ddrss_ctl_writel(DDRSS_DDRCTL_ADDRMAP6, map->ddrctl_addrmap6);
  146. ddrss_ctl_writel(DDRSS_DDRCTL_ADDRMAP7, map->ddrctl_addrmap7);
  147. ddrss_ctl_writel(DDRSS_DDRCTL_ADDRMAP8, map->ddrctl_addrmap8);
  148. ddrss_ctl_writel(DDRSS_DDRCTL_ADDRMAP9, map->ddrctl_addrmap9);
  149. ddrss_ctl_writel(DDRSS_DDRCTL_ADDRMAP10, map->ddrctl_addrmap10);
  150. ddrss_ctl_writel(DDRSS_DDRCTL_ADDRMAP11, map->ddrctl_addrmap11);
  151. ddrss_ctl_writel(DDRSS_DDRCTL_ODTCFG, reg->ddrctl_odtcfg);
  152. ddrss_ctl_writel(DDRSS_DDRCTL_ODTMAP, reg->ddrctl_odtmap);
  153. /* Disable refreshes */
  154. val = ddrss_ctl_readl(DDRSS_DDRCTL_RFSHCTL3);
  155. val |= 0x01;
  156. ddrss_ctl_writel(DDRSS_DDRCTL_RFSHCTL3, val);
  157. debug("%s: DDR controller configuration completed\n", __func__);
  158. }
  159. #define ddrss_phy_writel(off, val) \
  160. do { \
  161. ddrss_writel(ddrss->ddrss_phy_cfg, off, val); \
  162. sdelay(10); /* Delay at least 20 clock cycles */ \
  163. } while (0)
  164. #define ddrss_phy_readl(off) \
  165. ({ \
  166. u32 val = ddrss_readl(ddrss->ddrss_phy_cfg, off); \
  167. sdelay(10); /* Delay at least 20 clock cycles */ \
  168. val; \
  169. })
  170. /**
  171. * am654_ddrss_phy_configuration() - Configure PHY specific registers
  172. * @ddrss: corresponding ddrss device
  173. */
  174. static void am654_ddrss_phy_configuration(struct am654_ddrss_desc *ddrss)
  175. {
  176. struct ddrss_ddrphy_ioctl_params *ioctl = &ddrss->params.phy_ioctl;
  177. struct ddrss_ddrphy_timing_params *tmg = &ddrss->params.phy_timing;
  178. struct ddrss_ddrphy_ctrl_params *ctrl = &ddrss->params.phy_ctrl;
  179. struct ddrss_ddrphy_cfg_params *cfg = &ddrss->params.phy_cfg;
  180. struct ddrss_ddrphy_zq_params *zq = &ddrss->params.phy_zq;
  181. debug("%s: DDR phy register configuration started\n", __func__);
  182. ddrss_phy_writel(DDRSS_DDRPHY_PGCR0, cfg->ddrphy_pgcr0);
  183. ddrss_phy_writel(DDRSS_DDRPHY_PGCR1, cfg->ddrphy_pgcr1);
  184. ddrss_phy_writel(DDRSS_DDRPHY_PGCR2, cfg->ddrphy_pgcr2);
  185. ddrss_phy_writel(DDRSS_DDRPHY_PGCR3, cfg->ddrphy_pgcr3);
  186. ddrss_phy_writel(DDRSS_DDRPHY_PGCR6, cfg->ddrphy_pgcr6);
  187. ddrss_phy_writel(DDRSS_DDRPHY_PTR2, tmg->ddrphy_ptr2);
  188. ddrss_phy_writel(DDRSS_DDRPHY_PTR3, tmg->ddrphy_ptr3);
  189. ddrss_phy_writel(DDRSS_DDRPHY_PTR4, tmg->ddrphy_ptr4);
  190. ddrss_phy_writel(DDRSS_DDRPHY_PTR5, tmg->ddrphy_ptr5);
  191. ddrss_phy_writel(DDRSS_DDRPHY_PTR6, tmg->ddrphy_ptr6);
  192. ddrss_phy_writel(DDRSS_DDRPHY_PLLCR0, ctrl->ddrphy_pllcr0);
  193. ddrss_phy_writel(DDRSS_DDRPHY_DXCCR, cfg->ddrphy_dxccr);
  194. ddrss_phy_writel(DDRSS_DDRPHY_DSGCR, cfg->ddrphy_dsgcr);
  195. ddrss_phy_writel(DDRSS_DDRPHY_DCR, cfg->ddrphy_dcr);
  196. ddrss_phy_writel(DDRSS_DDRPHY_DTPR0, tmg->ddrphy_dtpr0);
  197. ddrss_phy_writel(DDRSS_DDRPHY_DTPR1, tmg->ddrphy_dtpr1);
  198. ddrss_phy_writel(DDRSS_DDRPHY_DTPR2, tmg->ddrphy_dtpr2);
  199. ddrss_phy_writel(DDRSS_DDRPHY_DTPR3, tmg->ddrphy_dtpr3);
  200. ddrss_phy_writel(DDRSS_DDRPHY_DTPR4, tmg->ddrphy_dtpr4);
  201. ddrss_phy_writel(DDRSS_DDRPHY_DTPR5, tmg->ddrphy_dtpr5);
  202. ddrss_phy_writel(DDRSS_DDRPHY_DTPR6, tmg->ddrphy_dtpr6);
  203. ddrss_phy_writel(DDRSS_DDRPHY_ZQCR, zq->ddrphy_zqcr);
  204. ddrss_phy_writel(DDRSS_DDRPHY_ZQ0PR0, zq->ddrphy_zq0pr0);
  205. ddrss_phy_writel(DDRSS_DDRPHY_ZQ1PR0, zq->ddrphy_zq1pr0);
  206. ddrss_phy_writel(DDRSS_DDRPHY_MR0, ctrl->ddrphy_mr0);
  207. ddrss_phy_writel(DDRSS_DDRPHY_MR1, ctrl->ddrphy_mr1);
  208. ddrss_phy_writel(DDRSS_DDRPHY_MR2, ctrl->ddrphy_mr2);
  209. ddrss_phy_writel(DDRSS_DDRPHY_MR3, ctrl->ddrphy_mr3);
  210. ddrss_phy_writel(DDRSS_DDRPHY_MR4, ctrl->ddrphy_mr4);
  211. ddrss_phy_writel(DDRSS_DDRPHY_MR5, ctrl->ddrphy_mr5);
  212. ddrss_phy_writel(DDRSS_DDRPHY_MR6, ctrl->ddrphy_mr6);
  213. ddrss_phy_writel(DDRSS_DDRPHY_MR11, ctrl->ddrphy_mr11);
  214. ddrss_phy_writel(DDRSS_DDRPHY_MR12, ctrl->ddrphy_mr12);
  215. ddrss_phy_writel(DDRSS_DDRPHY_MR13, ctrl->ddrphy_mr13);
  216. ddrss_phy_writel(DDRSS_DDRPHY_MR14, ctrl->ddrphy_mr14);
  217. ddrss_phy_writel(DDRSS_DDRPHY_MR22, ctrl->ddrphy_mr22);
  218. ddrss_phy_writel(DDRSS_DDRPHY_VTCR0, ctrl->ddrphy_vtcr0);
  219. ddrss_phy_writel(DDRSS_DDRPHY_DX8SL0PLLCR0, cfg->ddrphy_dx8sl0pllcr0);
  220. ddrss_phy_writel(DDRSS_DDRPHY_DX8SL1PLLCR0, cfg->ddrphy_dx8sl1pllcr0);
  221. ddrss_phy_writel(DDRSS_DDRPHY_DX8SL2PLLCR0, cfg->ddrphy_dx8sl2pllcr0);
  222. ddrss_phy_writel(DDRSS_DDRPHY_DTCR0, ctrl->ddrphy_dtcr0);
  223. ddrss_phy_writel(DDRSS_DDRPHY_DTCR1, ctrl->ddrphy_dtcr1);
  224. ddrss_phy_writel(DDRSS_DDRPHY_ACIOCR0, ioctl->ddrphy_aciocr0);
  225. ddrss_phy_writel(DDRSS_DDRPHY_ACIOCR3, ioctl->ddrphy_aciocr3);
  226. ddrss_phy_writel(DDRSS_DDRPHY_ACIOCR5, ioctl->ddrphy_aciocr5);
  227. ddrss_phy_writel(DDRSS_DDRPHY_IOVCR0, ioctl->ddrphy_iovcr0);
  228. ddrss_phy_writel(DDRSS_DDRPHY_DX2GCR0, cfg->ddrphy_dx2gcr0);
  229. ddrss_phy_writel(DDRSS_DDRPHY_DX2GCR1, cfg->ddrphy_dx2gcr1);
  230. ddrss_phy_writel(DDRSS_DDRPHY_DX2GCR2, cfg->ddrphy_dx2gcr2);
  231. ddrss_phy_writel(DDRSS_DDRPHY_DX2GCR3, cfg->ddrphy_dx2gcr3);
  232. ddrss_phy_writel(DDRSS_DDRPHY_DX3GCR0, cfg->ddrphy_dx3gcr0);
  233. ddrss_phy_writel(DDRSS_DDRPHY_DX3GCR1, cfg->ddrphy_dx3gcr1);
  234. ddrss_phy_writel(DDRSS_DDRPHY_DX3GCR2, cfg->ddrphy_dx3gcr2);
  235. ddrss_phy_writel(DDRSS_DDRPHY_DX3GCR3, cfg->ddrphy_dx3gcr3);
  236. ddrss_phy_writel(DDRSS_DDRPHY_DX4GCR0, cfg->ddrphy_dx4gcr0);
  237. ddrss_phy_writel(DDRSS_DDRPHY_DX4GCR1, cfg->ddrphy_dx4gcr1);
  238. ddrss_phy_writel(DDRSS_DDRPHY_DX4GCR2, cfg->ddrphy_dx4gcr2);
  239. ddrss_phy_writel(DDRSS_DDRPHY_DX4GCR3, cfg->ddrphy_dx4gcr3);
  240. ddrss_phy_writel(DDRSS_DDRPHY_DX0GCR4, cfg->ddrphy_dx0gcr4);
  241. ddrss_phy_writel(DDRSS_DDRPHY_DX1GCR4, cfg->ddrphy_dx1gcr4);
  242. ddrss_phy_writel(DDRSS_DDRPHY_DX2GCR4, cfg->ddrphy_dx2gcr4);
  243. ddrss_phy_writel(DDRSS_DDRPHY_DX3GCR4, cfg->ddrphy_dx3gcr4);
  244. ddrss_phy_writel(DDRSS_DDRPHY_PGCR5, cfg->ddrphy_pgcr5);
  245. ddrss_phy_writel(DDRSS_DDRPHY_DX0GCR5, cfg->ddrphy_dx0gcr5);
  246. ddrss_phy_writel(DDRSS_DDRPHY_DX1GCR5, cfg->ddrphy_dx1gcr5);
  247. ddrss_phy_writel(DDRSS_DDRPHY_DX2GCR5, cfg->ddrphy_dx2gcr5);
  248. ddrss_phy_writel(DDRSS_DDRPHY_DX3GCR5, cfg->ddrphy_dx3gcr5);
  249. ddrss_phy_writel(DDRSS_DDRPHY_RANKIDR, DDRSS_DDRPHY_RANKIDR_RANK0);
  250. ddrss_phy_writel(DDRSS_DDRPHY_DX0GTR0, cfg->ddrphy_dx0gtr0);
  251. ddrss_phy_writel(DDRSS_DDRPHY_DX1GTR0, cfg->ddrphy_dx1gtr0);
  252. ddrss_phy_writel(DDRSS_DDRPHY_DX2GTR0, cfg->ddrphy_dx2gtr0);
  253. ddrss_phy_writel(DDRSS_DDRPHY_DX3GTR0, cfg->ddrphy_dx3gtr0);
  254. ddrss_phy_writel(DDRSS_DDRPHY_ODTCR, cfg->ddrphy_odtcr);
  255. ddrss_phy_writel(DDRSS_DDRPHY_DX8SL0IOCR, cfg->ddrphy_dx8sl0iocr);
  256. ddrss_phy_writel(DDRSS_DDRPHY_DX8SL1IOCR, cfg->ddrphy_dx8sl1iocr);
  257. ddrss_phy_writel(DDRSS_DDRPHY_DX8SL2IOCR, cfg->ddrphy_dx8sl2iocr);
  258. ddrss_phy_writel(DDRSS_DDRPHY_DX8SL0DXCTL2, cfg->ddrphy_dx8sl0dxctl2);
  259. ddrss_phy_writel(DDRSS_DDRPHY_DX8SL1DXCTL2, cfg->ddrphy_dx8sl1dxctl2);
  260. ddrss_phy_writel(DDRSS_DDRPHY_DX8SL2DXCTL2, cfg->ddrphy_dx8sl2dxctl2);
  261. ddrss_phy_writel(DDRSS_DDRPHY_DX8SL0DQSCTL, cfg->ddrphy_dx8sl0dqsctl);
  262. ddrss_phy_writel(DDRSS_DDRPHY_DX8SL1DQSCTL, cfg->ddrphy_dx8sl1dqsctl);
  263. ddrss_phy_writel(DDRSS_DDRPHY_DX8SL2DQSCTL, cfg->ddrphy_dx8sl2dqsctl);
  264. debug("%s: DDR phy register configuration completed\n", __func__);
  265. }
  266. static int __phy_builtin_init_routine(struct am654_ddrss_desc *ddrss,
  267. u32 init_value, u32 sts_mask,
  268. u32 err_mask)
  269. {
  270. int ret;
  271. ddrss_phy_writel(DDRSS_DDRPHY_PIR, init_value | PIR_INIT_MASK);
  272. sdelay(5); /* Delay at least 10 clock cycles */
  273. if (!wait_on_value(sts_mask, sts_mask,
  274. ddrss->ddrss_phy_cfg + DDRSS_DDRPHY_PGSR0, LDELAY))
  275. return -ETIMEDOUT;
  276. sdelay(16); /* Delay at least 32 clock cycles */
  277. ret = ddrss_phy_readl(DDRSS_DDRPHY_PGSR0);
  278. debug("%s: PGSR0 val = 0x%x\n", __func__, ret);
  279. if (ret & err_mask)
  280. return -EINVAL;
  281. return 0;
  282. }
  283. int write_leveling(struct am654_ddrss_desc *ddrss)
  284. {
  285. int ret;
  286. debug("%s: Write leveling started\n", __func__);
  287. ret = __phy_builtin_init_routine(ddrss, PIR_WL_MASK, PGSR0_WLDONE_MASK,
  288. PGSR0_WLERR_MASK);
  289. if (ret) {
  290. if (ret == -ETIMEDOUT)
  291. printf("%s: ERROR: Write leveling timedout\n",
  292. __func__);
  293. else
  294. printf("%s:ERROR: Write leveling failed\n", __func__);
  295. return ret;
  296. }
  297. debug("%s: Write leveling completed\n", __func__);
  298. return 0;
  299. }
  300. int read_dqs_training(struct am654_ddrss_desc *ddrss)
  301. {
  302. int ret;
  303. debug("%s: Read DQS training started\n", __func__);
  304. ret = __phy_builtin_init_routine(ddrss, PIR_QSGATE_MASK,
  305. PGSR0_QSGDONE_MASK, PGSR0_QSGERR_MASK);
  306. if (ret) {
  307. if (ret == -ETIMEDOUT)
  308. printf("%s: ERROR: Read DQS timedout\n", __func__);
  309. else
  310. printf("%s:ERROR: Read DQS Gate training failed\n",
  311. __func__);
  312. return ret;
  313. }
  314. debug("%s: Read DQS training completed\n", __func__);
  315. return 0;
  316. }
  317. int dqs2dq_training(struct am654_ddrss_desc *ddrss)
  318. {
  319. int ret;
  320. debug("%s: DQS2DQ training started\n", __func__);
  321. ret = __phy_builtin_init_routine(ddrss, PIR_DQS2DQ_MASK,
  322. PGSR0_DQS2DQDONE_MASK,
  323. PGSR0_DQS2DQERR_MASK);
  324. if (ret) {
  325. if (ret == -ETIMEDOUT)
  326. printf("%s: ERROR: DQS2DQ training timedout\n",
  327. __func__);
  328. else
  329. printf("%s:ERROR: DQS2DQ training failed\n",
  330. __func__);
  331. return ret;
  332. }
  333. debug("%s: DQS2DQ training completed\n", __func__);
  334. return 0;
  335. }
  336. int write_leveling_adjustment(struct am654_ddrss_desc *ddrss)
  337. {
  338. int ret;
  339. debug("%s: Write Leveling adjustment\n", __func__);
  340. ret = __phy_builtin_init_routine(ddrss, PIR_WLADJ_MASK,
  341. PGSR0_WLADONE_MASK, PGSR0_WLAERR_MASK);
  342. if (ret) {
  343. if (ret == -ETIMEDOUT)
  344. printf("%s:ERROR: Write Leveling adjustment timedout\n",
  345. __func__);
  346. else
  347. printf("%s: ERROR: Write Leveling adjustment failed\n",
  348. __func__);
  349. return ret;
  350. }
  351. return 0;
  352. }
  353. int rest_training(struct am654_ddrss_desc *ddrss)
  354. {
  355. int ret;
  356. debug("%s: Rest of the training started\n", __func__);
  357. debug("%s: Read Deskew adjustment\n", __func__);
  358. ret = __phy_builtin_init_routine(ddrss, PIR_RDDSKW_MASK,
  359. PGSR0_RDDONE_MASK, PGSR0_RDERR_MASK);
  360. if (ret) {
  361. if (ret == -ETIMEDOUT)
  362. printf("%s: ERROR: Read Deskew timedout\n", __func__);
  363. else
  364. printf("%s: ERROR: Read Deskew failed\n", __func__);
  365. return ret;
  366. }
  367. debug("%s: Write Deskew adjustment\n", __func__);
  368. ret = __phy_builtin_init_routine(ddrss, PIR_WRDSKW_MASK,
  369. PGSR0_WDDONE_MASK, PGSR0_WDERR_MASK);
  370. if (ret) {
  371. if (ret == -ETIMEDOUT)
  372. printf("%s: ERROR: Write Deskew timedout\n", __func__);
  373. else
  374. printf("%s: ERROR: Write Deskew failed\n", __func__);
  375. return ret;
  376. }
  377. debug("%s: Read Eye training\n", __func__);
  378. ret = __phy_builtin_init_routine(ddrss, PIR_RDEYE_MASK,
  379. PGSR0_REDONE_MASK, PGSR0_REERR_MASK);
  380. if (ret) {
  381. if (ret == -ETIMEDOUT)
  382. printf("%s: ERROR: Read Eye training timedout\n",
  383. __func__);
  384. else
  385. printf("%s: ERROR: Read Eye training failed\n",
  386. __func__);
  387. return ret;
  388. }
  389. debug("%s: Write Eye training\n", __func__);
  390. ret = __phy_builtin_init_routine(ddrss, PIR_WREYE_MASK,
  391. PGSR0_WEDONE_MASK, PGSR0_WEERR_MASK);
  392. if (ret) {
  393. if (ret == -ETIMEDOUT)
  394. printf("%s: ERROR: Write Eye training timedout\n",
  395. __func__);
  396. else
  397. printf("%s: ERROR: Write Eye training failed\n",
  398. __func__);
  399. return ret;
  400. }
  401. return 0;
  402. }
  403. int VREF_training(struct am654_ddrss_desc *ddrss)
  404. {
  405. int ret;
  406. debug("%s: VREF training\n", __func__);
  407. ret = __phy_builtin_init_routine(ddrss, PIR_VREF_MASK, PGSR0_VDONE_MASK,
  408. PGSR0_VERR_MASK);
  409. if (ret) {
  410. if (ret == -ETIMEDOUT)
  411. printf("%s: ERROR: VREF training timedout\n", __func__);
  412. else
  413. printf("%s: ERROR: VREF training failed\n", __func__);
  414. return ret;
  415. }
  416. return 0;
  417. }
  418. int enable_dqs_pd(struct am654_ddrss_desc *ddrss)
  419. {
  420. u32 val;
  421. val = ddrss_phy_readl(DDRSS_DDRPHY_DX8SL0DQSCTL);
  422. val &= ~0xFF;
  423. val |= 0xF7;
  424. ddrss_phy_writel(DDRSS_DDRPHY_DX8SL0DQSCTL, val);
  425. val = ddrss_phy_readl(DDRSS_DDRPHY_DX8SL1DQSCTL);
  426. val &= ~0xFF;
  427. val |= 0xF7;
  428. ddrss_phy_writel(DDRSS_DDRPHY_DX8SL1DQSCTL, val);
  429. val = ddrss_phy_readl(DDRSS_DDRPHY_DX8SL2DQSCTL);
  430. val &= ~0xFF;
  431. val |= 0xF7;
  432. ddrss_phy_writel(DDRSS_DDRPHY_DX8SL2DQSCTL, val);
  433. sdelay(16);
  434. return 0;
  435. }
  436. int disable_dqs_pd(struct am654_ddrss_desc *ddrss)
  437. {
  438. u32 val;
  439. val = ddrss_phy_readl(DDRSS_DDRPHY_DX8SL0DQSCTL);
  440. val &= ~0xFF;
  441. ddrss_phy_writel(DDRSS_DDRPHY_DX8SL0DQSCTL, val);
  442. val = ddrss_phy_readl(DDRSS_DDRPHY_DX8SL1DQSCTL);
  443. val &= ~0xFF;
  444. ddrss_phy_writel(DDRSS_DDRPHY_DX8SL1DQSCTL, val);
  445. val = ddrss_phy_readl(DDRSS_DDRPHY_DX8SL2DQSCTL);
  446. val &= ~0xFF;
  447. ddrss_phy_writel(DDRSS_DDRPHY_DX8SL2DQSCTL, val);
  448. sdelay(16);
  449. return 0;
  450. }
  451. int cleanup_training(struct am654_ddrss_desc *ddrss)
  452. {
  453. u32 val;
  454. u32 dgsl0, dgsl1, dgsl2, dgsl3, rddly, rd2wr_wr2rd;
  455. ddrss_phy_writel(DDRSS_DDRPHY_RANKIDR, 0x00000000);
  456. dgsl0 = (ddrss_phy_readl(DDRSS_DDRPHY_DX0GTR0) & 0x1F) >> 2;
  457. dgsl1 = (ddrss_phy_readl(DDRSS_DDRPHY_DX1GTR0) & 0x1F) >> 2;
  458. dgsl2 = (ddrss_phy_readl(DDRSS_DDRPHY_DX2GTR0) & 0x1F) >> 2;
  459. dgsl3 = (ddrss_phy_readl(DDRSS_DDRPHY_DX3GTR0) & 0x1F) >> 2;
  460. rddly = dgsl0;
  461. if (dgsl1 < rddly)
  462. rddly = dgsl1;
  463. if (dgsl2 < rddly)
  464. rddly = dgsl2;
  465. if (dgsl3 < rddly)
  466. rddly = dgsl3;
  467. rddly += 5;
  468. /* Update rddly based on dgsl values */
  469. val = (ddrss_phy_readl(DDRSS_DDRPHY_DX0GCR0) & ~0xF00000);
  470. val |= (rddly << 20);
  471. ddrss_phy_writel(DDRSS_DDRPHY_DX0GCR0, val);
  472. val = (ddrss_phy_readl(DDRSS_DDRPHY_DX1GCR0) & ~0xF00000);
  473. val |= (rddly << 20);
  474. ddrss_phy_writel(DDRSS_DDRPHY_DX1GCR0, val);
  475. val = (ddrss_phy_readl(DDRSS_DDRPHY_DX2GCR0) & ~0xF00000);
  476. val |= (rddly << 20);
  477. ddrss_phy_writel(DDRSS_DDRPHY_DX2GCR0, val);
  478. val = (ddrss_phy_readl(DDRSS_DDRPHY_DX3GCR0) & ~0xF00000);
  479. val |= (rddly << 20);
  480. ddrss_phy_writel(DDRSS_DDRPHY_DX3GCR0, val);
  481. /*
  482. * Add system latency derived from training back into rd2wr and wr2rd
  483. * rd2wr = RL + BL/2 + 1 + WR_PREAMBLE - WL + max(DXnGTR0.DGSL) / 2
  484. * wr2rd = CWL + PL + BL/2 + tWTR_L + max(DXnGTR0.DGSL) / 2
  485. */
  486. /* Select rank 0 */
  487. ddrss_phy_writel(DDRSS_DDRPHY_RANKIDR, 0x00000000);
  488. dgsl0 = (ddrss_phy_readl(DDRSS_DDRPHY_DX0GTR0) & 0x1F);
  489. dgsl1 = (ddrss_phy_readl(DDRSS_DDRPHY_DX1GTR0) & 0x1F);
  490. dgsl2 = (ddrss_phy_readl(DDRSS_DDRPHY_DX2GTR0) & 0x1F);
  491. dgsl3 = (ddrss_phy_readl(DDRSS_DDRPHY_DX3GTR0) & 0x1F);
  492. /* Find maximum value across all bytes */
  493. rd2wr_wr2rd = dgsl0;
  494. if (dgsl1 > rd2wr_wr2rd)
  495. rd2wr_wr2rd = dgsl1;
  496. if (dgsl2 > rd2wr_wr2rd)
  497. rd2wr_wr2rd = dgsl2;
  498. if (dgsl3 > rd2wr_wr2rd)
  499. rd2wr_wr2rd = dgsl3;
  500. rd2wr_wr2rd >>= 1;
  501. /* Now add in adjustment to DRAMTMG2 bit fields for rd2wr and wr2rd */
  502. /* Clear VSWCTL.sw_done */
  503. ddrss_ctl_writel(DDRSS_DDRCTL_SWCTL,
  504. ddrss_ctl_readl(DDRSS_DDRCTL_SWCTL) & ~0x1);
  505. /* Adjust rd2wr */
  506. ddrss_ctl_writel(DDRSS_DDRCTL_DRAMTMG2,
  507. ddrss_ctl_readl(DDRSS_DDRCTL_DRAMTMG2) +
  508. (rd2wr_wr2rd << 8));
  509. /* Adjust wr2rd */
  510. ddrss_ctl_writel(DDRSS_DDRCTL_DRAMTMG2,
  511. ddrss_ctl_readl(DDRSS_DDRCTL_DRAMTMG2) +
  512. rd2wr_wr2rd);
  513. /* Set VSWCTL.sw_done */
  514. ddrss_ctl_writel(DDRSS_DDRCTL_SWCTL,
  515. ddrss_ctl_readl(DDRSS_DDRCTL_SWCTL) | 0x1);
  516. /* Wait until settings are applied */
  517. while (!(ddrss_ctl_readl(DDRSS_DDRCTL_SWSTAT) & 0x1)) {
  518. /* Do nothing */
  519. };
  520. debug("%s: Rest of the training completed\n", __func__);
  521. return 0;
  522. }
  523. /**
  524. * am654_ddrss_init() - Initialization sequence for enabling the SDRAM
  525. * device attached to ddrss.
  526. * @dev: corresponding ddrss device
  527. *
  528. * Does all the initialization sequence that is required to get attached
  529. * ddr in a working state. After this point, ddr should be accessible.
  530. * Return: 0 if all went ok, else corresponding error message.
  531. */
  532. static int am654_ddrss_init(struct am654_ddrss_desc *ddrss)
  533. {
  534. int ret;
  535. u32 val;
  536. struct ddrss_ss_reg_params *reg = &ddrss->params.ss_reg;
  537. debug("Starting DDR initialization...\n");
  538. debug("%s(ddrss=%p)\n", __func__, ddrss);
  539. ddrss_writel(ddrss->ddrss_ss_cfg, DDRSS_V2H_CTL_REG,
  540. reg->ddrss_v2h_ctl_reg);
  541. am654_ddrss_ctrl_configuration(ddrss);
  542. /* Release the reset to the controller */
  543. clrbits_le32(ddrss->ddrss_ss_cfg + DDRSS_SS_CTL_REG,
  544. SS_CTL_REG_CTL_ARST_MASK);
  545. am654_ddrss_phy_configuration(ddrss);
  546. debug("Starting DDR training...\n");
  547. ret = __phy_builtin_init_routine(ddrss, PIR_PHY_INIT, 0x1, 0);
  548. if (ret) {
  549. dev_err(ddrss->dev, "PHY initialization failed %d\n", ret);
  550. return ret;
  551. }
  552. ret = __phy_builtin_init_routine(ddrss, PIR_DRAM_INIT,
  553. PGSR0_DRAM_INIT_MASK, 0);
  554. if (ret) {
  555. dev_err(ddrss->dev, "DRAM initialization failed %d\n", ret);
  556. return ret;
  557. }
  558. ret = am654_ddrss_dram_wait_for_init_complt(ddrss);
  559. if (ret) {
  560. printf("%s: ERROR: DRAM Wait for init complete timedout\n",
  561. __func__);
  562. return ret;
  563. }
  564. val = am654_ddrss_get_type(ddrss);
  565. switch (val) {
  566. case DDR_TYPE_LPDDR4:
  567. ret = __phy_builtin_init_routine(ddrss, PIR_DRAM_INIT,
  568. PGSR0_DRAM_INIT_MASK, 0);
  569. if (ret) {
  570. dev_err(ddrss->dev, "DRAM initialization failed %d\n",
  571. ret);
  572. return ret;
  573. }
  574. /* must perform DRAM_INIT twice for LPDDR4 */
  575. ret = __phy_builtin_init_routine(ddrss, PIR_DRAM_INIT,
  576. PGSR0_DRAM_INIT_MASK, 0);
  577. if (ret) {
  578. dev_err(ddrss->dev, "DRAM initialization failed %d\n",
  579. ret);
  580. return ret;
  581. }
  582. ret = am654_ddrss_dram_wait_for_init_complt(ddrss);
  583. if (ret) {
  584. printf("%s: ERROR: DRAM Wait for init complete timedout\n",
  585. __func__);
  586. return ret;
  587. }
  588. ret = write_leveling(ddrss);
  589. if (ret)
  590. return ret;
  591. ret = enable_dqs_pd(ddrss);
  592. if (ret)
  593. return ret;
  594. ret = read_dqs_training(ddrss);
  595. if (ret)
  596. return ret;
  597. ret = disable_dqs_pd(ddrss);
  598. if (ret)
  599. return ret;
  600. ret = dqs2dq_training(ddrss);
  601. if (ret)
  602. return ret;
  603. ret = write_leveling_adjustment(ddrss);
  604. if (ret)
  605. return ret;
  606. ret = rest_training(ddrss);
  607. if (ret)
  608. return ret;
  609. ret = VREF_training(ddrss);
  610. if (ret)
  611. return ret;
  612. debug("LPDDR4 training complete\n");
  613. break;
  614. case DDR_TYPE_DDR4:
  615. debug("Starting DDR4 training\n");
  616. ret = __phy_builtin_init_routine(ddrss, PIR_DRAM_INIT,
  617. PGSR0_DRAM_INIT_MASK, 0);
  618. if (ret) {
  619. dev_err(ddrss->dev, "DRAM initialization failed %d\n",
  620. ret);
  621. return ret;
  622. }
  623. ret = am654_ddrss_dram_wait_for_init_complt(ddrss);
  624. if (ret) {
  625. printf("%s: ERROR: DRAM Wait for init complete timedout\n",
  626. __func__);
  627. return ret;
  628. }
  629. ret = write_leveling(ddrss);
  630. if (ret)
  631. return ret;
  632. ret = read_dqs_training(ddrss);
  633. if (ret)
  634. return ret;
  635. ret = write_leveling_adjustment(ddrss);
  636. if (ret)
  637. return ret;
  638. ret = rest_training(ddrss);
  639. if (ret)
  640. return ret;
  641. ret = VREF_training(ddrss);
  642. if (ret)
  643. return ret;
  644. debug("DDR4 training complete\n");
  645. break;
  646. case DDR_TYPE_DDR3:
  647. debug("Starting DDR3 training\n");
  648. ret = __phy_builtin_init_routine(ddrss, PIR_DRAM_INIT,
  649. PGSR0_DRAM_INIT_MASK, 0);
  650. if (ret) {
  651. dev_err(ddrss->dev, "DRAM initialization failed %d\n",
  652. ret);
  653. return ret;
  654. }
  655. ret = am654_ddrss_dram_wait_for_init_complt(ddrss);
  656. if (ret) {
  657. printf("%s: ERROR: DRAM Wait for init complete timedout\n",
  658. __func__);
  659. return ret;
  660. }
  661. ret = write_leveling(ddrss);
  662. if (ret)
  663. return ret;
  664. ret = enable_dqs_pd(ddrss);
  665. if (ret)
  666. return ret;
  667. ret = read_dqs_training(ddrss);
  668. if (ret)
  669. return ret;
  670. ret = disable_dqs_pd(ddrss);
  671. if (ret)
  672. return ret;
  673. ret = write_leveling_adjustment(ddrss);
  674. if (ret)
  675. return ret;
  676. ret = rest_training(ddrss);
  677. if (ret)
  678. return ret;
  679. debug("DDR3 training complete\n");
  680. break;
  681. default:
  682. printf("%s: ERROR: Unsupported DDR type\n", __func__);
  683. return -EINVAL;
  684. }
  685. ret = cleanup_training(ddrss);
  686. if (ret)
  687. return ret;
  688. /* Enabling refreshes after training is done */
  689. ddrss_ctl_writel(DDRSS_DDRCTL_RFSHCTL3,
  690. ddrss_ctl_readl(DDRSS_DDRCTL_RFSHCTL3) & ~0x1);
  691. /* Disable PUBMODE after training is done */
  692. ddrss_phy_writel(DDRSS_DDRPHY_PGCR1,
  693. ddrss_phy_readl(DDRSS_DDRPHY_PGCR1) & ~0x40);
  694. debug("Completed DDR training\n");
  695. return 0;
  696. }
  697. /**
  698. * am654_ddrss_power_on() - Enable power and clocks for ddrss
  699. * @dev: corresponding ddrss device
  700. *
  701. * Tries to enable all the corresponding clocks to the ddrss and sets it
  702. * to the right frequency and then power on the ddrss.
  703. * Return: 0 if all went ok, else corresponding error message.
  704. */
  705. static int am654_ddrss_power_on(struct am654_ddrss_desc *ddrss)
  706. {
  707. int ret;
  708. debug("%s(ddrss=%p)\n", __func__, ddrss);
  709. ret = clk_enable(&ddrss->ddrss_clk);
  710. if (ret) {
  711. dev_err(ddrss->dev, "clk_enable() failed: %d\n", ret);
  712. return ret;
  713. }
  714. ret = power_domain_on(&ddrss->ddrcfg_pwrdmn);
  715. if (ret) {
  716. dev_err(ddrss->dev, "power_domain_on() failed: %d\n", ret);
  717. return ret;
  718. }
  719. ret = power_domain_on(&ddrss->ddrdata_pwrdmn);
  720. if (ret) {
  721. dev_err(ddrss->dev, "power_domain_on() failed: %d\n", ret);
  722. return ret;
  723. }
  724. /* VTT enable */
  725. #if CONFIG_IS_ENABLED(DM_REGULATOR)
  726. device_get_supply_regulator(ddrss->dev, "vtt-supply",
  727. &ddrss->vtt_supply);
  728. ret = regulator_set_value(ddrss->vtt_supply, 3300000);
  729. if (ret == 0)
  730. debug("VTT regulator enabled\n");
  731. #endif
  732. return 0;
  733. }
  734. /**
  735. * am654_ddrss_ofdata_to_priv() - generate private data from device tree
  736. * @dev: corresponding ddrss device
  737. *
  738. * Return: 0 if all went ok, else corresponding error message.
  739. */
  740. static int am654_ddrss_ofdata_to_priv(struct udevice *dev)
  741. {
  742. struct am654_ddrss_desc *ddrss = dev_get_priv(dev);
  743. phys_addr_t reg;
  744. int ret;
  745. debug("%s(dev=%p)\n", __func__, dev);
  746. ret = clk_get_by_index(dev, 0, &ddrss->ddrss_clk);
  747. if (ret) {
  748. dev_err(dev, "clk_get failed: %d\n", ret);
  749. return ret;
  750. }
  751. ret = power_domain_get_by_index(dev, &ddrss->ddrcfg_pwrdmn, 0);
  752. if (ret) {
  753. dev_err(dev, "power_domain_get() failed: %d\n", ret);
  754. return ret;
  755. }
  756. ret = power_domain_get_by_index(dev, &ddrss->ddrdata_pwrdmn, 1);
  757. if (ret) {
  758. dev_err(dev, "power_domain_get() failed: %d\n", ret);
  759. return ret;
  760. }
  761. reg = devfdt_get_addr_name(dev, "ss");
  762. if (reg == FDT_ADDR_T_NONE) {
  763. dev_err(dev, "No reg property for DDRSS wrapper logic\n");
  764. return -EINVAL;
  765. }
  766. ddrss->ddrss_ss_cfg = (void *)reg;
  767. reg = devfdt_get_addr_name(dev, "ctl");
  768. if (reg == FDT_ADDR_T_NONE) {
  769. dev_err(dev, "No reg property for Controller region\n");
  770. return -EINVAL;
  771. }
  772. ddrss->ddrss_ctl_cfg = (void *)reg;
  773. reg = devfdt_get_addr_name(dev, "phy");
  774. if (reg == FDT_ADDR_T_NONE) {
  775. dev_err(dev, "No reg property for PHY region\n");
  776. return -EINVAL;
  777. }
  778. ddrss->ddrss_phy_cfg = (void *)reg;
  779. ret = dev_read_u32_array(dev, "ti,ss-reg",
  780. (u32 *)&ddrss->params.ss_reg,
  781. sizeof(ddrss->params.ss_reg) / sizeof(u32));
  782. if (ret) {
  783. dev_err(dev, "Cannot read ti,ss-reg params\n");
  784. return ret;
  785. }
  786. ret = dev_read_u32_array(dev, "ti,ctl-reg",
  787. (u32 *)&ddrss->params.ctl_reg,
  788. sizeof(ddrss->params.ctl_reg) / sizeof(u32));
  789. if (ret) {
  790. dev_err(dev, "Cannot read ti,ctl-reg params\n");
  791. return ret;
  792. }
  793. ret = dev_read_u32_array(dev, "ti,ctl-crc",
  794. (u32 *)&ddrss->params.ctl_crc,
  795. sizeof(ddrss->params.ctl_crc) / sizeof(u32));
  796. if (ret) {
  797. dev_err(dev, "Cannot read ti,ctl-crc params\n");
  798. return ret;
  799. }
  800. ret = dev_read_u32_array(dev, "ti,ctl-ecc",
  801. (u32 *)&ddrss->params.ctl_ecc,
  802. sizeof(ddrss->params.ctl_ecc) / sizeof(u32));
  803. if (ret) {
  804. dev_err(dev, "Cannot read ti,ctl-ecc params\n");
  805. return ret;
  806. }
  807. ret = dev_read_u32_array(dev, "ti,ctl-map",
  808. (u32 *)&ddrss->params.ctl_map,
  809. sizeof(ddrss->params.ctl_map) / sizeof(u32));
  810. if (ret) {
  811. dev_err(dev, "Cannot read ti,ctl-map params\n");
  812. return ret;
  813. }
  814. ret = dev_read_u32_array(dev, "ti,ctl-pwr",
  815. (u32 *)&ddrss->params.ctl_pwr,
  816. sizeof(ddrss->params.ctl_pwr) / sizeof(u32));
  817. if (ret) {
  818. dev_err(dev, "Cannot read ti,ctl-pwr params\n");
  819. return ret;
  820. }
  821. ret = dev_read_u32_array(dev, "ti,ctl-timing",
  822. (u32 *)&ddrss->params.ctl_timing,
  823. sizeof(ddrss->params.ctl_timing) /
  824. sizeof(u32));
  825. if (ret) {
  826. dev_err(dev, "Cannot read ti,ctl-timing params\n");
  827. return ret;
  828. }
  829. ret = dev_read_u32_array(dev, "ti,phy-cfg",
  830. (u32 *)&ddrss->params.phy_cfg,
  831. sizeof(ddrss->params.phy_cfg) / sizeof(u32));
  832. if (ret) {
  833. dev_err(dev, "Cannot read ti,phy-cfg params\n");
  834. return ret;
  835. }
  836. ret = dev_read_u32_array(dev, "ti,phy-ctl",
  837. (u32 *)&ddrss->params.phy_ctrl,
  838. sizeof(ddrss->params.phy_ctrl) / sizeof(u32));
  839. if (ret) {
  840. dev_err(dev, "Cannot read ti,phy-ctl params\n");
  841. return ret;
  842. }
  843. ret = dev_read_u32_array(dev, "ti,phy-ioctl",
  844. (u32 *)&ddrss->params.phy_ioctl,
  845. sizeof(ddrss->params.phy_ioctl) / sizeof(u32));
  846. if (ret) {
  847. dev_err(dev, "Cannot read ti,phy-ioctl params\n");
  848. return ret;
  849. }
  850. ret = dev_read_u32_array(dev, "ti,phy-timing",
  851. (u32 *)&ddrss->params.phy_timing,
  852. sizeof(ddrss->params.phy_timing) /
  853. sizeof(u32));
  854. if (ret) {
  855. dev_err(dev, "Cannot read ti,phy-timing params\n");
  856. return ret;
  857. }
  858. ret = dev_read_u32_array(dev, "ti,phy-zq", (u32 *)&ddrss->params.phy_zq,
  859. sizeof(ddrss->params.phy_zq) / sizeof(u32));
  860. if (ret) {
  861. dev_err(dev, "Cannot read ti,phy-zq params\n");
  862. return ret;
  863. }
  864. return ret;
  865. }
  866. /**
  867. * am654_ddrss_probe() - Basic probe
  868. * @dev: corresponding ddrss device
  869. *
  870. * Return: 0 if all went ok, else corresponding error message
  871. */
  872. static int am654_ddrss_probe(struct udevice *dev)
  873. {
  874. struct am654_ddrss_desc *ddrss = dev_get_priv(dev);
  875. int ret;
  876. debug("%s(dev=%p)\n", __func__, dev);
  877. ret = am654_ddrss_ofdata_to_priv(dev);
  878. if (ret)
  879. return ret;
  880. ddrss->dev = dev;
  881. ret = am654_ddrss_power_on(ddrss);
  882. if (ret)
  883. return ret;
  884. ret = am654_ddrss_init(ddrss);
  885. return ret;
  886. }
  887. static int am654_ddrss_get_info(struct udevice *dev, struct ram_info *info)
  888. {
  889. return 0;
  890. }
  891. static struct ram_ops am654_ddrss_ops = {
  892. .get_info = am654_ddrss_get_info,
  893. };
  894. static const struct udevice_id am654_ddrss_ids[] = {
  895. { .compatible = "ti,am654-ddrss" },
  896. { }
  897. };
  898. U_BOOT_DRIVER(am654_ddrss) = {
  899. .name = "am654_ddrss",
  900. .id = UCLASS_RAM,
  901. .of_match = am654_ddrss_ids,
  902. .ops = &am654_ddrss_ops,
  903. .probe = am654_ddrss_probe,
  904. .priv_auto = sizeof(struct am654_ddrss_desc),
  905. };