sdram_common.c 9.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * (C) Copyright 2018 Rockchip Electronics Co., Ltd.
  4. */
  5. #include <common.h>
  6. #include <debug_uart.h>
  7. #include <ram.h>
  8. #include <asm/io.h>
  9. #include <asm/arch-rockchip/sdram.h>
  10. #include <asm/arch-rockchip/sdram_common.h>
  11. #ifdef CONFIG_RAM_ROCKCHIP_DEBUG
  12. void sdram_print_dram_type(unsigned char dramtype)
  13. {
  14. switch (dramtype) {
  15. case DDR3:
  16. printascii("DDR3");
  17. break;
  18. case DDR4:
  19. printascii("DDR4");
  20. break;
  21. case LPDDR2:
  22. printascii("LPDDR2");
  23. break;
  24. case LPDDR3:
  25. printascii("LPDDR3");
  26. break;
  27. case LPDDR4:
  28. printascii("LPDDR4");
  29. break;
  30. default:
  31. printascii("Unknown Device");
  32. break;
  33. }
  34. }
  35. void sdram_print_ddr_info(struct sdram_cap_info *cap_info,
  36. struct sdram_base_params *base, u32 split)
  37. {
  38. u64 cap;
  39. u32 bg;
  40. bg = (cap_info->dbw == 0) ? 2 : 1;
  41. sdram_print_dram_type(base->dramtype);
  42. printascii(", ");
  43. printdec(base->ddr_freq);
  44. printascii("MHz\n");
  45. printascii("BW=");
  46. printdec(8 << cap_info->bw);
  47. printascii(" Col=");
  48. printdec(cap_info->col);
  49. printascii(" Bk=");
  50. printdec(0x1 << cap_info->bk);
  51. if (base->dramtype == DDR4) {
  52. printascii(" BG=");
  53. printdec(1 << bg);
  54. }
  55. printascii(" CS0 Row=");
  56. printdec(cap_info->cs0_row);
  57. if (cap_info->cs0_high16bit_row !=
  58. cap_info->cs0_row) {
  59. printascii("/");
  60. printdec(cap_info->cs0_high16bit_row);
  61. }
  62. if (cap_info->rank > 1) {
  63. printascii(" CS1 Row=");
  64. printdec(cap_info->cs1_row);
  65. if (cap_info->cs1_high16bit_row !=
  66. cap_info->cs1_row) {
  67. printascii("/");
  68. printdec(cap_info->cs1_high16bit_row);
  69. }
  70. }
  71. printascii(" CS=");
  72. printdec(cap_info->rank);
  73. printascii(" Die BW=");
  74. printdec(8 << cap_info->dbw);
  75. cap = sdram_get_cs_cap(cap_info, 3, base->dramtype);
  76. if (cap_info->row_3_4)
  77. cap = cap * 3 / 4;
  78. else if (split)
  79. cap = cap / 2 + (split << 24) / 2;
  80. printascii(" Size=");
  81. printdec(cap >> 20);
  82. printascii("MB\n");
  83. }
  84. void sdram_print_stride(unsigned int stride)
  85. {
  86. switch (stride) {
  87. case 0xc:
  88. printf("128B stride\n");
  89. break;
  90. case 5:
  91. case 9:
  92. case 0xd:
  93. case 0x11:
  94. case 0x19:
  95. printf("256B stride\n");
  96. break;
  97. case 0xa:
  98. case 0xe:
  99. case 0x12:
  100. printf("512B stride\n");
  101. break;
  102. case 0xf:
  103. printf("4K stride\n");
  104. break;
  105. case 0x1f:
  106. printf("32MB + 256B stride\n");
  107. break;
  108. default:
  109. printf("no stride\n");
  110. }
  111. }
  112. #else
  113. inline void sdram_print_dram_type(unsigned char dramtype)
  114. {
  115. }
  116. inline void sdram_print_ddr_info(struct sdram_cap_info *cap_info,
  117. struct sdram_base_params *base, u32 split)
  118. {
  119. }
  120. inline void sdram_print_stride(unsigned int stride)
  121. {
  122. }
  123. #endif
  124. /*
  125. * cs: 0:cs0
  126. * 1:cs1
  127. * else cs0+cs1
  128. * note: it didn't consider about row_3_4
  129. */
  130. u64 sdram_get_cs_cap(struct sdram_cap_info *cap_info, u32 cs, u32 dram_type)
  131. {
  132. u32 bg;
  133. u64 cap[2];
  134. if (dram_type == DDR4)
  135. /* DDR4 8bit dram BG = 2(4bank groups),
  136. * 16bit dram BG = 1 (2 bank groups)
  137. */
  138. bg = (cap_info->dbw == 0) ? 2 : 1;
  139. else
  140. bg = 0;
  141. cap[0] = 1llu << (cap_info->bw + cap_info->col +
  142. bg + cap_info->bk + cap_info->cs0_row);
  143. if (cap_info->rank == 2)
  144. cap[1] = 1llu << (cap_info->bw + cap_info->col +
  145. bg + cap_info->bk + cap_info->cs1_row);
  146. else
  147. cap[1] = 0;
  148. if (cs == 0)
  149. return cap[0];
  150. else if (cs == 1)
  151. return cap[1];
  152. else
  153. return (cap[0] + cap[1]);
  154. }
  155. /* n: Unit bytes */
  156. void sdram_copy_to_reg(u32 *dest, const u32 *src, u32 n)
  157. {
  158. int i;
  159. for (i = 0; i < n / sizeof(u32); i++) {
  160. writel(*src, dest);
  161. src++;
  162. dest++;
  163. }
  164. }
  165. void sdram_org_config(struct sdram_cap_info *cap_info,
  166. struct sdram_base_params *base,
  167. u32 *p_os_reg2, u32 *p_os_reg3, u32 channel)
  168. {
  169. *p_os_reg2 |= SYS_REG_ENC_DDRTYPE(base->dramtype);
  170. *p_os_reg2 |= SYS_REG_ENC_NUM_CH(base->num_channels);
  171. *p_os_reg2 |= SYS_REG_ENC_ROW_3_4(cap_info->row_3_4, channel);
  172. *p_os_reg2 |= SYS_REG_ENC_CHINFO(channel);
  173. *p_os_reg2 |= SYS_REG_ENC_RANK(cap_info->rank, channel);
  174. *p_os_reg2 |= SYS_REG_ENC_COL(cap_info->col, channel);
  175. *p_os_reg2 |= SYS_REG_ENC_BK(cap_info->bk, channel);
  176. *p_os_reg2 |= SYS_REG_ENC_BW(cap_info->bw, channel);
  177. *p_os_reg2 |= SYS_REG_ENC_DBW(cap_info->dbw, channel);
  178. SYS_REG_ENC_CS0_ROW(cap_info->cs0_row, *p_os_reg2, *p_os_reg3, channel);
  179. if (cap_info->cs1_row)
  180. SYS_REG_ENC_CS1_ROW(cap_info->cs1_row, *p_os_reg2,
  181. *p_os_reg3, channel);
  182. *p_os_reg3 |= SYS_REG_ENC_CS1_COL(cap_info->col, channel);
  183. *p_os_reg3 |= SYS_REG_ENC_VERSION(DDR_SYS_REG_VERSION);
  184. }
  185. int sdram_detect_bw(struct sdram_cap_info *cap_info)
  186. {
  187. return 0;
  188. }
  189. int sdram_detect_cs(struct sdram_cap_info *cap_info)
  190. {
  191. return 0;
  192. }
  193. int sdram_detect_col(struct sdram_cap_info *cap_info,
  194. u32 coltmp)
  195. {
  196. void __iomem *test_addr;
  197. u32 col;
  198. u32 bw = cap_info->bw;
  199. for (col = coltmp; col >= 9; col -= 1) {
  200. writel(0, CFG_SYS_SDRAM_BASE);
  201. test_addr = (void __iomem *)(CFG_SYS_SDRAM_BASE +
  202. (1ul << (col + bw - 1ul)));
  203. writel(PATTERN, test_addr);
  204. if ((readl(test_addr) == PATTERN) &&
  205. (readl(CFG_SYS_SDRAM_BASE) == 0))
  206. break;
  207. }
  208. if (col == 8) {
  209. printascii("col error\n");
  210. return -1;
  211. }
  212. cap_info->col = col;
  213. return 0;
  214. }
  215. int sdram_detect_bank(struct sdram_cap_info *cap_info,
  216. u32 coltmp, u32 bktmp)
  217. {
  218. void __iomem *test_addr;
  219. u32 bk;
  220. u32 bw = cap_info->bw;
  221. test_addr = (void __iomem *)(CFG_SYS_SDRAM_BASE +
  222. (1ul << (coltmp + bktmp + bw - 1ul)));
  223. writel(0, CFG_SYS_SDRAM_BASE);
  224. writel(PATTERN, test_addr);
  225. if ((readl(test_addr) == PATTERN) &&
  226. (readl(CFG_SYS_SDRAM_BASE) == 0))
  227. bk = 3;
  228. else
  229. bk = 2;
  230. cap_info->bk = bk;
  231. return 0;
  232. }
  233. /* detect bg for ddr4 */
  234. int sdram_detect_bg(struct sdram_cap_info *cap_info,
  235. u32 coltmp)
  236. {
  237. void __iomem *test_addr;
  238. u32 dbw;
  239. u32 bw = cap_info->bw;
  240. test_addr = (void __iomem *)(CFG_SYS_SDRAM_BASE +
  241. (1ul << (coltmp + bw + 1ul)));
  242. writel(0, CFG_SYS_SDRAM_BASE);
  243. writel(PATTERN, test_addr);
  244. if ((readl(test_addr) == PATTERN) &&
  245. (readl(CFG_SYS_SDRAM_BASE) == 0))
  246. dbw = 0;
  247. else
  248. dbw = 1;
  249. cap_info->dbw = dbw;
  250. return 0;
  251. }
  252. /* detect dbw for ddr3,lpddr2,lpddr3,lpddr4 */
  253. int sdram_detect_dbw(struct sdram_cap_info *cap_info, u32 dram_type)
  254. {
  255. u32 row, col, bk, bw, cs_cap, cs;
  256. u32 die_bw_0 = 0, die_bw_1 = 0;
  257. if (dram_type == DDR3 || dram_type == LPDDR4) {
  258. cap_info->dbw = 1;
  259. } else if (dram_type == LPDDR3 || dram_type == LPDDR2) {
  260. row = cap_info->cs0_row;
  261. col = cap_info->col;
  262. bk = cap_info->bk;
  263. cs = cap_info->rank;
  264. bw = cap_info->bw;
  265. cs_cap = (1 << (row + col + bk + bw - 20));
  266. if (bw == 2) {
  267. if (cs_cap <= 0x2000000) /* 256Mb */
  268. die_bw_0 = (col < 9) ? 2 : 1;
  269. else if (cs_cap <= 0x10000000) /* 2Gb */
  270. die_bw_0 = (col < 10) ? 2 : 1;
  271. else if (cs_cap <= 0x40000000) /* 8Gb */
  272. die_bw_0 = (col < 11) ? 2 : 1;
  273. else
  274. die_bw_0 = (col < 12) ? 2 : 1;
  275. if (cs > 1) {
  276. row = cap_info->cs1_row;
  277. cs_cap = (1 << (row + col + bk + bw - 20));
  278. if (cs_cap <= 0x2000000) /* 256Mb */
  279. die_bw_0 = (col < 9) ? 2 : 1;
  280. else if (cs_cap <= 0x10000000) /* 2Gb */
  281. die_bw_0 = (col < 10) ? 2 : 1;
  282. else if (cs_cap <= 0x40000000) /* 8Gb */
  283. die_bw_0 = (col < 11) ? 2 : 1;
  284. else
  285. die_bw_0 = (col < 12) ? 2 : 1;
  286. }
  287. } else {
  288. die_bw_1 = 1;
  289. die_bw_0 = 1;
  290. }
  291. cap_info->dbw = (die_bw_0 > die_bw_1) ? die_bw_0 : die_bw_1;
  292. }
  293. return 0;
  294. }
  295. int sdram_detect_row(struct sdram_cap_info *cap_info,
  296. u32 coltmp, u32 bktmp, u32 rowtmp)
  297. {
  298. u32 row;
  299. u32 bw = cap_info->bw;
  300. void __iomem *test_addr;
  301. for (row = rowtmp; row > 12; row--) {
  302. writel(0, CFG_SYS_SDRAM_BASE);
  303. test_addr = (void __iomem *)(CFG_SYS_SDRAM_BASE +
  304. (1ul << (row + bktmp + coltmp + bw - 1ul)));
  305. writel(PATTERN, test_addr);
  306. if ((readl(test_addr) == PATTERN) &&
  307. (readl(CFG_SYS_SDRAM_BASE) == 0))
  308. break;
  309. }
  310. if (row == 12) {
  311. printascii("row error");
  312. return -1;
  313. }
  314. cap_info->cs0_row = row;
  315. return 0;
  316. }
  317. int sdram_detect_row_3_4(struct sdram_cap_info *cap_info,
  318. u32 coltmp, u32 bktmp)
  319. {
  320. u32 row_3_4;
  321. u32 bw = cap_info->bw;
  322. u32 row = cap_info->cs0_row;
  323. void __iomem *test_addr, *test_addr1;
  324. test_addr = CFG_SYS_SDRAM_BASE;
  325. test_addr1 = (void __iomem *)(CFG_SYS_SDRAM_BASE +
  326. (0x3ul << (row + bktmp + coltmp + bw - 1ul - 1ul)));
  327. writel(0, test_addr);
  328. writel(PATTERN, test_addr1);
  329. if ((readl(test_addr) == 0) && (readl(test_addr1) == PATTERN))
  330. row_3_4 = 0;
  331. else
  332. row_3_4 = 1;
  333. cap_info->row_3_4 = row_3_4;
  334. return 0;
  335. }
  336. int sdram_detect_high_row(struct sdram_cap_info *cap_info)
  337. {
  338. cap_info->cs0_high16bit_row = cap_info->cs0_row;
  339. cap_info->cs1_high16bit_row = cap_info->cs1_row;
  340. return 0;
  341. }
  342. int sdram_detect_cs1_row(struct sdram_cap_info *cap_info, u32 dram_type)
  343. {
  344. void __iomem *test_addr;
  345. u32 row = 0, bktmp, coltmp, bw;
  346. ulong cs0_cap;
  347. u32 byte_mask;
  348. if (cap_info->rank == 2) {
  349. cs0_cap = sdram_get_cs_cap(cap_info, 0, dram_type);
  350. if (dram_type == DDR4) {
  351. if (cap_info->dbw == 0)
  352. bktmp = cap_info->bk + 2;
  353. else
  354. bktmp = cap_info->bk + 1;
  355. } else {
  356. bktmp = cap_info->bk;
  357. }
  358. bw = cap_info->bw;
  359. coltmp = cap_info->col;
  360. /*
  361. * because px30 support axi split,min bandwidth
  362. * is 8bit. if cs0 is 32bit, cs1 may 32bit or 16bit
  363. * so we check low 16bit data when detect cs1 row.
  364. * if cs0 is 16bit/8bit, we check low 8bit data.
  365. */
  366. if (bw == 2)
  367. byte_mask = 0xFFFF;
  368. else
  369. byte_mask = 0xFF;
  370. /* detect cs1 row */
  371. for (row = cap_info->cs0_row; row > 12; row--) {
  372. test_addr = (void __iomem *)(CFG_SYS_SDRAM_BASE +
  373. cs0_cap +
  374. (1ul << (row + bktmp + coltmp + bw - 1ul)));
  375. writel(0, CFG_SYS_SDRAM_BASE + cs0_cap);
  376. writel(PATTERN, test_addr);
  377. if (((readl(test_addr) & byte_mask) ==
  378. (PATTERN & byte_mask)) &&
  379. ((readl(CFG_SYS_SDRAM_BASE + cs0_cap) &
  380. byte_mask) == 0)) {
  381. break;
  382. }
  383. }
  384. }
  385. cap_info->cs1_row = row;
  386. return 0;
  387. }