rst-rk3588.c 36 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854
  1. // SPDX-License-Identifier: GPL-2.0-or-later
  2. /*
  3. * Copyright (c) 2021 Rockchip Electronics Co., Ltd.
  4. * Copyright (c) 2022 Collabora Ltd.
  5. * Author: Sebastian Reichel <sebastian.reichel@collabora.com>
  6. */
  7. #include <common.h>
  8. #include <dm.h>
  9. #include <asm/arch-rockchip/clock.h>
  10. #include <dt-bindings/reset/rockchip,rk3588-cru.h>
  11. /* 0xFD7C0000 + 0x0A00 */
  12. #define RK3588_CRU_RESET_OFFSET(id, reg, bit) [id] = (0 + reg * 16 + bit)
  13. /* 0xFD7C8000 + 0x0A00 */
  14. #define RK3588_PHPTOPCRU_RESET_OFFSET(id, reg, bit) [id] = (0x8000*4 + reg * 16 + bit)
  15. /* 0xFD7D0000 + 0x0A00 */
  16. #define RK3588_SECURECRU_RESET_OFFSET(id, reg, bit) [id] = (0x10000*4 + reg * 16 + bit)
  17. /* 0xFD7F0000 + 0x0A00 */
  18. #define RK3588_PMU1CRU_RESET_OFFSET(id, reg, bit) [id] = (0x30000*4 + reg * 16 + bit)
  19. /* mapping table for reset ID to register offset */
  20. static const int rk3588_register_offset[] = {
  21. /* SOFTRST_CON01 */
  22. RK3588_CRU_RESET_OFFSET(SRST_A_TOP_BIU, 1, 3),
  23. RK3588_CRU_RESET_OFFSET(SRST_P_TOP_BIU, 1, 4),
  24. RK3588_CRU_RESET_OFFSET(SRST_P_CSIPHY0, 1, 6),
  25. RK3588_CRU_RESET_OFFSET(SRST_CSIPHY0, 1, 7), // missing in TRM
  26. RK3588_CRU_RESET_OFFSET(SRST_P_CSIPHY1, 1, 8),
  27. RK3588_CRU_RESET_OFFSET(SRST_CSIPHY1, 1, 9), // missing in TRM
  28. RK3588_CRU_RESET_OFFSET(SRST_A_TOP_M500_BIU, 1, 15),
  29. /* SOFTRST_CON02 */
  30. RK3588_CRU_RESET_OFFSET(SRST_A_TOP_M400_BIU, 2, 0),
  31. RK3588_CRU_RESET_OFFSET(SRST_A_TOP_S200_BIU, 2, 1),
  32. RK3588_CRU_RESET_OFFSET(SRST_A_TOP_S400_BIU, 2, 2),
  33. RK3588_CRU_RESET_OFFSET(SRST_A_TOP_M300_BIU, 2, 3),
  34. RK3588_CRU_RESET_OFFSET(SRST_USBDP_COMBO_PHY0_INIT, 2, 8),
  35. RK3588_CRU_RESET_OFFSET(SRST_USBDP_COMBO_PHY0_CMN, 2, 9),
  36. RK3588_CRU_RESET_OFFSET(SRST_USBDP_COMBO_PHY0_LANE, 2, 10),
  37. RK3588_CRU_RESET_OFFSET(SRST_USBDP_COMBO_PHY0_PCS, 2, 11),
  38. RK3588_CRU_RESET_OFFSET(SRST_USBDP_COMBO_PHY1_INIT, 2, 15),
  39. /* SOFTRST_CON03 */
  40. RK3588_CRU_RESET_OFFSET(SRST_USBDP_COMBO_PHY1_CMN, 3, 0),
  41. RK3588_CRU_RESET_OFFSET(SRST_USBDP_COMBO_PHY1_LANE, 3, 1),
  42. RK3588_CRU_RESET_OFFSET(SRST_USBDP_COMBO_PHY1_PCS, 3, 2),
  43. RK3588_CRU_RESET_OFFSET(SRST_DCPHY0, 3, 11), // missing in TRM
  44. RK3588_CRU_RESET_OFFSET(SRST_P_MIPI_DCPHY0, 3, 14),
  45. RK3588_CRU_RESET_OFFSET(SRST_P_MIPI_DCPHY0_GRF, 3, 15),
  46. /* SOFTRST_CON04 */
  47. RK3588_CRU_RESET_OFFSET(SRST_DCPHY1, 4, 0), // missing in TRM
  48. RK3588_CRU_RESET_OFFSET(SRST_P_MIPI_DCPHY1, 4, 3),
  49. RK3588_CRU_RESET_OFFSET(SRST_P_MIPI_DCPHY1_GRF, 4, 4),
  50. RK3588_CRU_RESET_OFFSET(SRST_P_APB2ASB_SLV_CDPHY, 4, 5),
  51. RK3588_CRU_RESET_OFFSET(SRST_P_APB2ASB_SLV_CSIPHY, 4, 6),
  52. RK3588_CRU_RESET_OFFSET(SRST_P_APB2ASB_SLV_VCCIO3_5, 4, 7),
  53. RK3588_CRU_RESET_OFFSET(SRST_P_APB2ASB_SLV_VCCIO6, 4, 8),
  54. RK3588_CRU_RESET_OFFSET(SRST_P_APB2ASB_SLV_EMMCIO, 4, 9),
  55. RK3588_CRU_RESET_OFFSET(SRST_P_APB2ASB_SLV_IOC_TOP, 4, 10),
  56. RK3588_CRU_RESET_OFFSET(SRST_P_APB2ASB_SLV_IOC_RIGHT, 4, 11),
  57. /* SOFTRST_CON05 */
  58. RK3588_CRU_RESET_OFFSET(SRST_P_CRU, 5, 0),
  59. RK3588_CRU_RESET_OFFSET(SRST_A_CHANNEL_SECURE2VO1USB, 5, 7),
  60. RK3588_CRU_RESET_OFFSET(SRST_A_CHANNEL_SECURE2CENTER, 5, 8),
  61. RK3588_CRU_RESET_OFFSET(SRST_H_CHANNEL_SECURE2VO1USB, 5, 14),
  62. RK3588_CRU_RESET_OFFSET(SRST_H_CHANNEL_SECURE2CENTER, 5, 15),
  63. /* SOFTRST_CON06 */
  64. RK3588_CRU_RESET_OFFSET(SRST_P_CHANNEL_SECURE2VO1USB, 6, 0),
  65. RK3588_CRU_RESET_OFFSET(SRST_P_CHANNEL_SECURE2CENTER, 6, 1),
  66. /* SOFTRST_CON07 */
  67. RK3588_CRU_RESET_OFFSET(SRST_H_AUDIO_BIU, 7, 2),
  68. RK3588_CRU_RESET_OFFSET(SRST_P_AUDIO_BIU, 7, 3),
  69. RK3588_CRU_RESET_OFFSET(SRST_H_I2S0_8CH, 7, 4),
  70. RK3588_CRU_RESET_OFFSET(SRST_M_I2S0_8CH_TX, 7, 7),
  71. RK3588_CRU_RESET_OFFSET(SRST_M_I2S0_8CH_RX, 7, 10),
  72. RK3588_CRU_RESET_OFFSET(SRST_P_ACDCDIG, 7, 11),
  73. RK3588_CRU_RESET_OFFSET(SRST_H_I2S2_2CH, 7, 12),
  74. RK3588_CRU_RESET_OFFSET(SRST_H_I2S3_2CH, 7, 13),
  75. /* SOFTRST_CON08 */
  76. RK3588_CRU_RESET_OFFSET(SRST_M_I2S2_2CH, 8, 0),
  77. RK3588_CRU_RESET_OFFSET(SRST_M_I2S3_2CH, 8, 3),
  78. RK3588_CRU_RESET_OFFSET(SRST_DAC_ACDCDIG, 8, 4),
  79. RK3588_CRU_RESET_OFFSET(SRST_H_SPDIF0, 8, 14),
  80. /* SOFTRST_CON09 */
  81. RK3588_CRU_RESET_OFFSET(SRST_M_SPDIF0, 9, 1),
  82. RK3588_CRU_RESET_OFFSET(SRST_H_SPDIF1, 9, 2),
  83. RK3588_CRU_RESET_OFFSET(SRST_M_SPDIF1, 9, 5),
  84. RK3588_CRU_RESET_OFFSET(SRST_H_PDM1, 9, 6),
  85. RK3588_CRU_RESET_OFFSET(SRST_PDM1, 9, 7),
  86. /* SOFTRST_CON10 */
  87. RK3588_CRU_RESET_OFFSET(SRST_A_BUS_BIU, 10, 1),
  88. RK3588_CRU_RESET_OFFSET(SRST_P_BUS_BIU, 10, 2),
  89. RK3588_CRU_RESET_OFFSET(SRST_A_GIC, 10, 3),
  90. RK3588_CRU_RESET_OFFSET(SRST_A_GIC_DBG, 10, 4),
  91. RK3588_CRU_RESET_OFFSET(SRST_A_DMAC0, 10, 5),
  92. RK3588_CRU_RESET_OFFSET(SRST_A_DMAC1, 10, 6),
  93. RK3588_CRU_RESET_OFFSET(SRST_A_DMAC2, 10, 7),
  94. RK3588_CRU_RESET_OFFSET(SRST_P_I2C1, 10, 8),
  95. RK3588_CRU_RESET_OFFSET(SRST_P_I2C2, 10, 9),
  96. RK3588_CRU_RESET_OFFSET(SRST_P_I2C3, 10, 10),
  97. RK3588_CRU_RESET_OFFSET(SRST_P_I2C4, 10, 11),
  98. RK3588_CRU_RESET_OFFSET(SRST_P_I2C5, 10, 12),
  99. RK3588_CRU_RESET_OFFSET(SRST_P_I2C6, 10, 13),
  100. RK3588_CRU_RESET_OFFSET(SRST_P_I2C7, 10, 14),
  101. RK3588_CRU_RESET_OFFSET(SRST_P_I2C8, 10, 15),
  102. /* SOFTRST_CON11 */
  103. RK3588_CRU_RESET_OFFSET(SRST_I2C1, 11, 0),
  104. RK3588_CRU_RESET_OFFSET(SRST_I2C2, 11, 1),
  105. RK3588_CRU_RESET_OFFSET(SRST_I2C3, 11, 2),
  106. RK3588_CRU_RESET_OFFSET(SRST_I2C4, 11, 3),
  107. RK3588_CRU_RESET_OFFSET(SRST_I2C5, 11, 4),
  108. RK3588_CRU_RESET_OFFSET(SRST_I2C6, 11, 5),
  109. RK3588_CRU_RESET_OFFSET(SRST_I2C7, 11, 6),
  110. RK3588_CRU_RESET_OFFSET(SRST_I2C8, 11, 7),
  111. RK3588_CRU_RESET_OFFSET(SRST_P_CAN0, 11, 8),
  112. RK3588_CRU_RESET_OFFSET(SRST_CAN0, 11, 9),
  113. RK3588_CRU_RESET_OFFSET(SRST_P_CAN1, 11, 10),
  114. RK3588_CRU_RESET_OFFSET(SRST_CAN1, 11, 11),
  115. RK3588_CRU_RESET_OFFSET(SRST_P_CAN2, 11, 12),
  116. RK3588_CRU_RESET_OFFSET(SRST_CAN2, 11, 13),
  117. RK3588_CRU_RESET_OFFSET(SRST_P_SARADC, 11, 14),
  118. /* SOFTRST_CON12 */
  119. RK3588_CRU_RESET_OFFSET(SRST_P_TSADC, 12, 0),
  120. RK3588_CRU_RESET_OFFSET(SRST_TSADC, 12, 1),
  121. RK3588_CRU_RESET_OFFSET(SRST_P_UART1, 12, 2),
  122. RK3588_CRU_RESET_OFFSET(SRST_P_UART2, 12, 3),
  123. RK3588_CRU_RESET_OFFSET(SRST_P_UART3, 12, 4),
  124. RK3588_CRU_RESET_OFFSET(SRST_P_UART4, 12, 5),
  125. RK3588_CRU_RESET_OFFSET(SRST_P_UART5, 12, 6),
  126. RK3588_CRU_RESET_OFFSET(SRST_P_UART6, 12, 7),
  127. RK3588_CRU_RESET_OFFSET(SRST_P_UART7, 12, 8),
  128. RK3588_CRU_RESET_OFFSET(SRST_P_UART8, 12, 9),
  129. RK3588_CRU_RESET_OFFSET(SRST_P_UART9, 12, 10),
  130. RK3588_CRU_RESET_OFFSET(SRST_S_UART1, 12, 13),
  131. /* SOFTRST_CON13 */
  132. RK3588_CRU_RESET_OFFSET(SRST_S_UART2, 13, 0),
  133. RK3588_CRU_RESET_OFFSET(SRST_S_UART3, 13, 3),
  134. RK3588_CRU_RESET_OFFSET(SRST_S_UART4, 13, 6),
  135. RK3588_CRU_RESET_OFFSET(SRST_S_UART5, 13, 9),
  136. RK3588_CRU_RESET_OFFSET(SRST_S_UART6, 13, 12),
  137. RK3588_CRU_RESET_OFFSET(SRST_S_UART7, 13, 15),
  138. /* SOFTRST_CON14 */
  139. RK3588_CRU_RESET_OFFSET(SRST_S_UART8, 14, 2),
  140. RK3588_CRU_RESET_OFFSET(SRST_S_UART9, 14, 5),
  141. RK3588_CRU_RESET_OFFSET(SRST_P_SPI0, 14, 6),
  142. RK3588_CRU_RESET_OFFSET(SRST_P_SPI1, 14, 7),
  143. RK3588_CRU_RESET_OFFSET(SRST_P_SPI2, 14, 8),
  144. RK3588_CRU_RESET_OFFSET(SRST_P_SPI3, 14, 9),
  145. RK3588_CRU_RESET_OFFSET(SRST_P_SPI4, 14, 10),
  146. RK3588_CRU_RESET_OFFSET(SRST_SPI0, 14, 11),
  147. RK3588_CRU_RESET_OFFSET(SRST_SPI1, 14, 12),
  148. RK3588_CRU_RESET_OFFSET(SRST_SPI2, 14, 13),
  149. RK3588_CRU_RESET_OFFSET(SRST_SPI3, 14, 14),
  150. RK3588_CRU_RESET_OFFSET(SRST_SPI4, 14, 15),
  151. /* SOFTRST_CON15 */
  152. RK3588_CRU_RESET_OFFSET(SRST_P_WDT0, 15, 0),
  153. RK3588_CRU_RESET_OFFSET(SRST_T_WDT0, 15, 1),
  154. RK3588_CRU_RESET_OFFSET(SRST_P_SYS_GRF, 15, 2),
  155. RK3588_CRU_RESET_OFFSET(SRST_P_PWM1, 15, 3),
  156. RK3588_CRU_RESET_OFFSET(SRST_PWM1, 15, 4),
  157. RK3588_CRU_RESET_OFFSET(SRST_P_PWM2, 15, 6),
  158. RK3588_CRU_RESET_OFFSET(SRST_PWM2, 15, 7),
  159. RK3588_CRU_RESET_OFFSET(SRST_P_PWM3, 15, 9),
  160. RK3588_CRU_RESET_OFFSET(SRST_PWM3, 15, 10),
  161. RK3588_CRU_RESET_OFFSET(SRST_P_BUSTIMER0, 15, 12),
  162. RK3588_CRU_RESET_OFFSET(SRST_P_BUSTIMER1, 15, 13),
  163. RK3588_CRU_RESET_OFFSET(SRST_BUSTIMER0, 15, 15),
  164. /* SOFTRST_CON16 */
  165. RK3588_CRU_RESET_OFFSET(SRST_BUSTIMER1, 16, 0),
  166. RK3588_CRU_RESET_OFFSET(SRST_BUSTIMER2, 16, 1),
  167. RK3588_CRU_RESET_OFFSET(SRST_BUSTIMER3, 16, 2),
  168. RK3588_CRU_RESET_OFFSET(SRST_BUSTIMER4, 16, 3),
  169. RK3588_CRU_RESET_OFFSET(SRST_BUSTIMER5, 16, 4),
  170. RK3588_CRU_RESET_OFFSET(SRST_BUSTIMER6, 16, 5),
  171. RK3588_CRU_RESET_OFFSET(SRST_BUSTIMER7, 16, 6),
  172. RK3588_CRU_RESET_OFFSET(SRST_BUSTIMER8, 16, 7),
  173. RK3588_CRU_RESET_OFFSET(SRST_BUSTIMER9, 16, 8),
  174. RK3588_CRU_RESET_OFFSET(SRST_BUSTIMER10, 16, 9),
  175. RK3588_CRU_RESET_OFFSET(SRST_BUSTIMER11, 16, 10),
  176. RK3588_CRU_RESET_OFFSET(SRST_P_MAILBOX0, 16, 11),
  177. RK3588_CRU_RESET_OFFSET(SRST_P_MAILBOX1, 16, 12),
  178. RK3588_CRU_RESET_OFFSET(SRST_P_MAILBOX2, 16, 13),
  179. RK3588_CRU_RESET_OFFSET(SRST_P_GPIO1, 16, 14),
  180. RK3588_CRU_RESET_OFFSET(SRST_GPIO1, 16, 15),
  181. /* SOFTRST_CON17 */
  182. RK3588_CRU_RESET_OFFSET(SRST_P_GPIO2, 17, 0),
  183. RK3588_CRU_RESET_OFFSET(SRST_GPIO2, 17, 1),
  184. RK3588_CRU_RESET_OFFSET(SRST_P_GPIO3, 17, 2),
  185. RK3588_CRU_RESET_OFFSET(SRST_GPIO3, 17, 3),
  186. RK3588_CRU_RESET_OFFSET(SRST_P_GPIO4, 17, 4),
  187. RK3588_CRU_RESET_OFFSET(SRST_GPIO4, 17, 5),
  188. RK3588_CRU_RESET_OFFSET(SRST_A_DECOM, 17, 6),
  189. RK3588_CRU_RESET_OFFSET(SRST_P_DECOM, 17, 7),
  190. RK3588_CRU_RESET_OFFSET(SRST_D_DECOM, 17, 8),
  191. RK3588_CRU_RESET_OFFSET(SRST_P_TOP, 17, 9),
  192. RK3588_CRU_RESET_OFFSET(SRST_A_GICADB_GIC2CORE_BUS, 17, 11),
  193. RK3588_CRU_RESET_OFFSET(SRST_P_DFT2APB, 17, 12),
  194. RK3588_CRU_RESET_OFFSET(SRST_P_APB2ASB_MST_TOP, 17, 13),
  195. RK3588_CRU_RESET_OFFSET(SRST_P_APB2ASB_MST_CDPHY, 17, 14),
  196. RK3588_CRU_RESET_OFFSET(SRST_P_APB2ASB_MST_BOT_RIGHT, 17, 15),
  197. /* SOFTRST_CON18 */
  198. RK3588_CRU_RESET_OFFSET(SRST_P_APB2ASB_MST_IOC_TOP, 18, 0),
  199. RK3588_CRU_RESET_OFFSET(SRST_P_APB2ASB_MST_IOC_RIGHT, 18, 1),
  200. RK3588_CRU_RESET_OFFSET(SRST_P_APB2ASB_MST_CSIPHY, 18, 2),
  201. RK3588_CRU_RESET_OFFSET(SRST_P_APB2ASB_MST_VCCIO3_5, 18, 3),
  202. RK3588_CRU_RESET_OFFSET(SRST_P_APB2ASB_MST_VCCIO6, 18, 4),
  203. RK3588_CRU_RESET_OFFSET(SRST_P_APB2ASB_MST_EMMCIO, 18, 5),
  204. RK3588_CRU_RESET_OFFSET(SRST_A_SPINLOCK, 18, 6),
  205. RK3588_CRU_RESET_OFFSET(SRST_P_OTPC_NS, 18, 9),
  206. RK3588_CRU_RESET_OFFSET(SRST_OTPC_NS, 18, 10),
  207. RK3588_CRU_RESET_OFFSET(SRST_OTPC_ARB, 18, 11),
  208. /* SOFTRST_CON19 */
  209. RK3588_CRU_RESET_OFFSET(SRST_P_BUSIOC, 19, 0),
  210. RK3588_CRU_RESET_OFFSET(SRST_P_PMUCM0_INTMUX, 19, 4),
  211. RK3588_CRU_RESET_OFFSET(SRST_P_DDRCM0_INTMUX, 19, 5),
  212. /* SOFTRST_CON20 */
  213. RK3588_CRU_RESET_OFFSET(SRST_P_DDR_DFICTL_CH0, 20, 0),
  214. RK3588_CRU_RESET_OFFSET(SRST_P_DDR_MON_CH0, 20, 1),
  215. RK3588_CRU_RESET_OFFSET(SRST_P_DDR_STANDBY_CH0, 20, 2),
  216. RK3588_CRU_RESET_OFFSET(SRST_P_DDR_UPCTL_CH0, 20, 3),
  217. RK3588_CRU_RESET_OFFSET(SRST_TM_DDR_MON_CH0, 20, 4),
  218. RK3588_CRU_RESET_OFFSET(SRST_P_DDR_GRF_CH01, 20, 5),
  219. RK3588_CRU_RESET_OFFSET(SRST_DFI_CH0, 20, 6),
  220. RK3588_CRU_RESET_OFFSET(SRST_SBR_CH0, 20, 7),
  221. RK3588_CRU_RESET_OFFSET(SRST_DDR_UPCTL_CH0, 20, 8),
  222. RK3588_CRU_RESET_OFFSET(SRST_DDR_DFICTL_CH0, 20, 9),
  223. RK3588_CRU_RESET_OFFSET(SRST_DDR_MON_CH0, 20, 10),
  224. RK3588_CRU_RESET_OFFSET(SRST_DDR_STANDBY_CH0, 20, 11),
  225. RK3588_CRU_RESET_OFFSET(SRST_A_DDR_UPCTL_CH0, 20, 12),
  226. RK3588_CRU_RESET_OFFSET(SRST_P_DDR_DFICTL_CH1, 20, 13),
  227. RK3588_CRU_RESET_OFFSET(SRST_P_DDR_MON_CH1, 20, 14),
  228. RK3588_CRU_RESET_OFFSET(SRST_P_DDR_STANDBY_CH1, 20, 15),
  229. /* SOFTRST_CON21 */
  230. RK3588_CRU_RESET_OFFSET(SRST_P_DDR_UPCTL_CH1, 21, 0),
  231. RK3588_CRU_RESET_OFFSET(SRST_TM_DDR_MON_CH1, 21, 1),
  232. RK3588_CRU_RESET_OFFSET(SRST_DFI_CH1, 21, 2),
  233. RK3588_CRU_RESET_OFFSET(SRST_SBR_CH1, 21, 3),
  234. RK3588_CRU_RESET_OFFSET(SRST_DDR_UPCTL_CH1, 21, 4),
  235. RK3588_CRU_RESET_OFFSET(SRST_DDR_DFICTL_CH1, 21, 5),
  236. RK3588_CRU_RESET_OFFSET(SRST_DDR_MON_CH1, 21, 6),
  237. RK3588_CRU_RESET_OFFSET(SRST_DDR_STANDBY_CH1, 21, 7),
  238. RK3588_CRU_RESET_OFFSET(SRST_A_DDR_UPCTL_CH1, 21, 8),
  239. RK3588_CRU_RESET_OFFSET(SRST_A_DDR01_MSCH0, 21, 13),
  240. RK3588_CRU_RESET_OFFSET(SRST_A_DDR01_RS_MSCH0, 21, 14),
  241. RK3588_CRU_RESET_OFFSET(SRST_A_DDR01_FRS_MSCH0, 21, 15),
  242. /* SOFTRST_CON22 */
  243. RK3588_CRU_RESET_OFFSET(SRST_A_DDR01_SCRAMBLE0, 22, 0),
  244. RK3588_CRU_RESET_OFFSET(SRST_A_DDR01_FRS_SCRAMBLE0, 22, 1),
  245. RK3588_CRU_RESET_OFFSET(SRST_A_DDR01_MSCH1, 22, 2),
  246. RK3588_CRU_RESET_OFFSET(SRST_A_DDR01_RS_MSCH1, 22, 3),
  247. RK3588_CRU_RESET_OFFSET(SRST_A_DDR01_FRS_MSCH1, 22, 4),
  248. RK3588_CRU_RESET_OFFSET(SRST_A_DDR01_SCRAMBLE1, 22, 5),
  249. RK3588_CRU_RESET_OFFSET(SRST_A_DDR01_FRS_SCRAMBLE1, 22, 6),
  250. RK3588_CRU_RESET_OFFSET(SRST_P_DDR01_MSCH0, 22, 7),
  251. RK3588_CRU_RESET_OFFSET(SRST_P_DDR01_MSCH1, 22, 8),
  252. /* SOFTRST_CON23 */
  253. RK3588_CRU_RESET_OFFSET(SRST_P_DDR_DFICTL_CH2, 23, 0),
  254. RK3588_CRU_RESET_OFFSET(SRST_P_DDR_MON_CH2, 23, 1),
  255. RK3588_CRU_RESET_OFFSET(SRST_P_DDR_STANDBY_CH2, 23, 2),
  256. RK3588_CRU_RESET_OFFSET(SRST_P_DDR_UPCTL_CH2, 23, 3),
  257. RK3588_CRU_RESET_OFFSET(SRST_TM_DDR_MON_CH2, 23, 4),
  258. RK3588_CRU_RESET_OFFSET(SRST_P_DDR_GRF_CH23, 23, 5),
  259. RK3588_CRU_RESET_OFFSET(SRST_DFI_CH2, 23, 6),
  260. RK3588_CRU_RESET_OFFSET(SRST_SBR_CH2, 23, 7),
  261. RK3588_CRU_RESET_OFFSET(SRST_DDR_UPCTL_CH2, 23, 8),
  262. RK3588_CRU_RESET_OFFSET(SRST_DDR_DFICTL_CH2, 23, 9),
  263. RK3588_CRU_RESET_OFFSET(SRST_DDR_MON_CH2, 23, 10),
  264. RK3588_CRU_RESET_OFFSET(SRST_DDR_STANDBY_CH2, 23, 11),
  265. RK3588_CRU_RESET_OFFSET(SRST_A_DDR_UPCTL_CH2, 23, 12),
  266. RK3588_CRU_RESET_OFFSET(SRST_P_DDR_DFICTL_CH3, 23, 13),
  267. RK3588_CRU_RESET_OFFSET(SRST_P_DDR_MON_CH3, 23, 14),
  268. RK3588_CRU_RESET_OFFSET(SRST_P_DDR_STANDBY_CH3, 23, 15),
  269. /* SOFTRST_CON24 */
  270. RK3588_CRU_RESET_OFFSET(SRST_P_DDR_UPCTL_CH3, 24, 0),
  271. RK3588_CRU_RESET_OFFSET(SRST_TM_DDR_MON_CH3, 24, 1),
  272. RK3588_CRU_RESET_OFFSET(SRST_DFI_CH3, 24, 2),
  273. RK3588_CRU_RESET_OFFSET(SRST_SBR_CH3, 24, 3),
  274. RK3588_CRU_RESET_OFFSET(SRST_DDR_UPCTL_CH3, 24, 4),
  275. RK3588_CRU_RESET_OFFSET(SRST_DDR_DFICTL_CH3, 24, 5),
  276. RK3588_CRU_RESET_OFFSET(SRST_DDR_MON_CH3, 24, 6),
  277. RK3588_CRU_RESET_OFFSET(SRST_DDR_STANDBY_CH3, 24, 7),
  278. RK3588_CRU_RESET_OFFSET(SRST_A_DDR_UPCTL_CH3, 24, 8),
  279. RK3588_CRU_RESET_OFFSET(SRST_A_DDR23_MSCH2, 24, 13),
  280. RK3588_CRU_RESET_OFFSET(SRST_A_DDR23_RS_MSCH2, 24, 14),
  281. RK3588_CRU_RESET_OFFSET(SRST_A_DDR23_FRS_MSCH2, 24, 15),
  282. /* SOFTRST_CON25 */
  283. RK3588_CRU_RESET_OFFSET(SRST_A_DDR23_SCRAMBLE2, 25, 0),
  284. RK3588_CRU_RESET_OFFSET(SRST_A_DDR23_FRS_SCRAMBLE2, 25, 1),
  285. RK3588_CRU_RESET_OFFSET(SRST_A_DDR23_MSCH3, 25, 2),
  286. RK3588_CRU_RESET_OFFSET(SRST_A_DDR23_RS_MSCH3, 25, 3),
  287. RK3588_CRU_RESET_OFFSET(SRST_A_DDR23_FRS_MSCH3, 25, 4),
  288. RK3588_CRU_RESET_OFFSET(SRST_A_DDR23_SCRAMBLE3, 25, 5),
  289. RK3588_CRU_RESET_OFFSET(SRST_A_DDR23_FRS_SCRAMBLE3, 25, 6),
  290. RK3588_CRU_RESET_OFFSET(SRST_P_DDR23_MSCH2, 25, 7),
  291. RK3588_CRU_RESET_OFFSET(SRST_P_DDR23_MSCH3, 25, 8),
  292. /* SOFTRST_CON26 */
  293. RK3588_CRU_RESET_OFFSET(SRST_ISP1, 26, 3),
  294. RK3588_CRU_RESET_OFFSET(SRST_ISP1_VICAP, 26, 4),
  295. RK3588_CRU_RESET_OFFSET(SRST_A_ISP1_BIU, 26, 6),
  296. RK3588_CRU_RESET_OFFSET(SRST_H_ISP1_BIU, 26, 8),
  297. /* SOFTRST_CON27 */
  298. RK3588_CRU_RESET_OFFSET(SRST_A_RKNN1, 27, 0),
  299. RK3588_CRU_RESET_OFFSET(SRST_A_RKNN1_BIU, 27, 1),
  300. RK3588_CRU_RESET_OFFSET(SRST_H_RKNN1, 27, 2),
  301. RK3588_CRU_RESET_OFFSET(SRST_H_RKNN1_BIU, 27, 3),
  302. /* SOFTRST_CON28 */
  303. RK3588_CRU_RESET_OFFSET(SRST_A_RKNN2, 28, 0),
  304. RK3588_CRU_RESET_OFFSET(SRST_A_RKNN2_BIU, 28, 1),
  305. RK3588_CRU_RESET_OFFSET(SRST_H_RKNN2, 28, 2),
  306. RK3588_CRU_RESET_OFFSET(SRST_H_RKNN2_BIU, 28, 3),
  307. /* SOFTRST_CON29 */
  308. RK3588_CRU_RESET_OFFSET(SRST_A_RKNN_DSU0, 29, 3),
  309. RK3588_CRU_RESET_OFFSET(SRST_P_NPUTOP_BIU, 29, 5),
  310. RK3588_CRU_RESET_OFFSET(SRST_P_NPU_TIMER, 29, 6),
  311. RK3588_CRU_RESET_OFFSET(SRST_NPUTIMER0, 29, 8),
  312. RK3588_CRU_RESET_OFFSET(SRST_NPUTIMER1, 29, 9),
  313. RK3588_CRU_RESET_OFFSET(SRST_P_NPU_WDT, 29, 10),
  314. RK3588_CRU_RESET_OFFSET(SRST_T_NPU_WDT, 29, 11),
  315. RK3588_CRU_RESET_OFFSET(SRST_P_NPU_PVTM, 29, 12),
  316. RK3588_CRU_RESET_OFFSET(SRST_P_NPU_GRF, 29, 13),
  317. RK3588_CRU_RESET_OFFSET(SRST_NPU_PVTM, 29, 14),
  318. /* SOFTRST_CON30 */
  319. RK3588_CRU_RESET_OFFSET(SRST_NPU_PVTPLL, 30, 0),
  320. RK3588_CRU_RESET_OFFSET(SRST_H_NPU_CM0_BIU, 30, 2),
  321. RK3588_CRU_RESET_OFFSET(SRST_F_NPU_CM0_CORE, 30, 3),
  322. RK3588_CRU_RESET_OFFSET(SRST_T_NPU_CM0_JTAG, 30, 4),
  323. RK3588_CRU_RESET_OFFSET(SRST_A_RKNN0, 30, 6),
  324. RK3588_CRU_RESET_OFFSET(SRST_A_RKNN0_BIU, 30, 7),
  325. RK3588_CRU_RESET_OFFSET(SRST_H_RKNN0, 30, 8),
  326. RK3588_CRU_RESET_OFFSET(SRST_H_RKNN0_BIU, 30, 9),
  327. /* SOFTRST_CON31 */
  328. RK3588_CRU_RESET_OFFSET(SRST_H_NVM_BIU, 31, 2),
  329. RK3588_CRU_RESET_OFFSET(SRST_A_NVM_BIU, 31, 3),
  330. RK3588_CRU_RESET_OFFSET(SRST_H_EMMC, 31, 4),
  331. RK3588_CRU_RESET_OFFSET(SRST_A_EMMC, 31, 5),
  332. RK3588_CRU_RESET_OFFSET(SRST_C_EMMC, 31, 6),
  333. RK3588_CRU_RESET_OFFSET(SRST_B_EMMC, 31, 7),
  334. RK3588_CRU_RESET_OFFSET(SRST_T_EMMC, 31, 8),
  335. RK3588_CRU_RESET_OFFSET(SRST_S_SFC, 31, 9),
  336. RK3588_CRU_RESET_OFFSET(SRST_H_SFC, 31, 10),
  337. RK3588_CRU_RESET_OFFSET(SRST_H_SFC_XIP, 31, 11),
  338. /* SOFTRST_CON32 */
  339. RK3588_CRU_RESET_OFFSET(SRST_P_GRF, 32, 1),
  340. RK3588_CRU_RESET_OFFSET(SRST_P_DEC_BIU, 32, 2),
  341. RK3588_CRU_RESET_OFFSET(SRST_P_PHP_BIU, 32, 5),
  342. RK3588_CRU_RESET_OFFSET(SRST_A_PCIE_GRIDGE, 32, 8),
  343. RK3588_CRU_RESET_OFFSET(SRST_A_PHP_BIU, 32, 9),
  344. RK3588_CRU_RESET_OFFSET(SRST_A_GMAC0, 32, 10),
  345. RK3588_CRU_RESET_OFFSET(SRST_A_GMAC1, 32, 11),
  346. RK3588_CRU_RESET_OFFSET(SRST_A_PCIE_BIU, 32, 12),
  347. RK3588_CRU_RESET_OFFSET(SRST_PCIE0_POWER_UP, 32, 13),
  348. RK3588_CRU_RESET_OFFSET(SRST_PCIE1_POWER_UP, 32, 14),
  349. RK3588_CRU_RESET_OFFSET(SRST_PCIE2_POWER_UP, 32, 15),
  350. /* SOFTRST_CON33 */
  351. RK3588_CRU_RESET_OFFSET(SRST_PCIE3_POWER_UP, 33, 0),
  352. RK3588_CRU_RESET_OFFSET(SRST_PCIE4_POWER_UP, 33, 1),
  353. RK3588_CRU_RESET_OFFSET(SRST_P_PCIE0, 33, 12),
  354. RK3588_CRU_RESET_OFFSET(SRST_P_PCIE1, 33, 13),
  355. RK3588_CRU_RESET_OFFSET(SRST_P_PCIE2, 33, 14),
  356. RK3588_CRU_RESET_OFFSET(SRST_P_PCIE3, 33, 15),
  357. /* SOFTRST_CON34 */
  358. RK3588_CRU_RESET_OFFSET(SRST_P_PCIE4, 34, 0),
  359. RK3588_CRU_RESET_OFFSET(SRST_A_PHP_GIC_ITS, 34, 6),
  360. RK3588_CRU_RESET_OFFSET(SRST_A_MMU_PCIE, 34, 7),
  361. RK3588_CRU_RESET_OFFSET(SRST_A_MMU_PHP, 34, 8),
  362. RK3588_CRU_RESET_OFFSET(SRST_A_MMU_BIU, 34, 9),
  363. /* SOFTRST_CON35 */
  364. RK3588_CRU_RESET_OFFSET(SRST_A_USB3OTG2, 35, 7),
  365. /* SOFTRST_CON37 */
  366. RK3588_CRU_RESET_OFFSET(SRST_PMALIVE0, 37, 4),
  367. RK3588_CRU_RESET_OFFSET(SRST_PMALIVE1, 37, 5),
  368. RK3588_CRU_RESET_OFFSET(SRST_PMALIVE2, 37, 6),
  369. RK3588_CRU_RESET_OFFSET(SRST_A_SATA0, 37, 7),
  370. RK3588_CRU_RESET_OFFSET(SRST_A_SATA1, 37, 8),
  371. RK3588_CRU_RESET_OFFSET(SRST_A_SATA2, 37, 9),
  372. RK3588_CRU_RESET_OFFSET(SRST_RXOOB0, 37, 10),
  373. RK3588_CRU_RESET_OFFSET(SRST_RXOOB1, 37, 11),
  374. RK3588_CRU_RESET_OFFSET(SRST_RXOOB2, 37, 12),
  375. RK3588_CRU_RESET_OFFSET(SRST_ASIC0, 37, 13),
  376. RK3588_CRU_RESET_OFFSET(SRST_ASIC1, 37, 14),
  377. RK3588_CRU_RESET_OFFSET(SRST_ASIC2, 37, 15),
  378. /* SOFTRST_CON40 */
  379. RK3588_CRU_RESET_OFFSET(SRST_A_RKVDEC_CCU, 40, 2),
  380. RK3588_CRU_RESET_OFFSET(SRST_H_RKVDEC0, 40, 3),
  381. RK3588_CRU_RESET_OFFSET(SRST_A_RKVDEC0, 40, 4),
  382. RK3588_CRU_RESET_OFFSET(SRST_H_RKVDEC0_BIU, 40, 5),
  383. RK3588_CRU_RESET_OFFSET(SRST_A_RKVDEC0_BIU, 40, 6),
  384. RK3588_CRU_RESET_OFFSET(SRST_RKVDEC0_CA, 40, 7),
  385. RK3588_CRU_RESET_OFFSET(SRST_RKVDEC0_HEVC_CA, 40, 8),
  386. RK3588_CRU_RESET_OFFSET(SRST_RKVDEC0_CORE, 40, 9),
  387. /* SOFTRST_CON41 */
  388. RK3588_CRU_RESET_OFFSET(SRST_H_RKVDEC1, 41, 2),
  389. RK3588_CRU_RESET_OFFSET(SRST_A_RKVDEC1, 41, 3),
  390. RK3588_CRU_RESET_OFFSET(SRST_H_RKVDEC1_BIU, 41, 4),
  391. RK3588_CRU_RESET_OFFSET(SRST_A_RKVDEC1_BIU, 41, 5),
  392. RK3588_CRU_RESET_OFFSET(SRST_RKVDEC1_CA, 41, 6),
  393. RK3588_CRU_RESET_OFFSET(SRST_RKVDEC1_HEVC_CA, 41, 7),
  394. RK3588_CRU_RESET_OFFSET(SRST_RKVDEC1_CORE, 41, 8),
  395. /* SOFTRST_CON42 */
  396. RK3588_CRU_RESET_OFFSET(SRST_A_USB_BIU, 42, 2),
  397. RK3588_CRU_RESET_OFFSET(SRST_H_USB_BIU, 42, 3),
  398. RK3588_CRU_RESET_OFFSET(SRST_A_USB3OTG0, 42, 4),
  399. RK3588_CRU_RESET_OFFSET(SRST_A_USB3OTG1, 42, 7),
  400. RK3588_CRU_RESET_OFFSET(SRST_H_HOST0, 42, 10),
  401. RK3588_CRU_RESET_OFFSET(SRST_H_HOST_ARB0, 42, 11),
  402. RK3588_CRU_RESET_OFFSET(SRST_H_HOST1, 42, 12),
  403. RK3588_CRU_RESET_OFFSET(SRST_H_HOST_ARB1, 42, 13),
  404. RK3588_CRU_RESET_OFFSET(SRST_A_USB_GRF, 42, 14),
  405. RK3588_CRU_RESET_OFFSET(SRST_C_USB2P0_HOST0, 42, 15),
  406. /* SOFTRST_CON43 */
  407. RK3588_CRU_RESET_OFFSET(SRST_C_USB2P0_HOST1, 43, 0),
  408. RK3588_CRU_RESET_OFFSET(SRST_HOST_UTMI0, 43, 1),
  409. RK3588_CRU_RESET_OFFSET(SRST_HOST_UTMI1, 43, 2),
  410. /* SOFTRST_CON44 */
  411. RK3588_CRU_RESET_OFFSET(SRST_A_VDPU_BIU, 44, 4),
  412. RK3588_CRU_RESET_OFFSET(SRST_A_VDPU_LOW_BIU, 44, 5),
  413. RK3588_CRU_RESET_OFFSET(SRST_H_VDPU_BIU, 44, 6),
  414. RK3588_CRU_RESET_OFFSET(SRST_A_JPEG_DECODER_BIU, 44, 7),
  415. RK3588_CRU_RESET_OFFSET(SRST_A_VPU, 44, 8),
  416. RK3588_CRU_RESET_OFFSET(SRST_H_VPU, 44, 9),
  417. RK3588_CRU_RESET_OFFSET(SRST_A_JPEG_ENCODER0, 44, 10),
  418. RK3588_CRU_RESET_OFFSET(SRST_H_JPEG_ENCODER0, 44, 11),
  419. RK3588_CRU_RESET_OFFSET(SRST_A_JPEG_ENCODER1, 44, 12),
  420. RK3588_CRU_RESET_OFFSET(SRST_H_JPEG_ENCODER1, 44, 13),
  421. RK3588_CRU_RESET_OFFSET(SRST_A_JPEG_ENCODER2, 44, 14),
  422. RK3588_CRU_RESET_OFFSET(SRST_H_JPEG_ENCODER2, 44, 15),
  423. /* SOFTRST_CON45 */
  424. RK3588_CRU_RESET_OFFSET(SRST_A_JPEG_ENCODER3, 45, 0),
  425. RK3588_CRU_RESET_OFFSET(SRST_H_JPEG_ENCODER3, 45, 1),
  426. RK3588_CRU_RESET_OFFSET(SRST_A_JPEG_DECODER, 45, 2),
  427. RK3588_CRU_RESET_OFFSET(SRST_H_JPEG_DECODER, 45, 3),
  428. RK3588_CRU_RESET_OFFSET(SRST_H_IEP2P0, 45, 4),
  429. RK3588_CRU_RESET_OFFSET(SRST_A_IEP2P0, 45, 5),
  430. RK3588_CRU_RESET_OFFSET(SRST_IEP2P0_CORE, 45, 6),
  431. RK3588_CRU_RESET_OFFSET(SRST_H_RGA2, 45, 7),
  432. RK3588_CRU_RESET_OFFSET(SRST_A_RGA2, 45, 8),
  433. RK3588_CRU_RESET_OFFSET(SRST_RGA2_CORE, 45, 9),
  434. RK3588_CRU_RESET_OFFSET(SRST_H_RGA3_0, 45, 10),
  435. RK3588_CRU_RESET_OFFSET(SRST_A_RGA3_0, 45, 11),
  436. RK3588_CRU_RESET_OFFSET(SRST_RGA3_0_CORE, 45, 12),
  437. /* SOFTRST_CON47 */
  438. RK3588_CRU_RESET_OFFSET(SRST_H_RKVENC0_BIU, 47, 2),
  439. RK3588_CRU_RESET_OFFSET(SRST_A_RKVENC0_BIU, 47, 3),
  440. RK3588_CRU_RESET_OFFSET(SRST_H_RKVENC0, 47, 4),
  441. RK3588_CRU_RESET_OFFSET(SRST_A_RKVENC0, 47, 5),
  442. RK3588_CRU_RESET_OFFSET(SRST_RKVENC0_CORE, 47, 6),
  443. /* SOFTRST_CON48 */
  444. RK3588_CRU_RESET_OFFSET(SRST_H_RKVENC1_BIU, 48, 2),
  445. RK3588_CRU_RESET_OFFSET(SRST_A_RKVENC1_BIU, 48, 3),
  446. RK3588_CRU_RESET_OFFSET(SRST_H_RKVENC1, 48, 4),
  447. RK3588_CRU_RESET_OFFSET(SRST_A_RKVENC1, 48, 5),
  448. RK3588_CRU_RESET_OFFSET(SRST_RKVENC1_CORE, 48, 6),
  449. /* SOFTRST_CON49 */
  450. RK3588_CRU_RESET_OFFSET(SRST_A_VI_BIU, 49, 3),
  451. RK3588_CRU_RESET_OFFSET(SRST_H_VI_BIU, 49, 4),
  452. RK3588_CRU_RESET_OFFSET(SRST_P_VI_BIU, 49, 5),
  453. RK3588_CRU_RESET_OFFSET(SRST_D_VICAP, 49, 6),
  454. RK3588_CRU_RESET_OFFSET(SRST_A_VICAP, 49, 7),
  455. RK3588_CRU_RESET_OFFSET(SRST_H_VICAP, 49, 8),
  456. RK3588_CRU_RESET_OFFSET(SRST_ISP0, 49, 10),
  457. RK3588_CRU_RESET_OFFSET(SRST_ISP0_VICAP, 49, 11),
  458. /* SOFTRST_CON50 */
  459. RK3588_CRU_RESET_OFFSET(SRST_FISHEYE0, 50, 0),
  460. RK3588_CRU_RESET_OFFSET(SRST_FISHEYE1, 50, 3),
  461. RK3588_CRU_RESET_OFFSET(SRST_P_CSI_HOST_0, 50, 4),
  462. RK3588_CRU_RESET_OFFSET(SRST_P_CSI_HOST_1, 50, 5),
  463. RK3588_CRU_RESET_OFFSET(SRST_P_CSI_HOST_2, 50, 6),
  464. RK3588_CRU_RESET_OFFSET(SRST_P_CSI_HOST_3, 50, 7),
  465. RK3588_CRU_RESET_OFFSET(SRST_P_CSI_HOST_4, 50, 8),
  466. RK3588_CRU_RESET_OFFSET(SRST_P_CSI_HOST_5, 50, 9),
  467. /* SOFTRST_CON51 */
  468. RK3588_CRU_RESET_OFFSET(SRST_CSIHOST0_VICAP, 51, 4),
  469. RK3588_CRU_RESET_OFFSET(SRST_CSIHOST1_VICAP, 51, 5),
  470. RK3588_CRU_RESET_OFFSET(SRST_CSIHOST2_VICAP, 51, 6),
  471. RK3588_CRU_RESET_OFFSET(SRST_CSIHOST3_VICAP, 51, 7),
  472. RK3588_CRU_RESET_OFFSET(SRST_CSIHOST4_VICAP, 51, 8),
  473. RK3588_CRU_RESET_OFFSET(SRST_CSIHOST5_VICAP, 51, 9),
  474. RK3588_CRU_RESET_OFFSET(SRST_CIFIN, 51, 13),
  475. /* SOFTRST_CON52 */
  476. RK3588_CRU_RESET_OFFSET(SRST_A_VOP_BIU, 52, 4),
  477. RK3588_CRU_RESET_OFFSET(SRST_A_VOP_LOW_BIU, 52, 5),
  478. RK3588_CRU_RESET_OFFSET(SRST_H_VOP_BIU, 52, 6),
  479. RK3588_CRU_RESET_OFFSET(SRST_P_VOP_BIU, 52, 7),
  480. RK3588_CRU_RESET_OFFSET(SRST_H_VOP, 52, 8),
  481. RK3588_CRU_RESET_OFFSET(SRST_A_VOP, 52, 9),
  482. RK3588_CRU_RESET_OFFSET(SRST_D_VOP0, 52, 13),
  483. RK3588_CRU_RESET_OFFSET(SRST_D_VOP2HDMI_BRIDGE0, 52, 14),
  484. RK3588_CRU_RESET_OFFSET(SRST_D_VOP2HDMI_BRIDGE1, 52, 15),
  485. /* SOFTRST_CON53 */
  486. RK3588_CRU_RESET_OFFSET(SRST_D_VOP1, 53, 0),
  487. RK3588_CRU_RESET_OFFSET(SRST_D_VOP2, 53, 1),
  488. RK3588_CRU_RESET_OFFSET(SRST_D_VOP3, 53, 2),
  489. RK3588_CRU_RESET_OFFSET(SRST_P_VOPGRF, 53, 3),
  490. RK3588_CRU_RESET_OFFSET(SRST_P_DSIHOST0, 53, 4),
  491. RK3588_CRU_RESET_OFFSET(SRST_P_DSIHOST1, 53, 5),
  492. RK3588_CRU_RESET_OFFSET(SRST_DSIHOST0, 53, 6),
  493. RK3588_CRU_RESET_OFFSET(SRST_DSIHOST1, 53, 7),
  494. RK3588_CRU_RESET_OFFSET(SRST_VOP_PMU, 53, 8),
  495. RK3588_CRU_RESET_OFFSET(SRST_P_VOP_CHANNEL_BIU, 53, 9),
  496. /* SOFTRST_CON55 */
  497. RK3588_CRU_RESET_OFFSET(SRST_H_VO0_BIU, 55, 5),
  498. RK3588_CRU_RESET_OFFSET(SRST_H_VO0_S_BIU, 55, 6),
  499. RK3588_CRU_RESET_OFFSET(SRST_P_VO0_BIU, 55, 7),
  500. RK3588_CRU_RESET_OFFSET(SRST_P_VO0_S_BIU, 55, 8),
  501. RK3588_CRU_RESET_OFFSET(SRST_A_HDCP0_BIU, 55, 9),
  502. RK3588_CRU_RESET_OFFSET(SRST_P_VO0GRF, 55, 10),
  503. RK3588_CRU_RESET_OFFSET(SRST_H_HDCP_KEY0, 55, 11),
  504. RK3588_CRU_RESET_OFFSET(SRST_A_HDCP0, 55, 12),
  505. RK3588_CRU_RESET_OFFSET(SRST_H_HDCP0, 55, 13),
  506. RK3588_CRU_RESET_OFFSET(SRST_HDCP0, 55, 15),
  507. /* SOFTRST_CON56 */
  508. RK3588_CRU_RESET_OFFSET(SRST_P_TRNG0, 56, 1),
  509. RK3588_CRU_RESET_OFFSET(SRST_DP0, 56, 8),
  510. RK3588_CRU_RESET_OFFSET(SRST_DP1, 56, 9),
  511. RK3588_CRU_RESET_OFFSET(SRST_H_I2S4_8CH, 56, 10),
  512. RK3588_CRU_RESET_OFFSET(SRST_M_I2S4_8CH_TX, 56, 13),
  513. RK3588_CRU_RESET_OFFSET(SRST_H_I2S8_8CH, 56, 14),
  514. /* SOFTRST_CON57 */
  515. RK3588_CRU_RESET_OFFSET(SRST_M_I2S8_8CH_TX, 57, 1),
  516. RK3588_CRU_RESET_OFFSET(SRST_H_SPDIF2_DP0, 57, 2),
  517. RK3588_CRU_RESET_OFFSET(SRST_M_SPDIF2_DP0, 57, 6),
  518. RK3588_CRU_RESET_OFFSET(SRST_H_SPDIF5_DP1, 57, 7),
  519. RK3588_CRU_RESET_OFFSET(SRST_M_SPDIF5_DP1, 57, 11),
  520. /* SOFTRST_CON59 */
  521. RK3588_CRU_RESET_OFFSET(SRST_A_HDCP1_BIU, 59, 6),
  522. RK3588_CRU_RESET_OFFSET(SRST_A_VO1_BIU, 59, 8),
  523. RK3588_CRU_RESET_OFFSET(SRST_H_VOP1_BIU, 59, 9),
  524. RK3588_CRU_RESET_OFFSET(SRST_H_VOP1_S_BIU, 59, 10),
  525. RK3588_CRU_RESET_OFFSET(SRST_P_VOP1_BIU, 59, 11),
  526. RK3588_CRU_RESET_OFFSET(SRST_P_VO1GRF, 59, 12),
  527. RK3588_CRU_RESET_OFFSET(SRST_P_VO1_S_BIU, 59, 13),
  528. /* SOFTRST_CON60 */
  529. RK3588_CRU_RESET_OFFSET(SRST_H_I2S7_8CH, 60, 0),
  530. RK3588_CRU_RESET_OFFSET(SRST_M_I2S7_8CH_RX, 60, 3),
  531. RK3588_CRU_RESET_OFFSET(SRST_H_HDCP_KEY1, 60, 4),
  532. RK3588_CRU_RESET_OFFSET(SRST_A_HDCP1, 60, 5),
  533. RK3588_CRU_RESET_OFFSET(SRST_H_HDCP1, 60, 6),
  534. RK3588_CRU_RESET_OFFSET(SRST_HDCP1, 60, 8),
  535. RK3588_CRU_RESET_OFFSET(SRST_P_TRNG1, 60, 10),
  536. RK3588_CRU_RESET_OFFSET(SRST_P_HDMITX0, 60, 11),
  537. /* SOFTRST_CON61 */
  538. RK3588_CRU_RESET_OFFSET(SRST_HDMITX0_REF, 61, 0),
  539. RK3588_CRU_RESET_OFFSET(SRST_P_HDMITX1, 61, 2),
  540. RK3588_CRU_RESET_OFFSET(SRST_HDMITX1_REF, 61, 7),
  541. RK3588_CRU_RESET_OFFSET(SRST_A_HDMIRX, 61, 9),
  542. RK3588_CRU_RESET_OFFSET(SRST_P_HDMIRX, 61, 10),
  543. RK3588_CRU_RESET_OFFSET(SRST_HDMIRX_REF, 61, 11),
  544. /* SOFTRST_CON62 */
  545. RK3588_CRU_RESET_OFFSET(SRST_P_EDP0, 62, 0),
  546. RK3588_CRU_RESET_OFFSET(SRST_EDP0_24M, 62, 1),
  547. RK3588_CRU_RESET_OFFSET(SRST_P_EDP1, 62, 3),
  548. RK3588_CRU_RESET_OFFSET(SRST_EDP1_24M, 62, 4),
  549. RK3588_CRU_RESET_OFFSET(SRST_M_I2S5_8CH_TX, 62, 8),
  550. RK3588_CRU_RESET_OFFSET(SRST_H_I2S5_8CH, 62, 12),
  551. RK3588_CRU_RESET_OFFSET(SRST_M_I2S6_8CH_TX, 62, 15),
  552. /* SOFTRST_CON63 */
  553. RK3588_CRU_RESET_OFFSET(SRST_M_I2S6_8CH_RX, 63, 2),
  554. RK3588_CRU_RESET_OFFSET(SRST_H_I2S6_8CH, 63, 3),
  555. RK3588_CRU_RESET_OFFSET(SRST_H_SPDIF3, 63, 4),
  556. RK3588_CRU_RESET_OFFSET(SRST_M_SPDIF3, 63, 7),
  557. RK3588_CRU_RESET_OFFSET(SRST_H_SPDIF4, 63, 8),
  558. RK3588_CRU_RESET_OFFSET(SRST_M_SPDIF4, 63, 11),
  559. RK3588_CRU_RESET_OFFSET(SRST_H_SPDIFRX0, 63, 12),
  560. RK3588_CRU_RESET_OFFSET(SRST_M_SPDIFRX0, 63, 13),
  561. RK3588_CRU_RESET_OFFSET(SRST_H_SPDIFRX1, 63, 14),
  562. RK3588_CRU_RESET_OFFSET(SRST_M_SPDIFRX1, 63, 15),
  563. /* SOFTRST_CON64 */
  564. RK3588_CRU_RESET_OFFSET(SRST_H_SPDIFRX2, 64, 0),
  565. RK3588_CRU_RESET_OFFSET(SRST_M_SPDIFRX2, 64, 1),
  566. RK3588_CRU_RESET_OFFSET(SRST_LINKSYM_HDMITXPHY0, 64, 12),
  567. RK3588_CRU_RESET_OFFSET(SRST_LINKSYM_HDMITXPHY1, 64, 13),
  568. RK3588_CRU_RESET_OFFSET(SRST_VO1_BRIDGE0, 64, 14),
  569. RK3588_CRU_RESET_OFFSET(SRST_VO1_BRIDGE1, 64, 15),
  570. /* SOFTRST_CON65 */
  571. RK3588_CRU_RESET_OFFSET(SRST_H_I2S9_8CH, 65, 0),
  572. RK3588_CRU_RESET_OFFSET(SRST_M_I2S9_8CH_RX, 65, 3),
  573. RK3588_CRU_RESET_OFFSET(SRST_H_I2S10_8CH, 65, 4),
  574. RK3588_CRU_RESET_OFFSET(SRST_M_I2S10_8CH_RX, 65, 7),
  575. RK3588_CRU_RESET_OFFSET(SRST_P_S_HDMIRX, 65, 8),
  576. /* SOFTRST_CON66 */
  577. RK3588_CRU_RESET_OFFSET(SRST_GPU, 66, 4),
  578. RK3588_CRU_RESET_OFFSET(SRST_SYS_GPU, 66, 5),
  579. RK3588_CRU_RESET_OFFSET(SRST_A_S_GPU_BIU, 66, 8),
  580. RK3588_CRU_RESET_OFFSET(SRST_A_M0_GPU_BIU, 66, 9),
  581. RK3588_CRU_RESET_OFFSET(SRST_A_M1_GPU_BIU, 66, 10),
  582. RK3588_CRU_RESET_OFFSET(SRST_A_M2_GPU_BIU, 66, 11),
  583. RK3588_CRU_RESET_OFFSET(SRST_A_M3_GPU_BIU, 66, 12),
  584. RK3588_CRU_RESET_OFFSET(SRST_P_GPU_BIU, 66, 14),
  585. RK3588_CRU_RESET_OFFSET(SRST_P_GPU_PVTM, 66, 15),
  586. /* SOFTRST_CON67 */
  587. RK3588_CRU_RESET_OFFSET(SRST_GPU_PVTM, 67, 0),
  588. RK3588_CRU_RESET_OFFSET(SRST_P_GPU_GRF, 67, 2),
  589. RK3588_CRU_RESET_OFFSET(SRST_GPU_PVTPLL, 67, 3),
  590. RK3588_CRU_RESET_OFFSET(SRST_GPU_JTAG, 67, 4),
  591. /* SOFTRST_CON68 */
  592. RK3588_CRU_RESET_OFFSET(SRST_A_AV1_BIU, 68, 1),
  593. RK3588_CRU_RESET_OFFSET(SRST_A_AV1, 68, 2),
  594. RK3588_CRU_RESET_OFFSET(SRST_P_AV1_BIU, 68, 4),
  595. RK3588_CRU_RESET_OFFSET(SRST_P_AV1, 68, 5),
  596. /* SOFTRST_CON69 */
  597. RK3588_CRU_RESET_OFFSET(SRST_A_DDR_BIU, 69, 4),
  598. RK3588_CRU_RESET_OFFSET(SRST_A_DMA2DDR, 69, 5),
  599. RK3588_CRU_RESET_OFFSET(SRST_A_DDR_SHAREMEM, 69, 6),
  600. RK3588_CRU_RESET_OFFSET(SRST_A_DDR_SHAREMEM_BIU, 69, 7),
  601. RK3588_CRU_RESET_OFFSET(SRST_A_CENTER_S200_BIU, 69, 10),
  602. RK3588_CRU_RESET_OFFSET(SRST_A_CENTER_S400_BIU, 69, 11),
  603. RK3588_CRU_RESET_OFFSET(SRST_H_AHB2APB, 69, 12),
  604. RK3588_CRU_RESET_OFFSET(SRST_H_CENTER_BIU, 69, 13),
  605. RK3588_CRU_RESET_OFFSET(SRST_F_DDR_CM0_CORE, 69, 14),
  606. /* SOFTRST_CON70 */
  607. RK3588_CRU_RESET_OFFSET(SRST_DDR_TIMER0, 70, 0),
  608. RK3588_CRU_RESET_OFFSET(SRST_DDR_TIMER1, 70, 1),
  609. RK3588_CRU_RESET_OFFSET(SRST_T_WDT_DDR, 70, 2),
  610. RK3588_CRU_RESET_OFFSET(SRST_T_DDR_CM0_JTAG, 70, 3),
  611. RK3588_CRU_RESET_OFFSET(SRST_P_CENTER_GRF, 70, 5),
  612. RK3588_CRU_RESET_OFFSET(SRST_P_AHB2APB, 70, 6),
  613. RK3588_CRU_RESET_OFFSET(SRST_P_WDT, 70, 7),
  614. RK3588_CRU_RESET_OFFSET(SRST_P_TIMER, 70, 8),
  615. RK3588_CRU_RESET_OFFSET(SRST_P_DMA2DDR, 70, 9),
  616. RK3588_CRU_RESET_OFFSET(SRST_P_SHAREMEM, 70, 10),
  617. RK3588_CRU_RESET_OFFSET(SRST_P_CENTER_BIU, 70, 11),
  618. RK3588_CRU_RESET_OFFSET(SRST_P_CENTER_CHANNEL_BIU, 70, 12),
  619. /* SOFTRST_CON72 */
  620. RK3588_CRU_RESET_OFFSET(SRST_P_USBDPGRF0, 72, 1),
  621. RK3588_CRU_RESET_OFFSET(SRST_P_USBDPPHY0, 72, 2),
  622. RK3588_CRU_RESET_OFFSET(SRST_P_USBDPGRF1, 72, 3),
  623. RK3588_CRU_RESET_OFFSET(SRST_P_USBDPPHY1, 72, 4),
  624. RK3588_CRU_RESET_OFFSET(SRST_P_HDPTX0, 72, 5),
  625. RK3588_CRU_RESET_OFFSET(SRST_P_HDPTX1, 72, 6),
  626. RK3588_CRU_RESET_OFFSET(SRST_P_APB2ASB_SLV_BOT_RIGHT, 72, 7),
  627. RK3588_CRU_RESET_OFFSET(SRST_P_USB2PHY_U3_0_GRF0, 72, 8),
  628. RK3588_CRU_RESET_OFFSET(SRST_P_USB2PHY_U3_1_GRF0, 72, 9),
  629. RK3588_CRU_RESET_OFFSET(SRST_P_USB2PHY_U2_0_GRF0, 72, 10),
  630. RK3588_CRU_RESET_OFFSET(SRST_P_USB2PHY_U2_1_GRF0, 72, 11),
  631. RK3588_CRU_RESET_OFFSET(SRST_HDPTX0_ROPLL, 72, 12), // missing in TRM
  632. RK3588_CRU_RESET_OFFSET(SRST_HDPTX0_LCPLL, 72, 13), // missing in TRM
  633. RK3588_CRU_RESET_OFFSET(SRST_HDPTX0, 72, 14), // missing in TRM
  634. RK3588_CRU_RESET_OFFSET(SRST_HDPTX1_ROPLL, 72, 15), // missing in TRM
  635. /* SOFTRST_CON73 */
  636. RK3588_CRU_RESET_OFFSET(SRST_HDPTX1_LCPLL, 73, 0), // missing in TRM
  637. RK3588_CRU_RESET_OFFSET(SRST_HDPTX1, 73, 1), // missing in TRM
  638. RK3588_CRU_RESET_OFFSET(SRST_HDPTX0_HDMIRXPHY_SET, 73, 2), // missing in TRM
  639. RK3588_CRU_RESET_OFFSET(SRST_USBDP_COMBO_PHY0, 73, 3), // missing in TRM
  640. RK3588_CRU_RESET_OFFSET(SRST_USBDP_COMBO_PHY0_LCPLL, 73, 4), // missing in TRM
  641. RK3588_CRU_RESET_OFFSET(SRST_USBDP_COMBO_PHY0_ROPLL, 73, 5), // missing in TRM
  642. RK3588_CRU_RESET_OFFSET(SRST_USBDP_COMBO_PHY0_PCS_HS, 73, 6), // missing in TRM
  643. RK3588_CRU_RESET_OFFSET(SRST_USBDP_COMBO_PHY1, 73, 7), // missing in TRM
  644. RK3588_CRU_RESET_OFFSET(SRST_USBDP_COMBO_PHY1_LCPLL, 73, 8), // missing in TRM
  645. RK3588_CRU_RESET_OFFSET(SRST_USBDP_COMBO_PHY1_ROPLL, 73, 9), // missing in TRM
  646. RK3588_CRU_RESET_OFFSET(SRST_USBDP_COMBO_PHY1_PCS_HS, 73, 10), // missing in TRM
  647. RK3588_CRU_RESET_OFFSET(SRST_HDMIHDP0, 73, 12),
  648. RK3588_CRU_RESET_OFFSET(SRST_HDMIHDP1, 73, 13),
  649. /* SOFTRST_CON74 */
  650. RK3588_CRU_RESET_OFFSET(SRST_A_VO1USB_TOP_BIU, 74, 1),
  651. RK3588_CRU_RESET_OFFSET(SRST_H_VO1USB_TOP_BIU, 74, 3),
  652. /* SOFTRST_CON75 */
  653. RK3588_CRU_RESET_OFFSET(SRST_H_SDIO_BIU, 75, 1),
  654. RK3588_CRU_RESET_OFFSET(SRST_H_SDIO, 75, 2),
  655. RK3588_CRU_RESET_OFFSET(SRST_SDIO, 75, 3),
  656. /* SOFTRST_CON76 */
  657. RK3588_CRU_RESET_OFFSET(SRST_H_RGA3_BIU, 76, 2),
  658. RK3588_CRU_RESET_OFFSET(SRST_A_RGA3_BIU, 76, 3),
  659. RK3588_CRU_RESET_OFFSET(SRST_H_RGA3_1, 76, 4),
  660. RK3588_CRU_RESET_OFFSET(SRST_A_RGA3_1, 76, 5),
  661. RK3588_CRU_RESET_OFFSET(SRST_RGA3_1_CORE, 76, 6),
  662. /* SOFTRST_CON77 */
  663. RK3588_CRU_RESET_OFFSET(SRST_REF_PIPE_PHY0, 77, 6),
  664. RK3588_CRU_RESET_OFFSET(SRST_REF_PIPE_PHY1, 77, 7),
  665. RK3588_CRU_RESET_OFFSET(SRST_REF_PIPE_PHY2, 77, 8),
  666. /* PHPTOPCRU_SOFTRST_CON00 */
  667. RK3588_PHPTOPCRU_RESET_OFFSET(SRST_P_PHPTOP_CRU, 0, 1),
  668. RK3588_PHPTOPCRU_RESET_OFFSET(SRST_P_PCIE2_GRF0, 0, 2),
  669. RK3588_PHPTOPCRU_RESET_OFFSET(SRST_P_PCIE2_GRF1, 0, 3),
  670. RK3588_PHPTOPCRU_RESET_OFFSET(SRST_P_PCIE2_GRF2, 0, 4),
  671. RK3588_PHPTOPCRU_RESET_OFFSET(SRST_P_PCIE2_PHY0, 0, 5),
  672. RK3588_PHPTOPCRU_RESET_OFFSET(SRST_P_PCIE2_PHY1, 0, 6),
  673. RK3588_PHPTOPCRU_RESET_OFFSET(SRST_P_PCIE2_PHY2, 0, 7),
  674. RK3588_PHPTOPCRU_RESET_OFFSET(SRST_P_PCIE3_PHY, 0, 8),
  675. RK3588_PHPTOPCRU_RESET_OFFSET(SRST_P_APB2ASB_SLV_CHIP_TOP, 0, 9),
  676. RK3588_PHPTOPCRU_RESET_OFFSET(SRST_PCIE30_PHY, 0, 10),
  677. /* PMU1CRU_SOFTRST_CON00 */
  678. RK3588_PMU1CRU_RESET_OFFSET(SRST_H_PMU1_BIU, 0, 10),
  679. RK3588_PMU1CRU_RESET_OFFSET(SRST_P_PMU1_BIU, 0, 11),
  680. RK3588_PMU1CRU_RESET_OFFSET(SRST_H_PMU_CM0_BIU, 0, 12),
  681. RK3588_PMU1CRU_RESET_OFFSET(SRST_F_PMU_CM0_CORE, 0, 13),
  682. RK3588_PMU1CRU_RESET_OFFSET(SRST_T_PMU1_CM0_JTAG, 0, 14),
  683. /* PMU1CRU_SOFTRST_CON01 */
  684. RK3588_PMU1CRU_RESET_OFFSET(SRST_DDR_FAIL_SAFE, 1, 1),
  685. RK3588_PMU1CRU_RESET_OFFSET(SRST_P_CRU_PMU1, 1, 2),
  686. RK3588_PMU1CRU_RESET_OFFSET(SRST_P_PMU1_GRF, 1, 4),
  687. RK3588_PMU1CRU_RESET_OFFSET(SRST_P_PMU1_IOC, 1, 5),
  688. RK3588_PMU1CRU_RESET_OFFSET(SRST_P_PMU1WDT, 1, 6),
  689. RK3588_PMU1CRU_RESET_OFFSET(SRST_T_PMU1WDT, 1, 7),
  690. RK3588_PMU1CRU_RESET_OFFSET(SRST_P_PMU1TIMER, 1, 8),
  691. RK3588_PMU1CRU_RESET_OFFSET(SRST_PMU1TIMER0, 1, 10),
  692. RK3588_PMU1CRU_RESET_OFFSET(SRST_PMU1TIMER1, 1, 11),
  693. RK3588_PMU1CRU_RESET_OFFSET(SRST_P_PMU1PWM, 1, 12),
  694. RK3588_PMU1CRU_RESET_OFFSET(SRST_PMU1PWM, 1, 13),
  695. /* PMU1CRU_SOFTRST_CON02 */
  696. RK3588_PMU1CRU_RESET_OFFSET(SRST_P_I2C0, 2, 1),
  697. RK3588_PMU1CRU_RESET_OFFSET(SRST_I2C0, 2, 2),
  698. RK3588_PMU1CRU_RESET_OFFSET(SRST_S_UART0, 2, 5),
  699. RK3588_PMU1CRU_RESET_OFFSET(SRST_P_UART0, 2, 6),
  700. RK3588_PMU1CRU_RESET_OFFSET(SRST_H_I2S1_8CH, 2, 7),
  701. RK3588_PMU1CRU_RESET_OFFSET(SRST_M_I2S1_8CH_TX, 2, 10),
  702. RK3588_PMU1CRU_RESET_OFFSET(SRST_M_I2S1_8CH_RX, 2, 13),
  703. RK3588_PMU1CRU_RESET_OFFSET(SRST_H_PDM0, 2, 14),
  704. RK3588_PMU1CRU_RESET_OFFSET(SRST_PDM0, 2, 15),
  705. /* PMU1CRU_SOFTRST_CON03 */
  706. RK3588_PMU1CRU_RESET_OFFSET(SRST_H_VAD, 3, 0),
  707. RK3588_PMU1CRU_RESET_OFFSET(SRST_HDPTX0_INIT, 3, 11),
  708. RK3588_PMU1CRU_RESET_OFFSET(SRST_HDPTX0_CMN, 3, 12),
  709. RK3588_PMU1CRU_RESET_OFFSET(SRST_HDPTX0_LANE, 3, 13),
  710. RK3588_PMU1CRU_RESET_OFFSET(SRST_HDPTX1_INIT, 3, 15),
  711. /* PMU1CRU_SOFTRST_CON04 */
  712. RK3588_PMU1CRU_RESET_OFFSET(SRST_HDPTX1_CMN, 4, 0),
  713. RK3588_PMU1CRU_RESET_OFFSET(SRST_HDPTX1_LANE, 4, 1),
  714. RK3588_PMU1CRU_RESET_OFFSET(SRST_M_MIPI_DCPHY0, 4, 3),
  715. RK3588_PMU1CRU_RESET_OFFSET(SRST_S_MIPI_DCPHY0, 4, 4),
  716. RK3588_PMU1CRU_RESET_OFFSET(SRST_M_MIPI_DCPHY1, 4, 5),
  717. RK3588_PMU1CRU_RESET_OFFSET(SRST_S_MIPI_DCPHY1, 4, 6),
  718. RK3588_PMU1CRU_RESET_OFFSET(SRST_OTGPHY_U3_0, 4, 7),
  719. RK3588_PMU1CRU_RESET_OFFSET(SRST_OTGPHY_U3_1, 4, 8),
  720. RK3588_PMU1CRU_RESET_OFFSET(SRST_OTGPHY_U2_0, 4, 9),
  721. RK3588_PMU1CRU_RESET_OFFSET(SRST_OTGPHY_U2_1, 4, 10),
  722. /* PMU1CRU_SOFTRST_CON05 */
  723. RK3588_PMU1CRU_RESET_OFFSET(SRST_P_PMU0GRF, 5, 3),
  724. RK3588_PMU1CRU_RESET_OFFSET(SRST_P_PMU0IOC, 5, 4),
  725. RK3588_PMU1CRU_RESET_OFFSET(SRST_P_GPIO0, 5, 5),
  726. RK3588_PMU1CRU_RESET_OFFSET(SRST_GPIO0, 5, 6),
  727. /* SECURECRU_SOFTRST_CON00 */
  728. RK3588_SECURECRU_RESET_OFFSET(SRST_A_SECURE_NS_BIU, 0, 10),
  729. RK3588_SECURECRU_RESET_OFFSET(SRST_H_SECURE_NS_BIU, 0, 11),
  730. RK3588_SECURECRU_RESET_OFFSET(SRST_A_SECURE_S_BIU, 0, 12),
  731. RK3588_SECURECRU_RESET_OFFSET(SRST_H_SECURE_S_BIU, 0, 13),
  732. RK3588_SECURECRU_RESET_OFFSET(SRST_P_SECURE_S_BIU, 0, 14),
  733. RK3588_SECURECRU_RESET_OFFSET(SRST_CRYPTO_CORE, 0, 15),
  734. /* SECURECRU_SOFTRST_CON01 */
  735. RK3588_SECURECRU_RESET_OFFSET(SRST_CRYPTO_PKA, 1, 0),
  736. RK3588_SECURECRU_RESET_OFFSET(SRST_CRYPTO_RNG, 1, 1),
  737. RK3588_SECURECRU_RESET_OFFSET(SRST_A_CRYPTO, 1, 2),
  738. RK3588_SECURECRU_RESET_OFFSET(SRST_H_CRYPTO, 1, 3),
  739. RK3588_SECURECRU_RESET_OFFSET(SRST_KEYLADDER_CORE, 1, 9),
  740. RK3588_SECURECRU_RESET_OFFSET(SRST_KEYLADDER_RNG, 1, 10),
  741. RK3588_SECURECRU_RESET_OFFSET(SRST_A_KEYLADDER, 1, 11),
  742. RK3588_SECURECRU_RESET_OFFSET(SRST_H_KEYLADDER, 1, 12),
  743. RK3588_SECURECRU_RESET_OFFSET(SRST_P_OTPC_S, 1, 13),
  744. RK3588_SECURECRU_RESET_OFFSET(SRST_OTPC_S, 1, 14),
  745. RK3588_SECURECRU_RESET_OFFSET(SRST_WDT_S, 1, 15),
  746. /* SECURECRU_SOFTRST_CON02 */
  747. RK3588_SECURECRU_RESET_OFFSET(SRST_T_WDT_S, 2, 0),
  748. RK3588_SECURECRU_RESET_OFFSET(SRST_H_BOOTROM, 2, 1),
  749. RK3588_SECURECRU_RESET_OFFSET(SRST_A_DCF, 2, 2),
  750. RK3588_SECURECRU_RESET_OFFSET(SRST_P_DCF, 2, 3),
  751. RK3588_SECURECRU_RESET_OFFSET(SRST_H_BOOTROM_NS, 2, 5),
  752. RK3588_SECURECRU_RESET_OFFSET(SRST_P_KEYLADDER, 2, 14),
  753. RK3588_SECURECRU_RESET_OFFSET(SRST_H_TRNG_S, 2, 15),
  754. /* SECURECRU_SOFTRST_CON03 */
  755. RK3588_SECURECRU_RESET_OFFSET(SRST_H_TRNG_NS, 3, 0),
  756. RK3588_SECURECRU_RESET_OFFSET(SRST_D_SDMMC_BUFFER, 3, 1),
  757. RK3588_SECURECRU_RESET_OFFSET(SRST_H_SDMMC, 3, 2),
  758. RK3588_SECURECRU_RESET_OFFSET(SRST_H_SDMMC_BUFFER, 3, 3),
  759. RK3588_SECURECRU_RESET_OFFSET(SRST_SDMMC, 3, 4),
  760. RK3588_SECURECRU_RESET_OFFSET(SRST_P_TRNG_CHK, 3, 5),
  761. RK3588_SECURECRU_RESET_OFFSET(SRST_TRNG_S, 3, 6),
  762. };
  763. int rk3588_reset_bind_lut(struct udevice *pdev, u32 reg_offset, u32 reg_number)
  764. {
  765. return rockchip_reset_bind_lut(pdev, rk3588_register_offset,
  766. reg_offset, reg_number);
  767. }