sunxi.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Allwinner SUNXI "glue layer"
  4. *
  5. * Copyright © 2015 Hans de Goede <hdegoede@redhat.com>
  6. * Copyright © 2013 Jussi Kivilinna <jussi.kivilinna@iki.fi>
  7. *
  8. * Based on the sw_usb "Allwinner OTG Dual Role Controller" code.
  9. * Copyright 2007-2012 (C) Allwinner Technology Co., Ltd.
  10. * javen <javen@allwinnertech.com>
  11. *
  12. * Based on the DA8xx "glue layer" code.
  13. * Copyright (c) 2008-2009 MontaVista Software, Inc. <source@mvista.com>
  14. * Copyright (C) 2005-2006 by Texas Instruments
  15. *
  16. * This file is part of the Inventra Controller Driver for Linux.
  17. */
  18. #include <common.h>
  19. #include <clk.h>
  20. #include <dm.h>
  21. #include <generic-phy.h>
  22. #include <log.h>
  23. #include <malloc.h>
  24. #include <phy-sun4i-usb.h>
  25. #include <reset.h>
  26. #include <asm/arch/cpu.h>
  27. #include <asm/arch/clock.h>
  28. #include <dm/device_compat.h>
  29. #include <dm/lists.h>
  30. #include <dm/root.h>
  31. #include <linux/bitops.h>
  32. #include <linux/delay.h>
  33. #include <linux/usb/musb.h>
  34. #include "linux-compat.h"
  35. #include "musb_core.h"
  36. #include "musb_uboot.h"
  37. /******************************************************************************
  38. ******************************************************************************
  39. * From the Allwinner driver
  40. ******************************************************************************
  41. ******************************************************************************/
  42. /******************************************************************************
  43. * From include/sunxi_usb_bsp.h
  44. ******************************************************************************/
  45. /* reg offsets */
  46. #define USBC_REG_o_ISCR 0x0400
  47. #define USBC_REG_o_PHYCTL 0x0404
  48. #define USBC_REG_o_PHYBIST 0x0408
  49. #define USBC_REG_o_PHYTUNE 0x040c
  50. #define USBC_REG_o_VEND0 0x0043
  51. /* Interface Status and Control */
  52. #define USBC_BP_ISCR_VBUS_VALID_FROM_DATA 30
  53. #define USBC_BP_ISCR_VBUS_VALID_FROM_VBUS 29
  54. #define USBC_BP_ISCR_EXT_ID_STATUS 28
  55. #define USBC_BP_ISCR_EXT_DM_STATUS 27
  56. #define USBC_BP_ISCR_EXT_DP_STATUS 26
  57. #define USBC_BP_ISCR_MERGED_VBUS_STATUS 25
  58. #define USBC_BP_ISCR_MERGED_ID_STATUS 24
  59. #define USBC_BP_ISCR_ID_PULLUP_EN 17
  60. #define USBC_BP_ISCR_DPDM_PULLUP_EN 16
  61. #define USBC_BP_ISCR_FORCE_ID 14
  62. #define USBC_BP_ISCR_FORCE_VBUS_VALID 12
  63. #define USBC_BP_ISCR_VBUS_VALID_SRC 10
  64. #define USBC_BP_ISCR_HOSC_EN 7
  65. #define USBC_BP_ISCR_VBUS_CHANGE_DETECT 6
  66. #define USBC_BP_ISCR_ID_CHANGE_DETECT 5
  67. #define USBC_BP_ISCR_DPDM_CHANGE_DETECT 4
  68. #define USBC_BP_ISCR_IRQ_ENABLE 3
  69. #define USBC_BP_ISCR_VBUS_CHANGE_DETECT_EN 2
  70. #define USBC_BP_ISCR_ID_CHANGE_DETECT_EN 1
  71. #define USBC_BP_ISCR_DPDM_CHANGE_DETECT_EN 0
  72. /******************************************************************************
  73. * From usbc/usbc.c
  74. ******************************************************************************/
  75. struct sunxi_musb_config {
  76. struct musb_hdrc_config *config;
  77. };
  78. struct sunxi_glue {
  79. struct musb_host_data mdata;
  80. struct clk clk;
  81. struct reset_ctl rst;
  82. struct sunxi_musb_config *cfg;
  83. struct device dev;
  84. struct phy phy;
  85. };
  86. #define to_sunxi_glue(d) container_of(d, struct sunxi_glue, dev)
  87. static u32 USBC_WakeUp_ClearChangeDetect(u32 reg_val)
  88. {
  89. u32 temp = reg_val;
  90. temp &= ~BIT(USBC_BP_ISCR_VBUS_CHANGE_DETECT);
  91. temp &= ~BIT(USBC_BP_ISCR_ID_CHANGE_DETECT);
  92. temp &= ~BIT(USBC_BP_ISCR_DPDM_CHANGE_DETECT);
  93. return temp;
  94. }
  95. static void USBC_EnableIdPullUp(__iomem void *base)
  96. {
  97. u32 reg_val;
  98. reg_val = musb_readl(base, USBC_REG_o_ISCR);
  99. reg_val |= BIT(USBC_BP_ISCR_ID_PULLUP_EN);
  100. reg_val = USBC_WakeUp_ClearChangeDetect(reg_val);
  101. musb_writel(base, USBC_REG_o_ISCR, reg_val);
  102. }
  103. static void USBC_EnableDpDmPullUp(__iomem void *base)
  104. {
  105. u32 reg_val;
  106. reg_val = musb_readl(base, USBC_REG_o_ISCR);
  107. reg_val |= BIT(USBC_BP_ISCR_DPDM_PULLUP_EN);
  108. reg_val = USBC_WakeUp_ClearChangeDetect(reg_val);
  109. musb_writel(base, USBC_REG_o_ISCR, reg_val);
  110. }
  111. static void USBC_ForceIdToLow(__iomem void *base)
  112. {
  113. u32 reg_val;
  114. reg_val = musb_readl(base, USBC_REG_o_ISCR);
  115. reg_val &= ~(0x03 << USBC_BP_ISCR_FORCE_ID);
  116. reg_val |= (0x02 << USBC_BP_ISCR_FORCE_ID);
  117. reg_val = USBC_WakeUp_ClearChangeDetect(reg_val);
  118. musb_writel(base, USBC_REG_o_ISCR, reg_val);
  119. }
  120. static void USBC_ForceIdToHigh(__iomem void *base)
  121. {
  122. u32 reg_val;
  123. reg_val = musb_readl(base, USBC_REG_o_ISCR);
  124. reg_val &= ~(0x03 << USBC_BP_ISCR_FORCE_ID);
  125. reg_val |= (0x03 << USBC_BP_ISCR_FORCE_ID);
  126. reg_val = USBC_WakeUp_ClearChangeDetect(reg_val);
  127. musb_writel(base, USBC_REG_o_ISCR, reg_val);
  128. }
  129. static void USBC_ForceVbusValidToLow(__iomem void *base)
  130. {
  131. u32 reg_val;
  132. reg_val = musb_readl(base, USBC_REG_o_ISCR);
  133. reg_val &= ~(0x03 << USBC_BP_ISCR_FORCE_VBUS_VALID);
  134. reg_val |= (0x02 << USBC_BP_ISCR_FORCE_VBUS_VALID);
  135. reg_val = USBC_WakeUp_ClearChangeDetect(reg_val);
  136. musb_writel(base, USBC_REG_o_ISCR, reg_val);
  137. }
  138. static void USBC_ForceVbusValidToHigh(__iomem void *base)
  139. {
  140. u32 reg_val;
  141. reg_val = musb_readl(base, USBC_REG_o_ISCR);
  142. reg_val &= ~(0x03 << USBC_BP_ISCR_FORCE_VBUS_VALID);
  143. reg_val |= (0x03 << USBC_BP_ISCR_FORCE_VBUS_VALID);
  144. reg_val = USBC_WakeUp_ClearChangeDetect(reg_val);
  145. musb_writel(base, USBC_REG_o_ISCR, reg_val);
  146. }
  147. static void USBC_ConfigFIFO_Base(void)
  148. {
  149. u32 reg_value;
  150. /* config usb fifo, 8kb mode */
  151. reg_value = readl(SUNXI_SRAMC_BASE + 0x04);
  152. reg_value &= ~(0x03 << 0);
  153. reg_value |= BIT(0);
  154. writel(reg_value, SUNXI_SRAMC_BASE + 0x04);
  155. }
  156. /******************************************************************************
  157. * Needed for the DFU polling magic
  158. ******************************************************************************/
  159. static u8 last_int_usb;
  160. bool dfu_usb_get_reset(void)
  161. {
  162. return !!(last_int_usb & MUSB_INTR_RESET);
  163. }
  164. /******************************************************************************
  165. * MUSB Glue code
  166. ******************************************************************************/
  167. static irqreturn_t sunxi_musb_interrupt(int irq, void *__hci)
  168. {
  169. struct musb *musb = __hci;
  170. irqreturn_t retval = IRQ_NONE;
  171. /* read and flush interrupts */
  172. musb->int_usb = musb_readb(musb->mregs, MUSB_INTRUSB);
  173. last_int_usb = musb->int_usb;
  174. if (musb->int_usb)
  175. musb_writeb(musb->mregs, MUSB_INTRUSB, musb->int_usb);
  176. musb->int_tx = musb_readw(musb->mregs, MUSB_INTRTX);
  177. if (musb->int_tx)
  178. musb_writew(musb->mregs, MUSB_INTRTX, musb->int_tx);
  179. musb->int_rx = musb_readw(musb->mregs, MUSB_INTRRX);
  180. if (musb->int_rx)
  181. musb_writew(musb->mregs, MUSB_INTRRX, musb->int_rx);
  182. if (musb->int_usb || musb->int_tx || musb->int_rx)
  183. retval |= musb_interrupt(musb);
  184. return retval;
  185. }
  186. /* musb_core does not call enable / disable in a balanced manner <sigh> */
  187. static bool enabled = false;
  188. static int sunxi_musb_enable(struct musb *musb)
  189. {
  190. struct sunxi_glue *glue = to_sunxi_glue(musb->controller);
  191. int ret;
  192. pr_debug("%s():\n", __func__);
  193. musb_ep_select(musb->mregs, 0);
  194. musb_writeb(musb->mregs, MUSB_FADDR, 0);
  195. if (enabled)
  196. return 0;
  197. /* select PIO mode */
  198. musb_writeb(musb->mregs, USBC_REG_o_VEND0, 0);
  199. if (is_host_enabled(musb)) {
  200. ret = sun4i_usb_phy_id_detect(&glue->phy);
  201. if (ret == 1) {
  202. printf("No host cable detected: ");
  203. return -ENODEV;
  204. }
  205. ret = generic_phy_power_on(&glue->phy);
  206. if (ret) {
  207. pr_debug("failed to power on USB PHY\n");
  208. return ret;
  209. }
  210. }
  211. USBC_ForceVbusValidToHigh(musb->mregs);
  212. enabled = true;
  213. return 0;
  214. }
  215. static void sunxi_musb_disable(struct musb *musb)
  216. {
  217. struct sunxi_glue *glue = to_sunxi_glue(musb->controller);
  218. int ret;
  219. pr_debug("%s():\n", __func__);
  220. if (!enabled)
  221. return;
  222. if (is_host_enabled(musb)) {
  223. ret = generic_phy_power_off(&glue->phy);
  224. if (ret) {
  225. pr_debug("failed to power off USB PHY\n");
  226. return;
  227. }
  228. }
  229. USBC_ForceVbusValidToLow(musb->mregs);
  230. mdelay(200); /* Wait for the current session to timeout */
  231. enabled = false;
  232. }
  233. static int sunxi_musb_init(struct musb *musb)
  234. {
  235. struct sunxi_glue *glue = to_sunxi_glue(musb->controller);
  236. int ret;
  237. pr_debug("%s():\n", __func__);
  238. ret = clk_enable(&glue->clk);
  239. if (ret) {
  240. dev_err(musb->controller, "failed to enable clock\n");
  241. return ret;
  242. }
  243. if (reset_valid(&glue->rst)) {
  244. ret = reset_deassert(&glue->rst);
  245. if (ret) {
  246. dev_err(musb->controller, "failed to deassert reset\n");
  247. goto err_clk;
  248. }
  249. }
  250. ret = generic_phy_init(&glue->phy);
  251. if (ret) {
  252. dev_dbg(musb->controller, "failed to init USB PHY\n");
  253. goto err_rst;
  254. }
  255. musb->isr = sunxi_musb_interrupt;
  256. USBC_ConfigFIFO_Base();
  257. USBC_EnableDpDmPullUp(musb->mregs);
  258. USBC_EnableIdPullUp(musb->mregs);
  259. if (is_host_enabled(musb)) {
  260. /* Host mode */
  261. USBC_ForceIdToLow(musb->mregs);
  262. } else {
  263. /* Peripheral mode */
  264. USBC_ForceIdToHigh(musb->mregs);
  265. }
  266. USBC_ForceVbusValidToHigh(musb->mregs);
  267. return 0;
  268. err_rst:
  269. if (reset_valid(&glue->rst))
  270. reset_assert(&glue->rst);
  271. err_clk:
  272. clk_disable(&glue->clk);
  273. return ret;
  274. }
  275. static int sunxi_musb_exit(struct musb *musb)
  276. {
  277. struct sunxi_glue *glue = to_sunxi_glue(musb->controller);
  278. int ret = 0;
  279. if (generic_phy_valid(&glue->phy)) {
  280. ret = generic_phy_exit(&glue->phy);
  281. if (ret) {
  282. dev_dbg(musb->controller,
  283. "failed to power off usb phy\n");
  284. return ret;
  285. }
  286. }
  287. if (reset_valid(&glue->rst))
  288. reset_assert(&glue->rst);
  289. clk_disable(&glue->clk);
  290. return 0;
  291. }
  292. static void sunxi_musb_pre_root_reset_end(struct musb *musb)
  293. {
  294. struct sunxi_glue *glue = to_sunxi_glue(musb->controller);
  295. sun4i_usb_phy_set_squelch_detect(&glue->phy, false);
  296. }
  297. static void sunxi_musb_post_root_reset_end(struct musb *musb)
  298. {
  299. struct sunxi_glue *glue = to_sunxi_glue(musb->controller);
  300. sun4i_usb_phy_set_squelch_detect(&glue->phy, true);
  301. }
  302. static const struct musb_platform_ops sunxi_musb_ops = {
  303. .init = sunxi_musb_init,
  304. .exit = sunxi_musb_exit,
  305. .enable = sunxi_musb_enable,
  306. .disable = sunxi_musb_disable,
  307. .pre_root_reset_end = sunxi_musb_pre_root_reset_end,
  308. .post_root_reset_end = sunxi_musb_post_root_reset_end,
  309. };
  310. /* Allwinner OTG supports up to 5 endpoints */
  311. #define SUNXI_MUSB_MAX_EP_NUM 6
  312. #define SUNXI_MUSB_RAM_BITS 11
  313. static struct musb_fifo_cfg sunxi_musb_mode_cfg[] = {
  314. MUSB_EP_FIFO_SINGLE(1, FIFO_TX, 512),
  315. MUSB_EP_FIFO_SINGLE(1, FIFO_RX, 512),
  316. MUSB_EP_FIFO_SINGLE(2, FIFO_TX, 512),
  317. MUSB_EP_FIFO_SINGLE(2, FIFO_RX, 512),
  318. MUSB_EP_FIFO_SINGLE(3, FIFO_TX, 512),
  319. MUSB_EP_FIFO_SINGLE(3, FIFO_RX, 512),
  320. MUSB_EP_FIFO_SINGLE(4, FIFO_TX, 512),
  321. MUSB_EP_FIFO_SINGLE(4, FIFO_RX, 512),
  322. MUSB_EP_FIFO_SINGLE(5, FIFO_TX, 512),
  323. MUSB_EP_FIFO_SINGLE(5, FIFO_RX, 512),
  324. };
  325. /* H3/V3s OTG supports only 4 endpoints */
  326. #define SUNXI_MUSB_MAX_EP_NUM_H3 5
  327. static struct musb_fifo_cfg sunxi_musb_mode_cfg_h3[] = {
  328. MUSB_EP_FIFO_SINGLE(1, FIFO_TX, 512),
  329. MUSB_EP_FIFO_SINGLE(1, FIFO_RX, 512),
  330. MUSB_EP_FIFO_SINGLE(2, FIFO_TX, 512),
  331. MUSB_EP_FIFO_SINGLE(2, FIFO_RX, 512),
  332. MUSB_EP_FIFO_SINGLE(3, FIFO_TX, 512),
  333. MUSB_EP_FIFO_SINGLE(3, FIFO_RX, 512),
  334. MUSB_EP_FIFO_SINGLE(4, FIFO_TX, 512),
  335. MUSB_EP_FIFO_SINGLE(4, FIFO_RX, 512),
  336. };
  337. static struct musb_hdrc_config musb_config = {
  338. .fifo_cfg = sunxi_musb_mode_cfg,
  339. .fifo_cfg_size = ARRAY_SIZE(sunxi_musb_mode_cfg),
  340. .multipoint = true,
  341. .dyn_fifo = true,
  342. .num_eps = SUNXI_MUSB_MAX_EP_NUM,
  343. .ram_bits = SUNXI_MUSB_RAM_BITS,
  344. };
  345. static struct musb_hdrc_config musb_config_h3 = {
  346. .fifo_cfg = sunxi_musb_mode_cfg_h3,
  347. .fifo_cfg_size = ARRAY_SIZE(sunxi_musb_mode_cfg_h3),
  348. .multipoint = true,
  349. .dyn_fifo = true,
  350. .soft_con = true,
  351. .num_eps = SUNXI_MUSB_MAX_EP_NUM_H3,
  352. .ram_bits = SUNXI_MUSB_RAM_BITS,
  353. };
  354. static int musb_usb_probe(struct udevice *dev)
  355. {
  356. struct sunxi_glue *glue = dev_get_priv(dev);
  357. struct musb_host_data *host = &glue->mdata;
  358. struct musb_hdrc_platform_data pdata;
  359. void *base = dev_read_addr_ptr(dev);
  360. int ret;
  361. #ifdef CONFIG_USB_MUSB_HOST
  362. struct usb_bus_priv *priv = dev_get_uclass_priv(dev);
  363. #endif
  364. if (!base)
  365. return -EINVAL;
  366. glue->cfg = (struct sunxi_musb_config *)dev_get_driver_data(dev);
  367. if (!glue->cfg)
  368. return -EINVAL;
  369. ret = clk_get_by_index(dev, 0, &glue->clk);
  370. if (ret) {
  371. dev_err(dev, "failed to get clock\n");
  372. return ret;
  373. }
  374. ret = reset_get_by_index(dev, 0, &glue->rst);
  375. if (ret && ret != -ENOENT) {
  376. dev_err(dev, "failed to get reset\n");
  377. return ret;
  378. }
  379. ret = generic_phy_get_by_name(dev, "usb", &glue->phy);
  380. if (ret) {
  381. pr_err("failed to get usb PHY\n");
  382. return ret;
  383. }
  384. memset(&pdata, 0, sizeof(pdata));
  385. pdata.power = 250;
  386. pdata.platform_ops = &sunxi_musb_ops;
  387. pdata.config = glue->cfg->config;
  388. #ifdef CONFIG_USB_MUSB_HOST
  389. priv->desc_before_addr = true;
  390. pdata.mode = MUSB_HOST;
  391. host->host = musb_init_controller(&pdata, &glue->dev, base);
  392. if (!host->host)
  393. return -EIO;
  394. ret = musb_lowlevel_init(host);
  395. if (!ret)
  396. printf("Allwinner mUSB OTG (Host)\n");
  397. #else
  398. pdata.mode = MUSB_PERIPHERAL;
  399. host->host = musb_register(&pdata, &glue->dev, base);
  400. if (IS_ERR_OR_NULL(host->host))
  401. return -EIO;
  402. printf("Allwinner mUSB OTG (Peripheral)\n");
  403. #endif
  404. return ret;
  405. }
  406. static int musb_usb_remove(struct udevice *dev)
  407. {
  408. struct sunxi_glue *glue = dev_get_priv(dev);
  409. struct musb_host_data *host = &glue->mdata;
  410. musb_stop(host->host);
  411. free(host->host);
  412. host->host = NULL;
  413. return 0;
  414. }
  415. static const struct sunxi_musb_config sun4i_a10_cfg = {
  416. .config = &musb_config,
  417. };
  418. static const struct sunxi_musb_config sun6i_a31_cfg = {
  419. .config = &musb_config,
  420. };
  421. static const struct sunxi_musb_config sun8i_h3_cfg = {
  422. .config = &musb_config_h3,
  423. };
  424. static const struct udevice_id sunxi_musb_ids[] = {
  425. { .compatible = "allwinner,sun4i-a10-musb",
  426. .data = (ulong)&sun4i_a10_cfg },
  427. { .compatible = "allwinner,sun6i-a31-musb",
  428. .data = (ulong)&sun6i_a31_cfg },
  429. { .compatible = "allwinner,sun8i-a33-musb",
  430. .data = (ulong)&sun6i_a31_cfg },
  431. { .compatible = "allwinner,sun8i-h3-musb",
  432. .data = (ulong)&sun8i_h3_cfg },
  433. { }
  434. };
  435. U_BOOT_DRIVER(usb_musb) = {
  436. .name = "sunxi-musb",
  437. #ifdef CONFIG_USB_MUSB_HOST
  438. .id = UCLASS_USB,
  439. #else
  440. .id = UCLASS_USB_GADGET_GENERIC,
  441. #endif
  442. .of_match = sunxi_musb_ids,
  443. .probe = musb_usb_probe,
  444. .remove = musb_usb_remove,
  445. #ifdef CONFIG_USB_MUSB_HOST
  446. .ops = &musb_usb_ops,
  447. #endif
  448. .plat_auto = sizeof(struct usb_plat),
  449. .priv_auto = sizeof(struct sunxi_glue),
  450. };