mpc8xxx_wdt.c 2.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Copyright 2017 CS Systemes d'Information
  4. */
  5. #include <common.h>
  6. #include <env.h>
  7. #include <dm.h>
  8. #include <wdt.h>
  9. #include <clock_legacy.h>
  10. #include <asm/io.h>
  11. struct mpc8xxx_wdt {
  12. __be32 res0;
  13. __be32 swcrr; /* System watchdog control register */
  14. #define SWCRR_SWTC 0xFFFF0000 /* Software Watchdog Time Count. */
  15. #define SWCRR_BME 0x00000080 /* Bus monitor enable (mpc8xx) */
  16. #define SWCRR_SWF 0x00000008 /* Software Watchdog Freeze (mpc8xx). */
  17. #define SWCRR_SWEN 0x00000004 /* Watchdog Enable bit. */
  18. #define SWCRR_SWRI 0x00000002 /* Software Watchdog Reset/Interrupt Select bit.*/
  19. #define SWCRR_SWPR 0x00000001 /* Software Watchdog Counter Prescale bit. */
  20. __be32 swcnr; /* System watchdog count register */
  21. u8 res1[2];
  22. __be16 swsrr; /* System watchdog service register */
  23. u8 res2[0xf0];
  24. };
  25. struct mpc8xxx_wdt_priv {
  26. struct mpc8xxx_wdt __iomem *base;
  27. };
  28. static int mpc8xxx_wdt_reset(struct udevice *dev)
  29. {
  30. struct mpc8xxx_wdt_priv *priv = dev_get_priv(dev);
  31. out_be16(&priv->base->swsrr, 0x556c); /* write magic1 */
  32. out_be16(&priv->base->swsrr, 0xaa39); /* write magic2 */
  33. return 0;
  34. }
  35. static int mpc8xxx_wdt_start(struct udevice *dev, u64 timeout, ulong flags)
  36. {
  37. struct mpc8xxx_wdt_priv *priv = dev_get_priv(dev);
  38. const char *mode = env_get("watchdog_mode");
  39. ulong prescaler = dev_get_driver_data(dev);
  40. u16 swtc = min_t(u16, timeout * get_board_sys_clk() / 1000 / prescaler, U16_MAX);
  41. u32 val;
  42. mpc8xxx_wdt_reset(dev);
  43. if (strcmp(mode, "off") == 0)
  44. val = (swtc << 16) | SWCRR_SWPR;
  45. else if (strcmp(mode, "nmi") == 0)
  46. val = (swtc << 16) | SWCRR_SWPR | SWCRR_SWEN;
  47. else
  48. val = (swtc << 16) | SWCRR_SWPR | SWCRR_SWEN | SWCRR_SWRI;
  49. if (IS_ENABLED(CONFIG_WDT_MPC8xxx_BME))
  50. val |= (CONFIG_WDT_MPC8xxx_BMT << 8) | SWCRR_BME;
  51. out_be32(&priv->base->swcrr, val);
  52. if (!(in_be32(&priv->base->swcrr) & SWCRR_SWEN))
  53. return -EBUSY;
  54. return 0;
  55. }
  56. static int mpc8xxx_wdt_stop(struct udevice *dev)
  57. {
  58. struct mpc8xxx_wdt_priv *priv = dev_get_priv(dev);
  59. clrbits_be32(&priv->base->swcrr, SWCRR_SWEN);
  60. if (in_be32(&priv->base->swcrr) & SWCRR_SWEN)
  61. return -EBUSY;
  62. return 0;
  63. }
  64. static int mpc8xxx_wdt_of_to_plat(struct udevice *dev)
  65. {
  66. struct mpc8xxx_wdt_priv *priv = dev_get_priv(dev);
  67. priv->base = (void __iomem *)devfdt_remap_addr(dev);
  68. if (!priv->base)
  69. return -EINVAL;
  70. return 0;
  71. }
  72. static const struct wdt_ops mpc8xxx_wdt_ops = {
  73. .start = mpc8xxx_wdt_start,
  74. .reset = mpc8xxx_wdt_reset,
  75. .stop = mpc8xxx_wdt_stop,
  76. };
  77. static const struct udevice_id mpc8xxx_wdt_ids[] = {
  78. { .compatible = "fsl,pq1-wdt", .data = 0x800 },
  79. { .compatible = "fsl,pq2pro-wdt", .data = 0x10000 },
  80. {}
  81. };
  82. U_BOOT_DRIVER(wdt_mpc8xxx) = {
  83. .name = "wdt_mpc8xxx",
  84. .id = UCLASS_WDT,
  85. .of_match = mpc8xxx_wdt_ids,
  86. .ops = &mpc8xxx_wdt_ops,
  87. .of_to_plat = mpc8xxx_wdt_of_to_plat,
  88. .priv_auto = sizeof(struct mpc8xxx_wdt_priv),
  89. };