serial.c 5.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * linux/arch/arm/mach-omap1/serial.c
  4. *
  5. * OMAP1 serial support.
  6. */
  7. #include <linux/gpio/machine.h>
  8. #include <linux/gpio/consumer.h>
  9. #include <linux/module.h>
  10. #include <linux/kernel.h>
  11. #include <linux/init.h>
  12. #include <linux/irq.h>
  13. #include <linux/delay.h>
  14. #include <linux/serial.h>
  15. #include <linux/tty.h>
  16. #include <linux/serial_8250.h>
  17. #include <linux/serial_reg.h>
  18. #include <linux/clk.h>
  19. #include <linux/io.h>
  20. #include <asm/mach-types.h>
  21. #include "common.h"
  22. #include "serial.h"
  23. #include "mux.h"
  24. #include "pm.h"
  25. #include "soc.h"
  26. static struct clk * uart1_ck;
  27. static struct clk * uart2_ck;
  28. static struct clk * uart3_ck;
  29. static inline unsigned int omap_serial_in(struct plat_serial8250_port *up,
  30. int offset)
  31. {
  32. offset <<= up->regshift;
  33. return (unsigned int)__raw_readb(up->membase + offset);
  34. }
  35. static inline void omap_serial_outp(struct plat_serial8250_port *p, int offset,
  36. int value)
  37. {
  38. offset <<= p->regshift;
  39. __raw_writeb(value, p->membase + offset);
  40. }
  41. /*
  42. * Internal UARTs need to be initialized for the 8250 autoconfig to work
  43. * properly. Note that the TX watermark initialization may not be needed
  44. * once the 8250.c watermark handling code is merged.
  45. */
  46. static void __init omap_serial_reset(struct plat_serial8250_port *p)
  47. {
  48. omap_serial_outp(p, UART_OMAP_MDR1,
  49. UART_OMAP_MDR1_DISABLE); /* disable UART */
  50. omap_serial_outp(p, UART_OMAP_SCR, 0x08); /* TX watermark */
  51. omap_serial_outp(p, UART_OMAP_MDR1,
  52. UART_OMAP_MDR1_16X_MODE); /* enable UART */
  53. if (!cpu_is_omap15xx()) {
  54. omap_serial_outp(p, UART_OMAP_SYSC, 0x01);
  55. while (!(omap_serial_in(p, UART_OMAP_SYSC) & 0x01));
  56. }
  57. }
  58. static struct plat_serial8250_port serial_platform_data[] = {
  59. {
  60. .mapbase = OMAP1_UART1_BASE,
  61. .irq = INT_UART1,
  62. .flags = UPF_BOOT_AUTOCONF,
  63. .iotype = UPIO_MEM,
  64. .regshift = 2,
  65. .uartclk = OMAP16XX_BASE_BAUD * 16,
  66. },
  67. {
  68. .mapbase = OMAP1_UART2_BASE,
  69. .irq = INT_UART2,
  70. .flags = UPF_BOOT_AUTOCONF,
  71. .iotype = UPIO_MEM,
  72. .regshift = 2,
  73. .uartclk = OMAP16XX_BASE_BAUD * 16,
  74. },
  75. {
  76. .mapbase = OMAP1_UART3_BASE,
  77. .irq = INT_UART3,
  78. .flags = UPF_BOOT_AUTOCONF,
  79. .iotype = UPIO_MEM,
  80. .regshift = 2,
  81. .uartclk = OMAP16XX_BASE_BAUD * 16,
  82. },
  83. { },
  84. };
  85. static struct platform_device serial_device = {
  86. .name = "serial8250",
  87. .id = PLAT8250_DEV_PLATFORM,
  88. .dev = {
  89. .platform_data = serial_platform_data,
  90. },
  91. };
  92. /*
  93. * Note that on Innovator-1510 UART2 pins conflict with USB2.
  94. * By default UART2 does not work on Innovator-1510 if you have
  95. * USB OHCI enabled. To use UART2, you must disable USB2 first.
  96. */
  97. void __init omap_serial_init(void)
  98. {
  99. int i;
  100. if (cpu_is_omap15xx()) {
  101. serial_platform_data[0].uartclk = OMAP1510_BASE_BAUD * 16;
  102. serial_platform_data[1].uartclk = OMAP1510_BASE_BAUD * 16;
  103. serial_platform_data[2].uartclk = OMAP1510_BASE_BAUD * 16;
  104. }
  105. for (i = 0; i < ARRAY_SIZE(serial_platform_data) - 1; i++) {
  106. /* Static mapping, never released */
  107. serial_platform_data[i].membase =
  108. ioremap(serial_platform_data[i].mapbase, SZ_2K);
  109. if (!serial_platform_data[i].membase) {
  110. printk(KERN_ERR "Could not ioremap uart%i\n", i);
  111. continue;
  112. }
  113. switch (i) {
  114. case 0:
  115. uart1_ck = clk_get(NULL, "uart1_ck");
  116. if (IS_ERR(uart1_ck))
  117. printk("Could not get uart1_ck\n");
  118. else {
  119. clk_prepare_enable(uart1_ck);
  120. if (cpu_is_omap15xx())
  121. clk_set_rate(uart1_ck, 12000000);
  122. }
  123. break;
  124. case 1:
  125. uart2_ck = clk_get(NULL, "uart2_ck");
  126. if (IS_ERR(uart2_ck))
  127. printk("Could not get uart2_ck\n");
  128. else {
  129. clk_prepare_enable(uart2_ck);
  130. if (cpu_is_omap15xx())
  131. clk_set_rate(uart2_ck, 12000000);
  132. else
  133. clk_set_rate(uart2_ck, 48000000);
  134. }
  135. break;
  136. case 2:
  137. uart3_ck = clk_get(NULL, "uart3_ck");
  138. if (IS_ERR(uart3_ck))
  139. printk("Could not get uart3_ck\n");
  140. else {
  141. clk_prepare_enable(uart3_ck);
  142. if (cpu_is_omap15xx())
  143. clk_set_rate(uart3_ck, 12000000);
  144. }
  145. break;
  146. }
  147. omap_serial_reset(&serial_platform_data[i]);
  148. }
  149. }
  150. #ifdef CONFIG_OMAP_SERIAL_WAKE
  151. static irqreturn_t omap_serial_wake_interrupt(int irq, void *dev_id)
  152. {
  153. /* Need to do something with serial port right after wake-up? */
  154. return IRQ_HANDLED;
  155. }
  156. /*
  157. * Reroutes serial RX lines to GPIO lines for the duration of
  158. * sleep to allow waking up the device from serial port even
  159. * in deep sleep.
  160. */
  161. void omap_serial_wake_trigger(int enable)
  162. {
  163. if (!cpu_is_omap16xx())
  164. return;
  165. if (uart1_ck != NULL) {
  166. if (enable)
  167. omap_cfg_reg(V14_16XX_GPIO37);
  168. else
  169. omap_cfg_reg(V14_16XX_UART1_RX);
  170. }
  171. if (uart2_ck != NULL) {
  172. if (enable)
  173. omap_cfg_reg(R9_16XX_GPIO18);
  174. else
  175. omap_cfg_reg(R9_16XX_UART2_RX);
  176. }
  177. if (uart3_ck != NULL) {
  178. if (enable)
  179. omap_cfg_reg(L14_16XX_GPIO49);
  180. else
  181. omap_cfg_reg(L14_16XX_UART3_RX);
  182. }
  183. }
  184. static void __init omap_serial_set_port_wakeup(int idx)
  185. {
  186. struct gpio_desc *d;
  187. int ret;
  188. d = gpiod_get_index(NULL, "wakeup", idx, GPIOD_IN);
  189. if (IS_ERR(d)) {
  190. pr_err("Unable to get UART wakeup GPIO descriptor\n");
  191. return;
  192. }
  193. ret = request_irq(gpiod_to_irq(d), &omap_serial_wake_interrupt,
  194. IRQF_TRIGGER_RISING, "serial wakeup", NULL);
  195. if (ret) {
  196. gpiod_put(d);
  197. pr_err("No interrupt for UART%d wake GPIO\n", idx + 1);
  198. return;
  199. }
  200. enable_irq_wake(gpiod_to_irq(d));
  201. }
  202. int __init omap_serial_wakeup_init(void)
  203. {
  204. if (!cpu_is_omap16xx())
  205. return 0;
  206. if (uart1_ck != NULL)
  207. omap_serial_set_port_wakeup(0);
  208. if (uart2_ck != NULL)
  209. omap_serial_set_port_wakeup(1);
  210. if (uart3_ck != NULL)
  211. omap_serial_set_port_wakeup(2);
  212. return 0;
  213. }
  214. #endif /* CONFIG_OMAP_SERIAL_WAKE */
  215. static int __init omap_init(void)
  216. {
  217. if (!cpu_class_is_omap1())
  218. return -ENODEV;
  219. return platform_device_register(&serial_device);
  220. }
  221. arch_initcall(omap_init);