reset-handler.S 7.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303
  1. /* SPDX-License-Identifier: GPL-2.0-only */
  2. /*
  3. * Copyright (c) 2012, NVIDIA Corporation. All rights reserved.
  4. */
  5. #include <linux/init.h>
  6. #include <linux/linkage.h>
  7. #include <soc/tegra/flowctrl.h>
  8. #include <soc/tegra/fuse.h>
  9. #include <asm/assembler.h>
  10. #include <asm/asm-offsets.h>
  11. #include <asm/cache.h>
  12. #include "iomap.h"
  13. #include "reset.h"
  14. #include "sleep.h"
  15. #define PMC_SCRATCH41 0x140
  16. .arch armv7-a
  17. #ifdef CONFIG_PM_SLEEP
  18. /*
  19. * tegra_resume
  20. *
  21. * CPU boot vector when restarting the a CPU following
  22. * an LP2 transition. Also branched to by LP0 and LP1 resume after
  23. * re-enabling sdram.
  24. *
  25. * r6: SoC ID
  26. * r8: CPU part number
  27. */
  28. ENTRY(tegra_resume)
  29. check_cpu_part_num 0xc09, r8, r9
  30. bleq v7_invalidate_l1
  31. cpu_id r0
  32. cmp r0, #0 @ CPU0?
  33. THUMB( it ne )
  34. bne cpu_resume @ no
  35. tegra_get_soc_id TEGRA_APB_MISC_BASE, r6
  36. /* Are we on Tegra20? */
  37. cmp r6, #TEGRA20
  38. beq 1f @ Yes
  39. /* Clear the flow controller flags for this CPU. */
  40. cpu_to_csr_reg r3, r0
  41. mov32 r2, TEGRA_FLOW_CTRL_BASE
  42. ldr r1, [r2, r3]
  43. /* Clear event & intr flag */
  44. orr r1, r1, \
  45. #FLOW_CTRL_CSR_INTR_FLAG | FLOW_CTRL_CSR_EVENT_FLAG
  46. movw r0, #0x3FFD @ enable, cluster_switch, immed, bitmaps
  47. @ & ext flags for CPU power mgnt
  48. bic r1, r1, r0
  49. str r1, [r2, r3]
  50. 1:
  51. mov32 r9, 0xc09
  52. cmp r8, r9
  53. bne end_ca9_scu_l2_resume
  54. #ifdef CONFIG_HAVE_ARM_SCU
  55. /* enable SCU */
  56. mov32 r0, TEGRA_ARM_PERIF_BASE
  57. ldr r1, [r0]
  58. orr r1, r1, #1
  59. str r1, [r0]
  60. #endif
  61. bl tegra_resume_trusted_foundations
  62. #ifdef CONFIG_CACHE_L2X0
  63. /* L2 cache resume & re-enable */
  64. bl l2c310_early_resume
  65. #endif
  66. end_ca9_scu_l2_resume:
  67. mov32 r9, 0xc0f
  68. cmp r8, r9
  69. bleq tegra_init_l2_for_a15
  70. b cpu_resume
  71. ENDPROC(tegra_resume)
  72. /*
  73. * tegra_resume_trusted_foundations
  74. *
  75. * Trusted Foundations firmware initialization.
  76. *
  77. * Doesn't return if firmware presents.
  78. * Corrupted registers: r1, r2
  79. */
  80. ENTRY(tegra_resume_trusted_foundations)
  81. /* Check whether Trusted Foundations firmware presents. */
  82. mov32 r2, TEGRA_IRAM_BASE + TEGRA_IRAM_RESET_HANDLER_OFFSET
  83. ldr r1, =__tegra_cpu_reset_handler_data_offset + \
  84. RESET_DATA(TF_PRESENT)
  85. ldr r1, [r2, r1]
  86. cmp r1, #0
  87. reteq lr
  88. .arch_extension sec
  89. /*
  90. * First call after suspend wakes firmware. No arguments required
  91. * for some firmware versions. Downstream kernel of ASUS TF300T uses
  92. * r0=3 for the wake-up notification.
  93. */
  94. mov r0, #3
  95. smc #0
  96. b cpu_resume
  97. ENDPROC(tegra_resume_trusted_foundations)
  98. #endif
  99. .align L1_CACHE_SHIFT
  100. ENTRY(__tegra_cpu_reset_handler_start)
  101. /*
  102. * __tegra_cpu_reset_handler:
  103. *
  104. * Common handler for all CPU reset events.
  105. *
  106. * Register usage within the reset handler:
  107. *
  108. * Others: scratch
  109. * R6 = SoC ID
  110. * R7 = CPU present (to the OS) mask
  111. * R8 = CPU in LP1 state mask
  112. * R9 = CPU in LP2 state mask
  113. * R10 = CPU number
  114. * R11 = CPU mask
  115. * R12 = pointer to reset handler data
  116. *
  117. * NOTE: This code is copied to IRAM. All code and data accesses
  118. * must be position-independent.
  119. */
  120. .arm
  121. .align L1_CACHE_SHIFT
  122. ENTRY(__tegra_cpu_reset_handler)
  123. cpsid aif, 0x13 @ SVC mode, interrupts disabled
  124. tegra_get_soc_id TEGRA_APB_MISC_BASE, r6
  125. adr r12, __tegra_cpu_reset_handler_data
  126. ldr r5, [r12, #RESET_DATA(TF_PRESENT)]
  127. cmp r5, #0
  128. bne after_errata
  129. #ifdef CONFIG_ARCH_TEGRA_2x_SOC
  130. t20_check:
  131. cmp r6, #TEGRA20
  132. bne after_t20_check
  133. t20_errata:
  134. # Tegra20 is a Cortex-A9 r1p1
  135. mrc p15, 0, r0, c1, c0, 0 @ read system control register
  136. orr r0, r0, #1 << 14 @ erratum 716044
  137. mcr p15, 0, r0, c1, c0, 0 @ write system control register
  138. mrc p15, 0, r0, c15, c0, 1 @ read diagnostic register
  139. orr r0, r0, #1 << 4 @ erratum 742230
  140. orr r0, r0, #1 << 11 @ erratum 751472
  141. mcr p15, 0, r0, c15, c0, 1 @ write diagnostic register
  142. b after_errata
  143. after_t20_check:
  144. #endif
  145. #ifdef CONFIG_ARCH_TEGRA_3x_SOC
  146. t30_check:
  147. cmp r6, #TEGRA30
  148. bne after_t30_check
  149. t30_errata:
  150. # Tegra30 is a Cortex-A9 r2p9
  151. mrc p15, 0, r0, c15, c0, 1 @ read diagnostic register
  152. orr r0, r0, #1 << 6 @ erratum 743622
  153. orr r0, r0, #1 << 11 @ erratum 751472
  154. mcr p15, 0, r0, c15, c0, 1 @ write diagnostic register
  155. b after_errata
  156. after_t30_check:
  157. #endif
  158. after_errata:
  159. mrc p15, 0, r10, c0, c0, 5 @ MPIDR
  160. and r10, r10, #0x3 @ R10 = CPU number
  161. mov r11, #1
  162. mov r11, r11, lsl r10 @ R11 = CPU mask
  163. #ifdef CONFIG_SMP
  164. /* Does the OS know about this CPU? */
  165. ldr r7, [r12, #RESET_DATA(MASK_PRESENT)]
  166. tst r7, r11 @ if !present
  167. bleq __die @ CPU not present (to OS)
  168. #endif
  169. /* Waking up from LP1? */
  170. ldr r8, [r12, #RESET_DATA(MASK_LP1)]
  171. tst r8, r11 @ if in_lp1
  172. beq __is_not_lp1
  173. cmp r10, #0
  174. bne __die @ only CPU0 can be here
  175. ldr lr, [r12, #RESET_DATA(STARTUP_LP1)]
  176. cmp lr, #0
  177. bleq __die @ no LP1 startup handler
  178. THUMB( add lr, lr, #1 ) @ switch to Thumb mode
  179. bx lr
  180. __is_not_lp1:
  181. /* Waking up from LP2? */
  182. ldr r9, [r12, #RESET_DATA(MASK_LP2)]
  183. tst r9, r11 @ if in_lp2
  184. beq __is_not_lp2
  185. ldr lr, [r12, #RESET_DATA(STARTUP_LP2)]
  186. cmp lr, #0
  187. bleq __die @ no LP2 startup handler
  188. bx lr
  189. __is_not_lp2:
  190. #ifdef CONFIG_SMP
  191. /*
  192. * Can only be secondary boot (initial or hotplug)
  193. * CPU0 can't be here for Tegra20/30
  194. */
  195. cmp r6, #TEGRA114
  196. beq __no_cpu0_chk
  197. cmp r10, #0
  198. bleq __die @ CPU0 cannot be here
  199. __no_cpu0_chk:
  200. ldr lr, [r12, #RESET_DATA(STARTUP_SECONDARY)]
  201. cmp lr, #0
  202. bleq __die @ no secondary startup handler
  203. bx lr
  204. #endif
  205. /*
  206. * We don't know why the CPU reset. Just kill it.
  207. * The LR register will contain the address we died at + 4.
  208. */
  209. __die:
  210. sub lr, lr, #4
  211. mov32 r7, TEGRA_PMC_BASE
  212. str lr, [r7, #PMC_SCRATCH41]
  213. mov32 r7, TEGRA_CLK_RESET_BASE
  214. /* Are we on Tegra20? */
  215. cmp r6, #TEGRA20
  216. bne 1f
  217. #ifdef CONFIG_ARCH_TEGRA_2x_SOC
  218. mov32 r0, 0x1111
  219. mov r1, r0, lsl r10
  220. str r1, [r7, #0x340] @ CLK_RST_CPU_CMPLX_SET
  221. #endif
  222. 1:
  223. #ifdef CONFIG_ARCH_TEGRA_3x_SOC
  224. mov32 r6, TEGRA_FLOW_CTRL_BASE
  225. cmp r10, #0
  226. moveq r1, #FLOW_CTRL_HALT_CPU0_EVENTS
  227. moveq r2, #FLOW_CTRL_CPU0_CSR
  228. movne r1, r10, lsl #3
  229. addne r2, r1, #(FLOW_CTRL_CPU1_CSR-8)
  230. addne r1, r1, #(FLOW_CTRL_HALT_CPU1_EVENTS-8)
  231. /* Clear CPU "event" and "interrupt" flags and power gate
  232. it when halting but not before it is in the "WFI" state. */
  233. ldr r0, [r6, +r2]
  234. orr r0, r0, #FLOW_CTRL_CSR_INTR_FLAG | FLOW_CTRL_CSR_EVENT_FLAG
  235. orr r0, r0, #FLOW_CTRL_CSR_ENABLE
  236. str r0, [r6, +r2]
  237. /* Unconditionally halt this CPU */
  238. mov r0, #FLOW_CTRL_WAITEVENT
  239. str r0, [r6, +r1]
  240. ldr r0, [r6, +r1] @ memory barrier
  241. dsb
  242. isb
  243. wfi @ CPU should be power gated here
  244. /* If the CPU didn't power gate above just kill it's clock. */
  245. mov r0, r11, lsl #8
  246. str r0, [r7, #348] @ CLK_CPU_CMPLX_SET
  247. #endif
  248. /* If the CPU still isn't dead, just spin here. */
  249. b .
  250. ENDPROC(__tegra_cpu_reset_handler)
  251. .align L1_CACHE_SHIFT
  252. .type __tegra_cpu_reset_handler_data, %object
  253. .globl __tegra_cpu_reset_handler_data
  254. .globl __tegra_cpu_reset_handler_data_offset
  255. .equ __tegra_cpu_reset_handler_data_offset, \
  256. . - __tegra_cpu_reset_handler_start
  257. __tegra_cpu_reset_handler_data:
  258. .rept TEGRA_RESET_DATA_SIZE
  259. .long 0
  260. .endr
  261. .align L1_CACHE_SHIFT
  262. ENTRY(__tegra_cpu_reset_handler_end)