pcxhr_core.c 36 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333
  1. // SPDX-License-Identifier: GPL-2.0-or-later
  2. /*
  3. * Driver for Digigram pcxhr compatible soundcards
  4. *
  5. * low level interface with interrupt and message handling implementation
  6. *
  7. * Copyright (c) 2004 by Digigram <alsa@digigram.com>
  8. */
  9. #include <linux/delay.h>
  10. #include <linux/firmware.h>
  11. #include <linux/interrupt.h>
  12. #include <linux/pci.h>
  13. #include <linux/io.h>
  14. #include <sound/core.h>
  15. #include "pcxhr.h"
  16. #include "pcxhr_mixer.h"
  17. #include "pcxhr_hwdep.h"
  18. #include "pcxhr_core.h"
  19. /* registers used on the PLX (port 1) */
  20. #define PCXHR_PLX_OFFSET_MIN 0x40
  21. #define PCXHR_PLX_MBOX0 0x40
  22. #define PCXHR_PLX_MBOX1 0x44
  23. #define PCXHR_PLX_MBOX2 0x48
  24. #define PCXHR_PLX_MBOX3 0x4C
  25. #define PCXHR_PLX_MBOX4 0x50
  26. #define PCXHR_PLX_MBOX5 0x54
  27. #define PCXHR_PLX_MBOX6 0x58
  28. #define PCXHR_PLX_MBOX7 0x5C
  29. #define PCXHR_PLX_L2PCIDB 0x64
  30. #define PCXHR_PLX_IRQCS 0x68
  31. #define PCXHR_PLX_CHIPSC 0x6C
  32. /* registers used on the DSP (port 2) */
  33. #define PCXHR_DSP_ICR 0x00
  34. #define PCXHR_DSP_CVR 0x04
  35. #define PCXHR_DSP_ISR 0x08
  36. #define PCXHR_DSP_IVR 0x0C
  37. #define PCXHR_DSP_RXH 0x14
  38. #define PCXHR_DSP_TXH 0x14
  39. #define PCXHR_DSP_RXM 0x18
  40. #define PCXHR_DSP_TXM 0x18
  41. #define PCXHR_DSP_RXL 0x1C
  42. #define PCXHR_DSP_TXL 0x1C
  43. #define PCXHR_DSP_RESET 0x20
  44. #define PCXHR_DSP_OFFSET_MAX 0x20
  45. /* access to the card */
  46. #define PCXHR_PLX 1
  47. #define PCXHR_DSP 2
  48. #if (PCXHR_DSP_OFFSET_MAX > PCXHR_PLX_OFFSET_MIN)
  49. #error PCXHR_REG_TO_PORT(x)
  50. #else
  51. #define PCXHR_REG_TO_PORT(x) ((x)>PCXHR_DSP_OFFSET_MAX ? PCXHR_PLX : PCXHR_DSP)
  52. #endif
  53. #define PCXHR_INPB(mgr,x) inb((mgr)->port[PCXHR_REG_TO_PORT(x)] + (x))
  54. #define PCXHR_INPL(mgr,x) inl((mgr)->port[PCXHR_REG_TO_PORT(x)] + (x))
  55. #define PCXHR_OUTPB(mgr,x,data) outb((data), (mgr)->port[PCXHR_REG_TO_PORT(x)] + (x))
  56. #define PCXHR_OUTPL(mgr,x,data) outl((data), (mgr)->port[PCXHR_REG_TO_PORT(x)] + (x))
  57. /* attention : access the PCXHR_DSP_* registers with inb and outb only ! */
  58. /* params used with PCXHR_PLX_MBOX0 */
  59. #define PCXHR_MBOX0_HF5 (1 << 0)
  60. #define PCXHR_MBOX0_HF4 (1 << 1)
  61. #define PCXHR_MBOX0_BOOT_HERE (1 << 23)
  62. /* params used with PCXHR_PLX_IRQCS */
  63. #define PCXHR_IRQCS_ENABLE_PCIIRQ (1 << 8)
  64. #define PCXHR_IRQCS_ENABLE_PCIDB (1 << 9)
  65. #define PCXHR_IRQCS_ACTIVE_PCIDB (1 << 13)
  66. /* params used with PCXHR_PLX_CHIPSC */
  67. #define PCXHR_CHIPSC_INIT_VALUE 0x100D767E
  68. #define PCXHR_CHIPSC_RESET_XILINX (1 << 16)
  69. #define PCXHR_CHIPSC_GPI_USERI (1 << 17)
  70. #define PCXHR_CHIPSC_DATA_CLK (1 << 24)
  71. #define PCXHR_CHIPSC_DATA_IN (1 << 26)
  72. /* params used with PCXHR_DSP_ICR */
  73. #define PCXHR_ICR_HI08_RREQ 0x01
  74. #define PCXHR_ICR_HI08_TREQ 0x02
  75. #define PCXHR_ICR_HI08_HDRQ 0x04
  76. #define PCXHR_ICR_HI08_HF0 0x08
  77. #define PCXHR_ICR_HI08_HF1 0x10
  78. #define PCXHR_ICR_HI08_HLEND 0x20
  79. #define PCXHR_ICR_HI08_INIT 0x80
  80. /* params used with PCXHR_DSP_CVR */
  81. #define PCXHR_CVR_HI08_HC 0x80
  82. /* params used with PCXHR_DSP_ISR */
  83. #define PCXHR_ISR_HI08_RXDF 0x01
  84. #define PCXHR_ISR_HI08_TXDE 0x02
  85. #define PCXHR_ISR_HI08_TRDY 0x04
  86. #define PCXHR_ISR_HI08_ERR 0x08
  87. #define PCXHR_ISR_HI08_CHK 0x10
  88. #define PCXHR_ISR_HI08_HREQ 0x80
  89. /* constants used for delay in msec */
  90. #define PCXHR_WAIT_DEFAULT 2
  91. #define PCXHR_WAIT_IT 25
  92. #define PCXHR_WAIT_IT_EXTRA 65
  93. /*
  94. * pcxhr_check_reg_bit - wait for the specified bit is set/reset on a register
  95. * @reg: register to check
  96. * @mask: bit mask
  97. * @bit: resultant bit to be checked
  98. * @time: time-out of loop in msec
  99. *
  100. * returns zero if a bit matches, or a negative error code.
  101. */
  102. static int pcxhr_check_reg_bit(struct pcxhr_mgr *mgr, unsigned int reg,
  103. unsigned char mask, unsigned char bit, int time,
  104. unsigned char* read)
  105. {
  106. int i = 0;
  107. unsigned long end_time = jiffies + (time * HZ + 999) / 1000;
  108. do {
  109. *read = PCXHR_INPB(mgr, reg);
  110. if ((*read & mask) == bit) {
  111. if (i > 100)
  112. dev_dbg(&mgr->pci->dev,
  113. "ATTENTION! check_reg(%x) loopcount=%d\n",
  114. reg, i);
  115. return 0;
  116. }
  117. i++;
  118. } while (time_after_eq(end_time, jiffies));
  119. dev_err(&mgr->pci->dev,
  120. "pcxhr_check_reg_bit: timeout, reg=%x, mask=0x%x, val=%x\n",
  121. reg, mask, *read);
  122. return -EIO;
  123. }
  124. /* constants used with pcxhr_check_reg_bit() */
  125. #define PCXHR_TIMEOUT_DSP 200
  126. #define PCXHR_MASK_EXTRA_INFO 0x0000FE
  127. #define PCXHR_MASK_IT_HF0 0x000100
  128. #define PCXHR_MASK_IT_HF1 0x000200
  129. #define PCXHR_MASK_IT_NO_HF0_HF1 0x000400
  130. #define PCXHR_MASK_IT_MANAGE_HF5 0x000800
  131. #define PCXHR_MASK_IT_WAIT 0x010000
  132. #define PCXHR_MASK_IT_WAIT_EXTRA 0x020000
  133. #define PCXHR_IT_SEND_BYTE_XILINX (0x0000003C | PCXHR_MASK_IT_HF0)
  134. #define PCXHR_IT_TEST_XILINX (0x0000003C | PCXHR_MASK_IT_HF1 | \
  135. PCXHR_MASK_IT_MANAGE_HF5)
  136. #define PCXHR_IT_DOWNLOAD_BOOT (0x0000000C | PCXHR_MASK_IT_HF1 | \
  137. PCXHR_MASK_IT_MANAGE_HF5 | \
  138. PCXHR_MASK_IT_WAIT)
  139. #define PCXHR_IT_RESET_BOARD_FUNC (0x0000000C | PCXHR_MASK_IT_HF0 | \
  140. PCXHR_MASK_IT_MANAGE_HF5 | \
  141. PCXHR_MASK_IT_WAIT_EXTRA)
  142. #define PCXHR_IT_DOWNLOAD_DSP (0x0000000C | \
  143. PCXHR_MASK_IT_MANAGE_HF5 | \
  144. PCXHR_MASK_IT_WAIT)
  145. #define PCXHR_IT_DEBUG (0x0000005A | PCXHR_MASK_IT_NO_HF0_HF1)
  146. #define PCXHR_IT_RESET_SEMAPHORE (0x0000005C | PCXHR_MASK_IT_NO_HF0_HF1)
  147. #define PCXHR_IT_MESSAGE (0x00000074 | PCXHR_MASK_IT_NO_HF0_HF1)
  148. #define PCXHR_IT_RESET_CHK (0x00000076 | PCXHR_MASK_IT_NO_HF0_HF1)
  149. #define PCXHR_IT_UPDATE_RBUFFER (0x00000078 | PCXHR_MASK_IT_NO_HF0_HF1)
  150. static int pcxhr_send_it_dsp(struct pcxhr_mgr *mgr,
  151. unsigned int itdsp, int atomic)
  152. {
  153. int err;
  154. unsigned char reg;
  155. if (itdsp & PCXHR_MASK_IT_MANAGE_HF5) {
  156. /* clear hf5 bit */
  157. PCXHR_OUTPL(mgr, PCXHR_PLX_MBOX0,
  158. PCXHR_INPL(mgr, PCXHR_PLX_MBOX0) &
  159. ~PCXHR_MBOX0_HF5);
  160. }
  161. if ((itdsp & PCXHR_MASK_IT_NO_HF0_HF1) == 0) {
  162. reg = (PCXHR_ICR_HI08_RREQ |
  163. PCXHR_ICR_HI08_TREQ |
  164. PCXHR_ICR_HI08_HDRQ);
  165. if (itdsp & PCXHR_MASK_IT_HF0)
  166. reg |= PCXHR_ICR_HI08_HF0;
  167. if (itdsp & PCXHR_MASK_IT_HF1)
  168. reg |= PCXHR_ICR_HI08_HF1;
  169. PCXHR_OUTPB(mgr, PCXHR_DSP_ICR, reg);
  170. }
  171. reg = (unsigned char)(((itdsp & PCXHR_MASK_EXTRA_INFO) >> 1) |
  172. PCXHR_CVR_HI08_HC);
  173. PCXHR_OUTPB(mgr, PCXHR_DSP_CVR, reg);
  174. if (itdsp & PCXHR_MASK_IT_WAIT) {
  175. if (atomic)
  176. mdelay(PCXHR_WAIT_IT);
  177. else
  178. msleep(PCXHR_WAIT_IT);
  179. }
  180. if (itdsp & PCXHR_MASK_IT_WAIT_EXTRA) {
  181. if (atomic)
  182. mdelay(PCXHR_WAIT_IT_EXTRA);
  183. else
  184. msleep(PCXHR_WAIT_IT);
  185. }
  186. /* wait for CVR_HI08_HC == 0 */
  187. err = pcxhr_check_reg_bit(mgr, PCXHR_DSP_CVR, PCXHR_CVR_HI08_HC, 0,
  188. PCXHR_TIMEOUT_DSP, &reg);
  189. if (err) {
  190. dev_err(&mgr->pci->dev, "pcxhr_send_it_dsp : TIMEOUT CVR\n");
  191. return err;
  192. }
  193. if (itdsp & PCXHR_MASK_IT_MANAGE_HF5) {
  194. /* wait for hf5 bit */
  195. err = pcxhr_check_reg_bit(mgr, PCXHR_PLX_MBOX0,
  196. PCXHR_MBOX0_HF5,
  197. PCXHR_MBOX0_HF5,
  198. PCXHR_TIMEOUT_DSP,
  199. &reg);
  200. if (err) {
  201. dev_err(&mgr->pci->dev,
  202. "pcxhr_send_it_dsp : TIMEOUT HF5\n");
  203. return err;
  204. }
  205. }
  206. return 0; /* retry not handled here */
  207. }
  208. void pcxhr_reset_xilinx_com(struct pcxhr_mgr *mgr)
  209. {
  210. /* reset second xilinx */
  211. PCXHR_OUTPL(mgr, PCXHR_PLX_CHIPSC,
  212. PCXHR_CHIPSC_INIT_VALUE & ~PCXHR_CHIPSC_RESET_XILINX);
  213. }
  214. static void pcxhr_enable_irq(struct pcxhr_mgr *mgr, int enable)
  215. {
  216. unsigned int reg = PCXHR_INPL(mgr, PCXHR_PLX_IRQCS);
  217. /* enable/disable interrupts */
  218. if (enable)
  219. reg |= (PCXHR_IRQCS_ENABLE_PCIIRQ | PCXHR_IRQCS_ENABLE_PCIDB);
  220. else
  221. reg &= ~(PCXHR_IRQCS_ENABLE_PCIIRQ | PCXHR_IRQCS_ENABLE_PCIDB);
  222. PCXHR_OUTPL(mgr, PCXHR_PLX_IRQCS, reg);
  223. }
  224. void pcxhr_reset_dsp(struct pcxhr_mgr *mgr)
  225. {
  226. /* disable interrupts */
  227. pcxhr_enable_irq(mgr, 0);
  228. /* let's reset the DSP */
  229. PCXHR_OUTPB(mgr, PCXHR_DSP_RESET, 0);
  230. msleep( PCXHR_WAIT_DEFAULT ); /* wait 2 msec */
  231. PCXHR_OUTPB(mgr, PCXHR_DSP_RESET, 3);
  232. msleep( PCXHR_WAIT_DEFAULT ); /* wait 2 msec */
  233. /* reset mailbox */
  234. PCXHR_OUTPL(mgr, PCXHR_PLX_MBOX0, 0);
  235. }
  236. void pcxhr_enable_dsp(struct pcxhr_mgr *mgr)
  237. {
  238. /* enable interrupts */
  239. pcxhr_enable_irq(mgr, 1);
  240. }
  241. /*
  242. * load the xilinx image
  243. */
  244. int pcxhr_load_xilinx_binary(struct pcxhr_mgr *mgr,
  245. const struct firmware *xilinx, int second)
  246. {
  247. unsigned int i;
  248. unsigned int chipsc;
  249. unsigned char data;
  250. unsigned char mask;
  251. const unsigned char *image;
  252. /* test first xilinx */
  253. chipsc = PCXHR_INPL(mgr, PCXHR_PLX_CHIPSC);
  254. /* REV01 cards do not support the PCXHR_CHIPSC_GPI_USERI bit anymore */
  255. /* this bit will always be 1;
  256. * no possibility to test presence of first xilinx
  257. */
  258. if(second) {
  259. if ((chipsc & PCXHR_CHIPSC_GPI_USERI) == 0) {
  260. dev_err(&mgr->pci->dev, "error loading first xilinx\n");
  261. return -EINVAL;
  262. }
  263. /* activate second xilinx */
  264. chipsc |= PCXHR_CHIPSC_RESET_XILINX;
  265. PCXHR_OUTPL(mgr, PCXHR_PLX_CHIPSC, chipsc);
  266. msleep( PCXHR_WAIT_DEFAULT ); /* wait 2 msec */
  267. }
  268. image = xilinx->data;
  269. for (i = 0; i < xilinx->size; i++, image++) {
  270. data = *image;
  271. mask = 0x80;
  272. while (mask) {
  273. chipsc &= ~(PCXHR_CHIPSC_DATA_CLK |
  274. PCXHR_CHIPSC_DATA_IN);
  275. if (data & mask)
  276. chipsc |= PCXHR_CHIPSC_DATA_IN;
  277. PCXHR_OUTPL(mgr, PCXHR_PLX_CHIPSC, chipsc);
  278. chipsc |= PCXHR_CHIPSC_DATA_CLK;
  279. PCXHR_OUTPL(mgr, PCXHR_PLX_CHIPSC, chipsc);
  280. mask >>= 1;
  281. }
  282. /* don't take too much time in this loop... */
  283. cond_resched();
  284. }
  285. chipsc &= ~(PCXHR_CHIPSC_DATA_CLK | PCXHR_CHIPSC_DATA_IN);
  286. PCXHR_OUTPL(mgr, PCXHR_PLX_CHIPSC, chipsc);
  287. /* wait 2 msec (time to boot the xilinx before any access) */
  288. msleep( PCXHR_WAIT_DEFAULT );
  289. return 0;
  290. }
  291. /*
  292. * send an executable file to the DSP
  293. */
  294. static int pcxhr_download_dsp(struct pcxhr_mgr *mgr, const struct firmware *dsp)
  295. {
  296. int err;
  297. unsigned int i;
  298. unsigned int len;
  299. const unsigned char *data;
  300. unsigned char dummy;
  301. /* check the length of boot image */
  302. if (dsp->size <= 0)
  303. return -EINVAL;
  304. if (dsp->size % 3)
  305. return -EINVAL;
  306. if (snd_BUG_ON(!dsp->data))
  307. return -EINVAL;
  308. /* transfert data buffer from PC to DSP */
  309. for (i = 0; i < dsp->size; i += 3) {
  310. data = dsp->data + i;
  311. if (i == 0) {
  312. /* test data header consistency */
  313. len = (unsigned int)((data[0]<<16) +
  314. (data[1]<<8) +
  315. data[2]);
  316. if (len && (dsp->size != (len + 2) * 3))
  317. return -EINVAL;
  318. }
  319. /* wait DSP ready for new transfer */
  320. err = pcxhr_check_reg_bit(mgr, PCXHR_DSP_ISR,
  321. PCXHR_ISR_HI08_TRDY,
  322. PCXHR_ISR_HI08_TRDY,
  323. PCXHR_TIMEOUT_DSP, &dummy);
  324. if (err) {
  325. dev_err(&mgr->pci->dev,
  326. "dsp loading error at position %d\n", i);
  327. return err;
  328. }
  329. /* send host data */
  330. PCXHR_OUTPB(mgr, PCXHR_DSP_TXH, data[0]);
  331. PCXHR_OUTPB(mgr, PCXHR_DSP_TXM, data[1]);
  332. PCXHR_OUTPB(mgr, PCXHR_DSP_TXL, data[2]);
  333. /* don't take too much time in this loop... */
  334. cond_resched();
  335. }
  336. /* give some time to boot the DSP */
  337. msleep(PCXHR_WAIT_DEFAULT);
  338. return 0;
  339. }
  340. /*
  341. * load the eeprom image
  342. */
  343. int pcxhr_load_eeprom_binary(struct pcxhr_mgr *mgr,
  344. const struct firmware *eeprom)
  345. {
  346. int err;
  347. unsigned char reg;
  348. /* init value of the ICR register */
  349. reg = PCXHR_ICR_HI08_RREQ | PCXHR_ICR_HI08_TREQ | PCXHR_ICR_HI08_HDRQ;
  350. if (PCXHR_INPL(mgr, PCXHR_PLX_MBOX0) & PCXHR_MBOX0_BOOT_HERE) {
  351. /* no need to load the eeprom binary,
  352. * but init the HI08 interface
  353. */
  354. PCXHR_OUTPB(mgr, PCXHR_DSP_ICR, reg | PCXHR_ICR_HI08_INIT);
  355. msleep(PCXHR_WAIT_DEFAULT);
  356. PCXHR_OUTPB(mgr, PCXHR_DSP_ICR, reg);
  357. msleep(PCXHR_WAIT_DEFAULT);
  358. dev_dbg(&mgr->pci->dev, "no need to load eeprom boot\n");
  359. return 0;
  360. }
  361. PCXHR_OUTPB(mgr, PCXHR_DSP_ICR, reg);
  362. err = pcxhr_download_dsp(mgr, eeprom);
  363. if (err)
  364. return err;
  365. /* wait for chk bit */
  366. return pcxhr_check_reg_bit(mgr, PCXHR_DSP_ISR, PCXHR_ISR_HI08_CHK,
  367. PCXHR_ISR_HI08_CHK, PCXHR_TIMEOUT_DSP, &reg);
  368. }
  369. /*
  370. * load the boot image
  371. */
  372. int pcxhr_load_boot_binary(struct pcxhr_mgr *mgr, const struct firmware *boot)
  373. {
  374. int err;
  375. unsigned int physaddr = mgr->hostport.addr;
  376. unsigned char dummy;
  377. /* send the hostport address to the DSP (only the upper 24 bit !) */
  378. if (snd_BUG_ON(physaddr & 0xff))
  379. return -EINVAL;
  380. PCXHR_OUTPL(mgr, PCXHR_PLX_MBOX1, (physaddr >> 8));
  381. err = pcxhr_send_it_dsp(mgr, PCXHR_IT_DOWNLOAD_BOOT, 0);
  382. if (err)
  383. return err;
  384. /* clear hf5 bit */
  385. PCXHR_OUTPL(mgr, PCXHR_PLX_MBOX0,
  386. PCXHR_INPL(mgr, PCXHR_PLX_MBOX0) & ~PCXHR_MBOX0_HF5);
  387. err = pcxhr_download_dsp(mgr, boot);
  388. if (err)
  389. return err;
  390. /* wait for hf5 bit */
  391. return pcxhr_check_reg_bit(mgr, PCXHR_PLX_MBOX0, PCXHR_MBOX0_HF5,
  392. PCXHR_MBOX0_HF5, PCXHR_TIMEOUT_DSP, &dummy);
  393. }
  394. /*
  395. * load the final dsp image
  396. */
  397. int pcxhr_load_dsp_binary(struct pcxhr_mgr *mgr, const struct firmware *dsp)
  398. {
  399. int err;
  400. unsigned char dummy;
  401. err = pcxhr_send_it_dsp(mgr, PCXHR_IT_RESET_BOARD_FUNC, 0);
  402. if (err)
  403. return err;
  404. err = pcxhr_send_it_dsp(mgr, PCXHR_IT_DOWNLOAD_DSP, 0);
  405. if (err)
  406. return err;
  407. err = pcxhr_download_dsp(mgr, dsp);
  408. if (err)
  409. return err;
  410. /* wait for chk bit */
  411. return pcxhr_check_reg_bit(mgr, PCXHR_DSP_ISR,
  412. PCXHR_ISR_HI08_CHK,
  413. PCXHR_ISR_HI08_CHK,
  414. PCXHR_TIMEOUT_DSP, &dummy);
  415. }
  416. struct pcxhr_cmd_info {
  417. u32 opcode; /* command word */
  418. u16 st_length; /* status length */
  419. u16 st_type; /* status type (RMH_SSIZE_XXX) */
  420. };
  421. /* RMH status type */
  422. enum {
  423. RMH_SSIZE_FIXED = 0, /* status size fix (st_length = 0..x) */
  424. RMH_SSIZE_ARG = 1, /* status size given in the LSB byte */
  425. RMH_SSIZE_MASK = 2, /* status size given in bitmask */
  426. };
  427. /*
  428. * Array of DSP commands
  429. */
  430. static const struct pcxhr_cmd_info pcxhr_dsp_cmds[] = {
  431. [CMD_VERSION] = { 0x010000, 1, RMH_SSIZE_FIXED },
  432. [CMD_SUPPORTED] = { 0x020000, 4, RMH_SSIZE_FIXED },
  433. [CMD_TEST_IT] = { 0x040000, 1, RMH_SSIZE_FIXED },
  434. [CMD_SEND_IRQA] = { 0x070001, 0, RMH_SSIZE_FIXED },
  435. [CMD_ACCESS_IO_WRITE] = { 0x090000, 1, RMH_SSIZE_ARG },
  436. [CMD_ACCESS_IO_READ] = { 0x094000, 1, RMH_SSIZE_ARG },
  437. [CMD_ASYNC] = { 0x0a0000, 1, RMH_SSIZE_ARG },
  438. [CMD_MODIFY_CLOCK] = { 0x0d0000, 0, RMH_SSIZE_FIXED },
  439. [CMD_RESYNC_AUDIO_INPUTS] = { 0x0e0000, 0, RMH_SSIZE_FIXED },
  440. [CMD_GET_DSP_RESOURCES] = { 0x100000, 4, RMH_SSIZE_FIXED },
  441. [CMD_SET_TIMER_INTERRUPT] = { 0x110000, 0, RMH_SSIZE_FIXED },
  442. [CMD_RES_PIPE] = { 0x400000, 0, RMH_SSIZE_FIXED },
  443. [CMD_FREE_PIPE] = { 0x410000, 0, RMH_SSIZE_FIXED },
  444. [CMD_CONF_PIPE] = { 0x422101, 0, RMH_SSIZE_FIXED },
  445. [CMD_STOP_PIPE] = { 0x470004, 0, RMH_SSIZE_FIXED },
  446. [CMD_PIPE_SAMPLE_COUNT] = { 0x49a000, 2, RMH_SSIZE_FIXED },
  447. [CMD_CAN_START_PIPE] = { 0x4b0000, 1, RMH_SSIZE_FIXED },
  448. [CMD_START_STREAM] = { 0x802000, 0, RMH_SSIZE_FIXED },
  449. [CMD_STREAM_OUT_LEVEL_ADJUST] = { 0x822000, 0, RMH_SSIZE_FIXED },
  450. [CMD_STOP_STREAM] = { 0x832000, 0, RMH_SSIZE_FIXED },
  451. [CMD_UPDATE_R_BUFFERS] = { 0x840000, 0, RMH_SSIZE_FIXED },
  452. [CMD_FORMAT_STREAM_OUT] = { 0x860000, 0, RMH_SSIZE_FIXED },
  453. [CMD_FORMAT_STREAM_IN] = { 0x870000, 0, RMH_SSIZE_FIXED },
  454. [CMD_STREAM_SAMPLE_COUNT] = { 0x902000, 2, RMH_SSIZE_FIXED },
  455. [CMD_AUDIO_LEVEL_ADJUST] = { 0xc22000, 0, RMH_SSIZE_FIXED },
  456. [CMD_GET_TIME_CODE] = { 0x060000, 5, RMH_SSIZE_FIXED },
  457. [CMD_MANAGE_SIGNAL] = { 0x0f0000, 0, RMH_SSIZE_FIXED },
  458. };
  459. #ifdef CONFIG_SND_DEBUG_VERBOSE
  460. static const char * const cmd_names[] = {
  461. [CMD_VERSION] = "CMD_VERSION",
  462. [CMD_SUPPORTED] = "CMD_SUPPORTED",
  463. [CMD_TEST_IT] = "CMD_TEST_IT",
  464. [CMD_SEND_IRQA] = "CMD_SEND_IRQA",
  465. [CMD_ACCESS_IO_WRITE] = "CMD_ACCESS_IO_WRITE",
  466. [CMD_ACCESS_IO_READ] = "CMD_ACCESS_IO_READ",
  467. [CMD_ASYNC] = "CMD_ASYNC",
  468. [CMD_MODIFY_CLOCK] = "CMD_MODIFY_CLOCK",
  469. [CMD_RESYNC_AUDIO_INPUTS] = "CMD_RESYNC_AUDIO_INPUTS",
  470. [CMD_GET_DSP_RESOURCES] = "CMD_GET_DSP_RESOURCES",
  471. [CMD_SET_TIMER_INTERRUPT] = "CMD_SET_TIMER_INTERRUPT",
  472. [CMD_RES_PIPE] = "CMD_RES_PIPE",
  473. [CMD_FREE_PIPE] = "CMD_FREE_PIPE",
  474. [CMD_CONF_PIPE] = "CMD_CONF_PIPE",
  475. [CMD_STOP_PIPE] = "CMD_STOP_PIPE",
  476. [CMD_PIPE_SAMPLE_COUNT] = "CMD_PIPE_SAMPLE_COUNT",
  477. [CMD_CAN_START_PIPE] = "CMD_CAN_START_PIPE",
  478. [CMD_START_STREAM] = "CMD_START_STREAM",
  479. [CMD_STREAM_OUT_LEVEL_ADJUST] = "CMD_STREAM_OUT_LEVEL_ADJUST",
  480. [CMD_STOP_STREAM] = "CMD_STOP_STREAM",
  481. [CMD_UPDATE_R_BUFFERS] = "CMD_UPDATE_R_BUFFERS",
  482. [CMD_FORMAT_STREAM_OUT] = "CMD_FORMAT_STREAM_OUT",
  483. [CMD_FORMAT_STREAM_IN] = "CMD_FORMAT_STREAM_IN",
  484. [CMD_STREAM_SAMPLE_COUNT] = "CMD_STREAM_SAMPLE_COUNT",
  485. [CMD_AUDIO_LEVEL_ADJUST] = "CMD_AUDIO_LEVEL_ADJUST",
  486. [CMD_GET_TIME_CODE] = "CMD_GET_TIME_CODE",
  487. [CMD_MANAGE_SIGNAL] = "CMD_MANAGE_SIGNAL",
  488. };
  489. #endif
  490. static int pcxhr_read_rmh_status(struct pcxhr_mgr *mgr, struct pcxhr_rmh *rmh)
  491. {
  492. int err;
  493. int i;
  494. u32 data;
  495. u32 size_mask;
  496. unsigned char reg;
  497. int max_stat_len;
  498. if (rmh->stat_len < PCXHR_SIZE_MAX_STATUS)
  499. max_stat_len = PCXHR_SIZE_MAX_STATUS;
  500. else max_stat_len = rmh->stat_len;
  501. for (i = 0; i < rmh->stat_len; i++) {
  502. /* wait for receiver full */
  503. err = pcxhr_check_reg_bit(mgr, PCXHR_DSP_ISR,
  504. PCXHR_ISR_HI08_RXDF,
  505. PCXHR_ISR_HI08_RXDF,
  506. PCXHR_TIMEOUT_DSP, &reg);
  507. if (err) {
  508. dev_err(&mgr->pci->dev,
  509. "ERROR RMH stat: ISR:RXDF=1 (ISR = %x; i=%d )\n",
  510. reg, i);
  511. return err;
  512. }
  513. /* read data */
  514. data = PCXHR_INPB(mgr, PCXHR_DSP_TXH) << 16;
  515. data |= PCXHR_INPB(mgr, PCXHR_DSP_TXM) << 8;
  516. data |= PCXHR_INPB(mgr, PCXHR_DSP_TXL);
  517. /* need to update rmh->stat_len on the fly ?? */
  518. if (!i) {
  519. if (rmh->dsp_stat != RMH_SSIZE_FIXED) {
  520. if (rmh->dsp_stat == RMH_SSIZE_ARG) {
  521. rmh->stat_len = (data & 0x0000ff) + 1;
  522. data &= 0xffff00;
  523. } else {
  524. /* rmh->dsp_stat == RMH_SSIZE_MASK */
  525. rmh->stat_len = 1;
  526. size_mask = data;
  527. while (size_mask) {
  528. if (size_mask & 1)
  529. rmh->stat_len++;
  530. size_mask >>= 1;
  531. }
  532. }
  533. }
  534. }
  535. #ifdef CONFIG_SND_DEBUG_VERBOSE
  536. if (rmh->cmd_idx < CMD_LAST_INDEX)
  537. dev_dbg(&mgr->pci->dev, " stat[%d]=%x\n", i, data);
  538. #endif
  539. if (i < max_stat_len)
  540. rmh->stat[i] = data;
  541. }
  542. if (rmh->stat_len > max_stat_len) {
  543. dev_dbg(&mgr->pci->dev, "PCXHR : rmh->stat_len=%x too big\n",
  544. rmh->stat_len);
  545. rmh->stat_len = max_stat_len;
  546. }
  547. return 0;
  548. }
  549. static int pcxhr_send_msg_nolock(struct pcxhr_mgr *mgr, struct pcxhr_rmh *rmh)
  550. {
  551. int err;
  552. int i;
  553. u32 data;
  554. unsigned char reg;
  555. if (snd_BUG_ON(rmh->cmd_len >= PCXHR_SIZE_MAX_CMD))
  556. return -EINVAL;
  557. err = pcxhr_send_it_dsp(mgr, PCXHR_IT_MESSAGE, 1);
  558. if (err) {
  559. dev_err(&mgr->pci->dev,
  560. "pcxhr_send_message : ED_DSP_CRASHED\n");
  561. return err;
  562. }
  563. /* wait for chk bit */
  564. err = pcxhr_check_reg_bit(mgr, PCXHR_DSP_ISR, PCXHR_ISR_HI08_CHK,
  565. PCXHR_ISR_HI08_CHK, PCXHR_TIMEOUT_DSP, &reg);
  566. if (err)
  567. return err;
  568. /* reset irq chk */
  569. err = pcxhr_send_it_dsp(mgr, PCXHR_IT_RESET_CHK, 1);
  570. if (err)
  571. return err;
  572. /* wait for chk bit == 0*/
  573. err = pcxhr_check_reg_bit(mgr, PCXHR_DSP_ISR, PCXHR_ISR_HI08_CHK, 0,
  574. PCXHR_TIMEOUT_DSP, &reg);
  575. if (err)
  576. return err;
  577. data = rmh->cmd[0];
  578. if (rmh->cmd_len > 1)
  579. data |= 0x008000; /* MASK_MORE_THAN_1_WORD_COMMAND */
  580. else
  581. data &= 0xff7fff; /* MASK_1_WORD_COMMAND */
  582. #ifdef CONFIG_SND_DEBUG_VERBOSE
  583. if (rmh->cmd_idx < CMD_LAST_INDEX)
  584. dev_dbg(&mgr->pci->dev, "MSG cmd[0]=%x (%s)\n",
  585. data, cmd_names[rmh->cmd_idx]);
  586. #endif
  587. err = pcxhr_check_reg_bit(mgr, PCXHR_DSP_ISR, PCXHR_ISR_HI08_TRDY,
  588. PCXHR_ISR_HI08_TRDY, PCXHR_TIMEOUT_DSP, &reg);
  589. if (err)
  590. return err;
  591. PCXHR_OUTPB(mgr, PCXHR_DSP_TXH, (data>>16)&0xFF);
  592. PCXHR_OUTPB(mgr, PCXHR_DSP_TXM, (data>>8)&0xFF);
  593. PCXHR_OUTPB(mgr, PCXHR_DSP_TXL, (data&0xFF));
  594. if (rmh->cmd_len > 1) {
  595. /* send length */
  596. data = rmh->cmd_len - 1;
  597. err = pcxhr_check_reg_bit(mgr, PCXHR_DSP_ISR,
  598. PCXHR_ISR_HI08_TRDY,
  599. PCXHR_ISR_HI08_TRDY,
  600. PCXHR_TIMEOUT_DSP, &reg);
  601. if (err)
  602. return err;
  603. PCXHR_OUTPB(mgr, PCXHR_DSP_TXH, (data>>16)&0xFF);
  604. PCXHR_OUTPB(mgr, PCXHR_DSP_TXM, (data>>8)&0xFF);
  605. PCXHR_OUTPB(mgr, PCXHR_DSP_TXL, (data&0xFF));
  606. for (i=1; i < rmh->cmd_len; i++) {
  607. /* send other words */
  608. data = rmh->cmd[i];
  609. #ifdef CONFIG_SND_DEBUG_VERBOSE
  610. if (rmh->cmd_idx < CMD_LAST_INDEX)
  611. dev_dbg(&mgr->pci->dev,
  612. " cmd[%d]=%x\n", i, data);
  613. #endif
  614. err = pcxhr_check_reg_bit(mgr, PCXHR_DSP_ISR,
  615. PCXHR_ISR_HI08_TRDY,
  616. PCXHR_ISR_HI08_TRDY,
  617. PCXHR_TIMEOUT_DSP, &reg);
  618. if (err)
  619. return err;
  620. PCXHR_OUTPB(mgr, PCXHR_DSP_TXH, (data>>16)&0xFF);
  621. PCXHR_OUTPB(mgr, PCXHR_DSP_TXM, (data>>8)&0xFF);
  622. PCXHR_OUTPB(mgr, PCXHR_DSP_TXL, (data&0xFF));
  623. }
  624. }
  625. /* wait for chk bit */
  626. err = pcxhr_check_reg_bit(mgr, PCXHR_DSP_ISR, PCXHR_ISR_HI08_CHK,
  627. PCXHR_ISR_HI08_CHK, PCXHR_TIMEOUT_DSP, &reg);
  628. if (err)
  629. return err;
  630. /* test status ISR */
  631. if (reg & PCXHR_ISR_HI08_ERR) {
  632. /* ERROR, wait for receiver full */
  633. err = pcxhr_check_reg_bit(mgr, PCXHR_DSP_ISR,
  634. PCXHR_ISR_HI08_RXDF,
  635. PCXHR_ISR_HI08_RXDF,
  636. PCXHR_TIMEOUT_DSP, &reg);
  637. if (err) {
  638. dev_err(&mgr->pci->dev,
  639. "ERROR RMH: ISR:RXDF=1 (ISR = %x)\n", reg);
  640. return err;
  641. }
  642. /* read error code */
  643. data = PCXHR_INPB(mgr, PCXHR_DSP_TXH) << 16;
  644. data |= PCXHR_INPB(mgr, PCXHR_DSP_TXM) << 8;
  645. data |= PCXHR_INPB(mgr, PCXHR_DSP_TXL);
  646. dev_err(&mgr->pci->dev, "ERROR RMH(%d): 0x%x\n",
  647. rmh->cmd_idx, data);
  648. err = -EINVAL;
  649. } else {
  650. /* read the response data */
  651. err = pcxhr_read_rmh_status(mgr, rmh);
  652. }
  653. /* reset semaphore */
  654. if (pcxhr_send_it_dsp(mgr, PCXHR_IT_RESET_SEMAPHORE, 1) < 0)
  655. return -EIO;
  656. return err;
  657. }
  658. /**
  659. * pcxhr_init_rmh - initialize the RMH instance
  660. * @rmh: the rmh pointer to be initialized
  661. * @cmd: the rmh command to be set
  662. */
  663. void pcxhr_init_rmh(struct pcxhr_rmh *rmh, int cmd)
  664. {
  665. if (snd_BUG_ON(cmd >= CMD_LAST_INDEX))
  666. return;
  667. rmh->cmd[0] = pcxhr_dsp_cmds[cmd].opcode;
  668. rmh->cmd_len = 1;
  669. rmh->stat_len = pcxhr_dsp_cmds[cmd].st_length;
  670. rmh->dsp_stat = pcxhr_dsp_cmds[cmd].st_type;
  671. rmh->cmd_idx = cmd;
  672. }
  673. void pcxhr_set_pipe_cmd_params(struct pcxhr_rmh *rmh, int capture,
  674. unsigned int param1, unsigned int param2,
  675. unsigned int param3)
  676. {
  677. snd_BUG_ON(param1 > MASK_FIRST_FIELD);
  678. if (capture)
  679. rmh->cmd[0] |= 0x800; /* COMMAND_RECORD_MASK */
  680. if (param1)
  681. rmh->cmd[0] |= (param1 << FIELD_SIZE);
  682. if (param2) {
  683. snd_BUG_ON(param2 > MASK_FIRST_FIELD);
  684. rmh->cmd[0] |= param2;
  685. }
  686. if(param3) {
  687. snd_BUG_ON(param3 > MASK_DSP_WORD);
  688. rmh->cmd[1] = param3;
  689. rmh->cmd_len = 2;
  690. }
  691. }
  692. /*
  693. * pcxhr_send_msg - send a DSP message with spinlock
  694. * @rmh: the rmh record to send and receive
  695. *
  696. * returns 0 if successful, or a negative error code.
  697. */
  698. int pcxhr_send_msg(struct pcxhr_mgr *mgr, struct pcxhr_rmh *rmh)
  699. {
  700. int err;
  701. mutex_lock(&mgr->msg_lock);
  702. err = pcxhr_send_msg_nolock(mgr, rmh);
  703. mutex_unlock(&mgr->msg_lock);
  704. return err;
  705. }
  706. static inline int pcxhr_pipes_running(struct pcxhr_mgr *mgr)
  707. {
  708. int start_mask = PCXHR_INPL(mgr, PCXHR_PLX_MBOX2);
  709. /* least segnificant 12 bits are the pipe states
  710. * for the playback audios
  711. * next 12 bits are the pipe states for the capture audios
  712. * (PCXHR_PIPE_STATE_CAPTURE_OFFSET)
  713. */
  714. start_mask &= 0xffffff;
  715. dev_dbg(&mgr->pci->dev, "CMD_PIPE_STATE MBOX2=0x%06x\n", start_mask);
  716. return start_mask;
  717. }
  718. #define PCXHR_PIPE_STATE_CAPTURE_OFFSET 12
  719. #define MAX_WAIT_FOR_DSP 20
  720. static int pcxhr_prepair_pipe_start(struct pcxhr_mgr *mgr,
  721. int audio_mask, int *retry)
  722. {
  723. struct pcxhr_rmh rmh;
  724. int err;
  725. int audio = 0;
  726. *retry = 0;
  727. while (audio_mask) {
  728. if (audio_mask & 1) {
  729. pcxhr_init_rmh(&rmh, CMD_CAN_START_PIPE);
  730. if (audio < PCXHR_PIPE_STATE_CAPTURE_OFFSET) {
  731. /* can start playback pipe */
  732. pcxhr_set_pipe_cmd_params(&rmh, 0, audio, 0, 0);
  733. } else {
  734. /* can start capture pipe */
  735. pcxhr_set_pipe_cmd_params(&rmh, 1, audio -
  736. PCXHR_PIPE_STATE_CAPTURE_OFFSET,
  737. 0, 0);
  738. }
  739. err = pcxhr_send_msg(mgr, &rmh);
  740. if (err) {
  741. dev_err(&mgr->pci->dev,
  742. "error pipe start "
  743. "(CMD_CAN_START_PIPE) err=%x!\n",
  744. err);
  745. return err;
  746. }
  747. /* if the pipe couldn't be prepaired for start,
  748. * retry it later
  749. */
  750. if (rmh.stat[0] == 0)
  751. *retry |= (1<<audio);
  752. }
  753. audio_mask>>=1;
  754. audio++;
  755. }
  756. return 0;
  757. }
  758. static int pcxhr_stop_pipes(struct pcxhr_mgr *mgr, int audio_mask)
  759. {
  760. struct pcxhr_rmh rmh;
  761. int err;
  762. int audio = 0;
  763. while (audio_mask) {
  764. if (audio_mask & 1) {
  765. pcxhr_init_rmh(&rmh, CMD_STOP_PIPE);
  766. if (audio < PCXHR_PIPE_STATE_CAPTURE_OFFSET) {
  767. /* stop playback pipe */
  768. pcxhr_set_pipe_cmd_params(&rmh, 0, audio, 0, 0);
  769. } else {
  770. /* stop capture pipe */
  771. pcxhr_set_pipe_cmd_params(&rmh, 1, audio -
  772. PCXHR_PIPE_STATE_CAPTURE_OFFSET,
  773. 0, 0);
  774. }
  775. err = pcxhr_send_msg(mgr, &rmh);
  776. if (err) {
  777. dev_err(&mgr->pci->dev,
  778. "error pipe stop "
  779. "(CMD_STOP_PIPE) err=%x!\n", err);
  780. return err;
  781. }
  782. }
  783. audio_mask>>=1;
  784. audio++;
  785. }
  786. return 0;
  787. }
  788. static int pcxhr_toggle_pipes(struct pcxhr_mgr *mgr, int audio_mask)
  789. {
  790. struct pcxhr_rmh rmh;
  791. int err;
  792. int audio = 0;
  793. while (audio_mask) {
  794. if (audio_mask & 1) {
  795. pcxhr_init_rmh(&rmh, CMD_CONF_PIPE);
  796. if (audio < PCXHR_PIPE_STATE_CAPTURE_OFFSET)
  797. pcxhr_set_pipe_cmd_params(&rmh, 0, 0, 0,
  798. 1 << audio);
  799. else
  800. pcxhr_set_pipe_cmd_params(&rmh, 1, 0, 0,
  801. 1 << (audio - PCXHR_PIPE_STATE_CAPTURE_OFFSET));
  802. err = pcxhr_send_msg(mgr, &rmh);
  803. if (err) {
  804. dev_err(&mgr->pci->dev,
  805. "error pipe start "
  806. "(CMD_CONF_PIPE) err=%x!\n", err);
  807. return err;
  808. }
  809. }
  810. audio_mask>>=1;
  811. audio++;
  812. }
  813. /* now fire the interrupt on the card */
  814. pcxhr_init_rmh(&rmh, CMD_SEND_IRQA);
  815. err = pcxhr_send_msg(mgr, &rmh);
  816. if (err) {
  817. dev_err(&mgr->pci->dev,
  818. "error pipe start (CMD_SEND_IRQA) err=%x!\n",
  819. err);
  820. return err;
  821. }
  822. return 0;
  823. }
  824. int pcxhr_set_pipe_state(struct pcxhr_mgr *mgr, int playback_mask,
  825. int capture_mask, int start)
  826. {
  827. int state, i, err;
  828. int audio_mask;
  829. #ifdef CONFIG_SND_DEBUG_VERBOSE
  830. ktime_t start_time, stop_time, diff_time;
  831. start_time = ktime_get();
  832. #endif
  833. audio_mask = (playback_mask |
  834. (capture_mask << PCXHR_PIPE_STATE_CAPTURE_OFFSET));
  835. /* current pipe state (playback + record) */
  836. state = pcxhr_pipes_running(mgr);
  837. dev_dbg(&mgr->pci->dev,
  838. "pcxhr_set_pipe_state %s (mask %x current %x)\n",
  839. start ? "START" : "STOP", audio_mask, state);
  840. if (start) {
  841. /* start only pipes that are not yet started */
  842. audio_mask &= ~state;
  843. state = audio_mask;
  844. for (i = 0; i < MAX_WAIT_FOR_DSP; i++) {
  845. err = pcxhr_prepair_pipe_start(mgr, state, &state);
  846. if (err)
  847. return err;
  848. if (state == 0)
  849. break; /* success, all pipes prepaired */
  850. mdelay(1); /* wait 1 millisecond and retry */
  851. }
  852. } else {
  853. audio_mask &= state; /* stop only pipes that are started */
  854. }
  855. if (audio_mask == 0)
  856. return 0;
  857. err = pcxhr_toggle_pipes(mgr, audio_mask);
  858. if (err)
  859. return err;
  860. i = 0;
  861. while (1) {
  862. state = pcxhr_pipes_running(mgr);
  863. /* have all pipes the new state ? */
  864. if ((state & audio_mask) == (start ? audio_mask : 0))
  865. break;
  866. if (++i >= MAX_WAIT_FOR_DSP * 100) {
  867. dev_err(&mgr->pci->dev, "error pipe start/stop\n");
  868. return -EBUSY;
  869. }
  870. udelay(10); /* wait 10 microseconds */
  871. }
  872. if (!start) {
  873. err = pcxhr_stop_pipes(mgr, audio_mask);
  874. if (err)
  875. return err;
  876. }
  877. #ifdef CONFIG_SND_DEBUG_VERBOSE
  878. stop_time = ktime_get();
  879. diff_time = ktime_sub(stop_time, start_time);
  880. dev_dbg(&mgr->pci->dev, "***SET PIPE STATE*** TIME = %ld (err = %x)\n",
  881. (long)(ktime_to_ns(diff_time)), err);
  882. #endif
  883. return 0;
  884. }
  885. int pcxhr_write_io_num_reg_cont(struct pcxhr_mgr *mgr, unsigned int mask,
  886. unsigned int value, int *changed)
  887. {
  888. struct pcxhr_rmh rmh;
  889. int err;
  890. mutex_lock(&mgr->msg_lock);
  891. if ((mgr->io_num_reg_cont & mask) == value) {
  892. dev_dbg(&mgr->pci->dev,
  893. "IO_NUM_REG_CONT mask %x already is set to %x\n",
  894. mask, value);
  895. if (changed)
  896. *changed = 0;
  897. mutex_unlock(&mgr->msg_lock);
  898. return 0; /* already programmed */
  899. }
  900. pcxhr_init_rmh(&rmh, CMD_ACCESS_IO_WRITE);
  901. rmh.cmd[0] |= IO_NUM_REG_CONT;
  902. rmh.cmd[1] = mask;
  903. rmh.cmd[2] = value;
  904. rmh.cmd_len = 3;
  905. err = pcxhr_send_msg_nolock(mgr, &rmh);
  906. if (err == 0) {
  907. mgr->io_num_reg_cont &= ~mask;
  908. mgr->io_num_reg_cont |= value;
  909. if (changed)
  910. *changed = 1;
  911. }
  912. mutex_unlock(&mgr->msg_lock);
  913. return err;
  914. }
  915. #define PCXHR_IRQ_TIMER 0x000300
  916. #define PCXHR_IRQ_FREQ_CHANGE 0x000800
  917. #define PCXHR_IRQ_TIME_CODE 0x001000
  918. #define PCXHR_IRQ_NOTIFY 0x002000
  919. #define PCXHR_IRQ_ASYNC 0x008000
  920. #define PCXHR_IRQ_MASK 0x00bb00
  921. #define PCXHR_FATAL_DSP_ERR 0xff0000
  922. enum pcxhr_async_err_src {
  923. PCXHR_ERR_PIPE,
  924. PCXHR_ERR_STREAM,
  925. PCXHR_ERR_AUDIO
  926. };
  927. static int pcxhr_handle_async_err(struct pcxhr_mgr *mgr, u32 err,
  928. enum pcxhr_async_err_src err_src, int pipe,
  929. int is_capture)
  930. {
  931. static const char * const err_src_name[] = {
  932. [PCXHR_ERR_PIPE] = "Pipe",
  933. [PCXHR_ERR_STREAM] = "Stream",
  934. [PCXHR_ERR_AUDIO] = "Audio"
  935. };
  936. if (err & 0xfff)
  937. err &= 0xfff;
  938. else
  939. err = ((err >> 12) & 0xfff);
  940. if (!err)
  941. return 0;
  942. dev_dbg(&mgr->pci->dev, "CMD_ASYNC : Error %s %s Pipe %d err=%x\n",
  943. err_src_name[err_src],
  944. is_capture ? "Record" : "Play", pipe, err);
  945. if (err == 0xe01)
  946. mgr->async_err_stream_xrun++;
  947. else if (err == 0xe10)
  948. mgr->async_err_pipe_xrun++;
  949. else
  950. mgr->async_err_other_last = (int)err;
  951. return 1;
  952. }
  953. static void pcxhr_msg_thread(struct pcxhr_mgr *mgr)
  954. {
  955. struct pcxhr_rmh *prmh = mgr->prmh;
  956. int err;
  957. int i, j;
  958. if (mgr->src_it_dsp & PCXHR_IRQ_FREQ_CHANGE)
  959. dev_dbg(&mgr->pci->dev,
  960. "PCXHR_IRQ_FREQ_CHANGE event occurred\n");
  961. if (mgr->src_it_dsp & PCXHR_IRQ_TIME_CODE)
  962. dev_dbg(&mgr->pci->dev,
  963. "PCXHR_IRQ_TIME_CODE event occurred\n");
  964. if (mgr->src_it_dsp & PCXHR_IRQ_NOTIFY)
  965. dev_dbg(&mgr->pci->dev,
  966. "PCXHR_IRQ_NOTIFY event occurred\n");
  967. if (mgr->src_it_dsp & (PCXHR_IRQ_FREQ_CHANGE | PCXHR_IRQ_TIME_CODE)) {
  968. /* clear events FREQ_CHANGE and TIME_CODE */
  969. pcxhr_init_rmh(prmh, CMD_TEST_IT);
  970. err = pcxhr_send_msg(mgr, prmh);
  971. dev_dbg(&mgr->pci->dev, "CMD_TEST_IT : err=%x, stat=%x\n",
  972. err, prmh->stat[0]);
  973. }
  974. if (mgr->src_it_dsp & PCXHR_IRQ_ASYNC) {
  975. dev_dbg(&mgr->pci->dev,
  976. "PCXHR_IRQ_ASYNC event occurred\n");
  977. pcxhr_init_rmh(prmh, CMD_ASYNC);
  978. prmh->cmd[0] |= 1; /* add SEL_ASYNC_EVENTS */
  979. /* this is the only one extra long response command */
  980. prmh->stat_len = PCXHR_SIZE_MAX_LONG_STATUS;
  981. err = pcxhr_send_msg(mgr, prmh);
  982. if (err)
  983. dev_err(&mgr->pci->dev, "ERROR pcxhr_msg_thread=%x;\n",
  984. err);
  985. i = 1;
  986. while (i < prmh->stat_len) {
  987. int nb_audio = ((prmh->stat[i] >> FIELD_SIZE) &
  988. MASK_FIRST_FIELD);
  989. int nb_stream = ((prmh->stat[i] >> (2*FIELD_SIZE)) &
  990. MASK_FIRST_FIELD);
  991. int pipe = prmh->stat[i] & MASK_FIRST_FIELD;
  992. int is_capture = prmh->stat[i] & 0x400000;
  993. u32 err2;
  994. if (prmh->stat[i] & 0x800000) { /* if BIT_END */
  995. dev_dbg(&mgr->pci->dev,
  996. "TASKLET : End%sPipe %d\n",
  997. is_capture ? "Record" : "Play",
  998. pipe);
  999. }
  1000. i++;
  1001. err2 = prmh->stat[i] ? prmh->stat[i] : prmh->stat[i+1];
  1002. if (err2)
  1003. pcxhr_handle_async_err(mgr, err2,
  1004. PCXHR_ERR_PIPE,
  1005. pipe, is_capture);
  1006. i += 2;
  1007. for (j = 0; j < nb_stream; j++) {
  1008. err2 = prmh->stat[i] ?
  1009. prmh->stat[i] : prmh->stat[i+1];
  1010. if (err2)
  1011. pcxhr_handle_async_err(mgr, err2,
  1012. PCXHR_ERR_STREAM,
  1013. pipe,
  1014. is_capture);
  1015. i += 2;
  1016. }
  1017. for (j = 0; j < nb_audio; j++) {
  1018. err2 = prmh->stat[i] ?
  1019. prmh->stat[i] : prmh->stat[i+1];
  1020. if (err2)
  1021. pcxhr_handle_async_err(mgr, err2,
  1022. PCXHR_ERR_AUDIO,
  1023. pipe,
  1024. is_capture);
  1025. i += 2;
  1026. }
  1027. }
  1028. }
  1029. }
  1030. static u_int64_t pcxhr_stream_read_position(struct pcxhr_mgr *mgr,
  1031. struct pcxhr_stream *stream)
  1032. {
  1033. u_int64_t hw_sample_count;
  1034. struct pcxhr_rmh rmh;
  1035. int err, stream_mask;
  1036. stream_mask = stream->pipe->is_capture ? 1 : 1<<stream->substream->number;
  1037. /* get sample count for one stream */
  1038. pcxhr_init_rmh(&rmh, CMD_STREAM_SAMPLE_COUNT);
  1039. pcxhr_set_pipe_cmd_params(&rmh, stream->pipe->is_capture,
  1040. stream->pipe->first_audio, 0, stream_mask);
  1041. /* rmh.stat_len = 2; */ /* 2 resp data for each stream of the pipe */
  1042. err = pcxhr_send_msg(mgr, &rmh);
  1043. if (err)
  1044. return 0;
  1045. hw_sample_count = ((u_int64_t)rmh.stat[0]) << 24;
  1046. hw_sample_count += (u_int64_t)rmh.stat[1];
  1047. dev_dbg(&mgr->pci->dev,
  1048. "stream %c%d : abs samples real(%llu) timer(%llu)\n",
  1049. stream->pipe->is_capture ? 'C' : 'P',
  1050. stream->substream->number,
  1051. hw_sample_count,
  1052. stream->timer_abs_periods + stream->timer_period_frag +
  1053. mgr->granularity);
  1054. return hw_sample_count;
  1055. }
  1056. static void pcxhr_update_timer_pos(struct pcxhr_mgr *mgr,
  1057. struct pcxhr_stream *stream,
  1058. int samples_to_add)
  1059. {
  1060. if (stream->substream &&
  1061. (stream->status == PCXHR_STREAM_STATUS_RUNNING)) {
  1062. u_int64_t new_sample_count;
  1063. int elapsed = 0;
  1064. int hardware_read = 0;
  1065. struct snd_pcm_runtime *runtime = stream->substream->runtime;
  1066. if (samples_to_add < 0) {
  1067. stream->timer_is_synced = 0;
  1068. /* add default if no hardware_read possible */
  1069. samples_to_add = mgr->granularity;
  1070. }
  1071. if (!stream->timer_is_synced) {
  1072. if ((stream->timer_abs_periods != 0) ||
  1073. ((stream->timer_period_frag + samples_to_add) >=
  1074. runtime->period_size)) {
  1075. new_sample_count =
  1076. pcxhr_stream_read_position(mgr, stream);
  1077. hardware_read = 1;
  1078. if (new_sample_count >= mgr->granularity) {
  1079. /* sub security offset because of
  1080. * jitter and finer granularity of
  1081. * dsp time (MBOX4)
  1082. */
  1083. new_sample_count -= mgr->granularity;
  1084. stream->timer_is_synced = 1;
  1085. }
  1086. }
  1087. }
  1088. if (!hardware_read) {
  1089. /* if we didn't try to sync the position, increment it
  1090. * by PCXHR_GRANULARITY every timer interrupt
  1091. */
  1092. new_sample_count = stream->timer_abs_periods +
  1093. stream->timer_period_frag + samples_to_add;
  1094. }
  1095. while (1) {
  1096. u_int64_t new_elapse_pos = stream->timer_abs_periods +
  1097. runtime->period_size;
  1098. if (new_elapse_pos > new_sample_count)
  1099. break;
  1100. elapsed = 1;
  1101. stream->timer_buf_periods++;
  1102. if (stream->timer_buf_periods >= runtime->periods)
  1103. stream->timer_buf_periods = 0;
  1104. stream->timer_abs_periods = new_elapse_pos;
  1105. }
  1106. if (new_sample_count >= stream->timer_abs_periods) {
  1107. stream->timer_period_frag =
  1108. (u_int32_t)(new_sample_count -
  1109. stream->timer_abs_periods);
  1110. } else {
  1111. dev_err(&mgr->pci->dev,
  1112. "ERROR new_sample_count too small ??? %ld\n",
  1113. (long unsigned int)new_sample_count);
  1114. }
  1115. if (elapsed) {
  1116. mutex_unlock(&mgr->lock);
  1117. snd_pcm_period_elapsed(stream->substream);
  1118. mutex_lock(&mgr->lock);
  1119. }
  1120. }
  1121. }
  1122. irqreturn_t pcxhr_interrupt(int irq, void *dev_id)
  1123. {
  1124. struct pcxhr_mgr *mgr = dev_id;
  1125. unsigned int reg;
  1126. bool wake_thread = false;
  1127. reg = PCXHR_INPL(mgr, PCXHR_PLX_IRQCS);
  1128. if (! (reg & PCXHR_IRQCS_ACTIVE_PCIDB)) {
  1129. /* this device did not cause the interrupt */
  1130. return IRQ_NONE;
  1131. }
  1132. /* clear interrupt */
  1133. reg = PCXHR_INPL(mgr, PCXHR_PLX_L2PCIDB);
  1134. PCXHR_OUTPL(mgr, PCXHR_PLX_L2PCIDB, reg);
  1135. /* timer irq occurred */
  1136. if (reg & PCXHR_IRQ_TIMER) {
  1137. int timer_toggle = reg & PCXHR_IRQ_TIMER;
  1138. if (timer_toggle == mgr->timer_toggle) {
  1139. dev_dbg(&mgr->pci->dev, "ERROR TIMER TOGGLE\n");
  1140. mgr->dsp_time_err++;
  1141. }
  1142. mgr->timer_toggle = timer_toggle;
  1143. mgr->src_it_dsp = reg;
  1144. wake_thread = true;
  1145. }
  1146. /* other irq's handled in the thread */
  1147. if (reg & PCXHR_IRQ_MASK) {
  1148. if (reg & PCXHR_IRQ_ASYNC) {
  1149. /* as we didn't request any async notifications,
  1150. * some kind of xrun error will probably occurred
  1151. */
  1152. /* better resynchronize all streams next interrupt : */
  1153. mgr->dsp_time_last = PCXHR_DSP_TIME_INVALID;
  1154. }
  1155. mgr->src_it_dsp = reg;
  1156. wake_thread = true;
  1157. }
  1158. #ifdef CONFIG_SND_DEBUG_VERBOSE
  1159. if (reg & PCXHR_FATAL_DSP_ERR)
  1160. dev_dbg(&mgr->pci->dev, "FATAL DSP ERROR : %x\n", reg);
  1161. #endif
  1162. return wake_thread ? IRQ_WAKE_THREAD : IRQ_HANDLED;
  1163. }
  1164. irqreturn_t pcxhr_threaded_irq(int irq, void *dev_id)
  1165. {
  1166. struct pcxhr_mgr *mgr = dev_id;
  1167. int i, j;
  1168. struct snd_pcxhr *chip;
  1169. mutex_lock(&mgr->lock);
  1170. if (mgr->src_it_dsp & PCXHR_IRQ_TIMER) {
  1171. /* is a 24 bit counter */
  1172. int dsp_time_new =
  1173. PCXHR_INPL(mgr, PCXHR_PLX_MBOX4) & PCXHR_DSP_TIME_MASK;
  1174. int dsp_time_diff = dsp_time_new - mgr->dsp_time_last;
  1175. if ((dsp_time_diff < 0) &&
  1176. (mgr->dsp_time_last != PCXHR_DSP_TIME_INVALID)) {
  1177. /* handle dsp counter wraparound without resync */
  1178. int tmp_diff = dsp_time_diff + PCXHR_DSP_TIME_MASK + 1;
  1179. dev_dbg(&mgr->pci->dev,
  1180. "WARNING DSP timestamp old(%d) new(%d)",
  1181. mgr->dsp_time_last, dsp_time_new);
  1182. if (tmp_diff > 0 && tmp_diff <= (2*mgr->granularity)) {
  1183. dev_dbg(&mgr->pci->dev,
  1184. "-> timestamp wraparound OK: "
  1185. "diff=%d\n", tmp_diff);
  1186. dsp_time_diff = tmp_diff;
  1187. } else {
  1188. dev_dbg(&mgr->pci->dev,
  1189. "-> resynchronize all streams\n");
  1190. mgr->dsp_time_err++;
  1191. }
  1192. }
  1193. #ifdef CONFIG_SND_DEBUG_VERBOSE
  1194. if (dsp_time_diff == 0)
  1195. dev_dbg(&mgr->pci->dev,
  1196. "ERROR DSP TIME NO DIFF time(%d)\n",
  1197. dsp_time_new);
  1198. else if (dsp_time_diff >= (2*mgr->granularity))
  1199. dev_dbg(&mgr->pci->dev,
  1200. "ERROR DSP TIME TOO BIG old(%d) add(%d)\n",
  1201. mgr->dsp_time_last,
  1202. dsp_time_new - mgr->dsp_time_last);
  1203. else if (dsp_time_diff % mgr->granularity)
  1204. dev_dbg(&mgr->pci->dev,
  1205. "ERROR DSP TIME increased by %d\n",
  1206. dsp_time_diff);
  1207. #endif
  1208. mgr->dsp_time_last = dsp_time_new;
  1209. for (i = 0; i < mgr->num_cards; i++) {
  1210. chip = mgr->chip[i];
  1211. for (j = 0; j < chip->nb_streams_capt; j++)
  1212. pcxhr_update_timer_pos(mgr,
  1213. &chip->capture_stream[j],
  1214. dsp_time_diff);
  1215. }
  1216. for (i = 0; i < mgr->num_cards; i++) {
  1217. chip = mgr->chip[i];
  1218. for (j = 0; j < chip->nb_streams_play; j++)
  1219. pcxhr_update_timer_pos(mgr,
  1220. &chip->playback_stream[j],
  1221. dsp_time_diff);
  1222. }
  1223. }
  1224. pcxhr_msg_thread(mgr);
  1225. mutex_unlock(&mgr->lock);
  1226. return IRQ_HANDLED;
  1227. }