exynos.c 5.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227
  1. // SPDX-License-Identifier: GPL-2.0
  2. //
  3. // Samsung Exynos Flattened Device Tree enabled machine
  4. //
  5. // Copyright (c) 2010-2014 Samsung Electronics Co., Ltd.
  6. // http://www.samsung.com
  7. #include <linux/init.h>
  8. #include <linux/io.h>
  9. #include <linux/of.h>
  10. #include <linux/of_address.h>
  11. #include <linux/of_fdt.h>
  12. #include <linux/platform_device.h>
  13. #include <linux/irqchip.h>
  14. #include <linux/soc/samsung/exynos-regs-pmu.h>
  15. #include <asm/cacheflush.h>
  16. #include <asm/hardware/cache-l2x0.h>
  17. #include <asm/mach/arch.h>
  18. #include <asm/mach/map.h>
  19. #include "common.h"
  20. #define S3C_ADDR_BASE 0xF6000000
  21. #define S3C_ADDR(x) ((void __iomem __force *)S3C_ADDR_BASE + (x))
  22. #define S5P_VA_CHIPID S3C_ADDR(0x02000000)
  23. static struct platform_device exynos_cpuidle = {
  24. .name = "exynos_cpuidle",
  25. #ifdef CONFIG_ARM_EXYNOS_CPUIDLE
  26. .dev.platform_data = exynos_enter_aftr,
  27. #endif
  28. .id = -1,
  29. };
  30. void __iomem *sysram_base_addr __ro_after_init;
  31. phys_addr_t sysram_base_phys __ro_after_init;
  32. void __iomem *sysram_ns_base_addr __ro_after_init;
  33. unsigned long exynos_cpu_id;
  34. static unsigned int exynos_cpu_rev;
  35. unsigned int exynos_rev(void)
  36. {
  37. return exynos_cpu_rev;
  38. }
  39. void __init exynos_sysram_init(void)
  40. {
  41. struct device_node *node;
  42. for_each_compatible_node(node, NULL, "samsung,exynos4210-sysram") {
  43. struct resource res;
  44. if (!of_device_is_available(node))
  45. continue;
  46. of_address_to_resource(node, 0, &res);
  47. sysram_base_addr = ioremap(res.start, resource_size(&res));
  48. sysram_base_phys = res.start;
  49. of_node_put(node);
  50. break;
  51. }
  52. for_each_compatible_node(node, NULL, "samsung,exynos4210-sysram-ns") {
  53. if (!of_device_is_available(node))
  54. continue;
  55. sysram_ns_base_addr = of_iomap(node, 0);
  56. of_node_put(node);
  57. break;
  58. }
  59. }
  60. static int __init exynos_fdt_map_chipid(unsigned long node, const char *uname,
  61. int depth, void *data)
  62. {
  63. struct map_desc iodesc;
  64. const __be32 *reg;
  65. int len;
  66. if (!of_flat_dt_is_compatible(node, "samsung,exynos4210-chipid"))
  67. return 0;
  68. reg = of_get_flat_dt_prop(node, "reg", &len);
  69. if (reg == NULL || len != (sizeof(unsigned long) * 2))
  70. return 0;
  71. iodesc.pfn = __phys_to_pfn(be32_to_cpu(reg[0]));
  72. iodesc.length = be32_to_cpu(reg[1]) - 1;
  73. iodesc.virtual = (unsigned long)S5P_VA_CHIPID;
  74. iodesc.type = MT_DEVICE;
  75. iotable_init(&iodesc, 1);
  76. return 1;
  77. }
  78. static void __init exynos_init_io(void)
  79. {
  80. debug_ll_io_init();
  81. of_scan_flat_dt(exynos_fdt_map_chipid, NULL);
  82. /* detect cpu id and rev. */
  83. exynos_cpu_id = readl_relaxed(S5P_VA_CHIPID);
  84. exynos_cpu_rev = exynos_cpu_id & 0xFF;
  85. pr_info("Samsung CPU ID: 0x%08lx\n", exynos_cpu_id);
  86. }
  87. /*
  88. * Set or clear the USE_DELAYED_RESET_ASSERTION option. Used by smp code
  89. * and suspend.
  90. *
  91. * This is necessary only on Exynos4 SoCs. When system is running
  92. * USE_DELAYED_RESET_ASSERTION should be set so the ARM CLK clock down
  93. * feature could properly detect global idle state when secondary CPU is
  94. * powered down.
  95. *
  96. * However this should not be set when such system is going into suspend.
  97. */
  98. void exynos_set_delayed_reset_assertion(bool enable)
  99. {
  100. if (of_machine_is_compatible("samsung,exynos4")) {
  101. unsigned int tmp, core_id;
  102. for (core_id = 0; core_id < num_possible_cpus(); core_id++) {
  103. tmp = pmu_raw_readl(EXYNOS_ARM_CORE_OPTION(core_id));
  104. if (enable)
  105. tmp |= S5P_USE_DELAYED_RESET_ASSERTION;
  106. else
  107. tmp &= ~(S5P_USE_DELAYED_RESET_ASSERTION);
  108. pmu_raw_writel(tmp, EXYNOS_ARM_CORE_OPTION(core_id));
  109. }
  110. }
  111. }
  112. /*
  113. * Apparently, these SoCs are not able to wake-up from suspend using
  114. * the PMU. Too bad. Should they suddenly become capable of such a
  115. * feat, the matches below should be moved to suspend.c.
  116. */
  117. static const struct of_device_id exynos_dt_pmu_match[] = {
  118. { .compatible = "samsung,exynos5260-pmu" },
  119. { .compatible = "samsung,exynos5410-pmu" },
  120. { /*sentinel*/ },
  121. };
  122. static void exynos_map_pmu(void)
  123. {
  124. struct device_node *np;
  125. np = of_find_matching_node(NULL, exynos_dt_pmu_match);
  126. if (np)
  127. pmu_base_addr = of_iomap(np, 0);
  128. of_node_put(np);
  129. }
  130. static void __init exynos_init_irq(void)
  131. {
  132. irqchip_init();
  133. /*
  134. * Since platsmp.c needs pmu base address by the time
  135. * DT is not unflatten so we can't use DT APIs before
  136. * init_irq
  137. */
  138. exynos_map_pmu();
  139. }
  140. static void __init exynos_dt_machine_init(void)
  141. {
  142. /*
  143. * This is called from smp_prepare_cpus if we've built for SMP, but
  144. * we still need to set it up for PM and firmware ops if not.
  145. */
  146. if (!IS_ENABLED(CONFIG_SMP))
  147. exynos_sysram_init();
  148. #if defined(CONFIG_SMP) && defined(CONFIG_ARM_EXYNOS_CPUIDLE)
  149. if (of_machine_is_compatible("samsung,exynos4210") ||
  150. of_machine_is_compatible("samsung,exynos3250"))
  151. exynos_cpuidle.dev.platform_data = &cpuidle_coupled_exynos_data;
  152. #endif
  153. if (of_machine_is_compatible("samsung,exynos4210") ||
  154. of_machine_is_compatible("samsung,exynos4212") ||
  155. (of_machine_is_compatible("samsung,exynos4412") &&
  156. (of_machine_is_compatible("samsung,trats2") ||
  157. of_machine_is_compatible("samsung,midas") ||
  158. of_machine_is_compatible("samsung,p4note"))) ||
  159. of_machine_is_compatible("samsung,exynos3250") ||
  160. of_machine_is_compatible("samsung,exynos5250"))
  161. platform_device_register(&exynos_cpuidle);
  162. }
  163. static char const *const exynos_dt_compat[] __initconst = {
  164. "samsung,exynos3",
  165. "samsung,exynos3250",
  166. "samsung,exynos4",
  167. "samsung,exynos4210",
  168. "samsung,exynos4212",
  169. "samsung,exynos4412",
  170. "samsung,exynos5",
  171. "samsung,exynos5250",
  172. "samsung,exynos5260",
  173. "samsung,exynos5420",
  174. NULL
  175. };
  176. static void __init exynos_dt_fixup(void)
  177. {
  178. /*
  179. * Some versions of uboot pass garbage entries in the memory node,
  180. * use the old CONFIG_ARM_NR_BANKS
  181. */
  182. of_fdt_limit_memory(8);
  183. }
  184. DT_MACHINE_START(EXYNOS_DT, "Samsung Exynos (Flattened Device Tree)")
  185. .l2c_aux_val = 0x08400000,
  186. .l2c_aux_mask = 0xf60fffff,
  187. .smp = smp_ops(exynos_smp_ops),
  188. .map_io = exynos_init_io,
  189. .init_early = exynos_firmware_init,
  190. .init_irq = exynos_init_irq,
  191. .init_machine = exynos_dt_machine_init,
  192. .init_late = exynos_pm_init,
  193. .dt_compat = exynos_dt_compat,
  194. .dt_fixup = exynos_dt_fixup,
  195. MACHINE_END