mmdc.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606
  1. // SPDX-License-Identifier: GPL-2.0-or-later
  2. /*
  3. * Copyright 2017 NXP
  4. * Copyright 2011,2016 Freescale Semiconductor, Inc.
  5. * Copyright 2011 Linaro Ltd.
  6. */
  7. #include <linux/clk.h>
  8. #include <linux/hrtimer.h>
  9. #include <linux/init.h>
  10. #include <linux/interrupt.h>
  11. #include <linux/io.h>
  12. #include <linux/module.h>
  13. #include <linux/of.h>
  14. #include <linux/of_address.h>
  15. #include <linux/platform_device.h>
  16. #include <linux/property.h>
  17. #include <linux/perf_event.h>
  18. #include <linux/slab.h>
  19. #include "common.h"
  20. #define MMDC_MAPSR 0x404
  21. #define BP_MMDC_MAPSR_PSD 0
  22. #define BP_MMDC_MAPSR_PSS 4
  23. #define MMDC_MDMISC 0x18
  24. #define BM_MMDC_MDMISC_DDR_TYPE 0x18
  25. #define BP_MMDC_MDMISC_DDR_TYPE 0x3
  26. #define TOTAL_CYCLES 0x0
  27. #define BUSY_CYCLES 0x1
  28. #define READ_ACCESSES 0x2
  29. #define WRITE_ACCESSES 0x3
  30. #define READ_BYTES 0x4
  31. #define WRITE_BYTES 0x5
  32. /* Enables, resets, freezes, overflow profiling*/
  33. #define DBG_DIS 0x0
  34. #define DBG_EN 0x1
  35. #define DBG_RST 0x2
  36. #define PRF_FRZ 0x4
  37. #define CYC_OVF 0x8
  38. #define PROFILE_SEL 0x10
  39. #define MMDC_MADPCR0 0x410
  40. #define MMDC_MADPCR1 0x414
  41. #define MMDC_MADPSR0 0x418
  42. #define MMDC_MADPSR1 0x41C
  43. #define MMDC_MADPSR2 0x420
  44. #define MMDC_MADPSR3 0x424
  45. #define MMDC_MADPSR4 0x428
  46. #define MMDC_MADPSR5 0x42C
  47. #define MMDC_NUM_COUNTERS 6
  48. #define MMDC_FLAG_PROFILE_SEL 0x1
  49. #define MMDC_PRF_AXI_ID_CLEAR 0x0
  50. #define to_mmdc_pmu(p) container_of(p, struct mmdc_pmu, pmu)
  51. static int ddr_type;
  52. struct fsl_mmdc_devtype_data {
  53. unsigned int flags;
  54. };
  55. static const struct fsl_mmdc_devtype_data imx6q_data = {
  56. };
  57. static const struct fsl_mmdc_devtype_data imx6qp_data = {
  58. .flags = MMDC_FLAG_PROFILE_SEL,
  59. };
  60. static const struct of_device_id imx_mmdc_dt_ids[] = {
  61. { .compatible = "fsl,imx6q-mmdc", .data = (void *)&imx6q_data},
  62. { .compatible = "fsl,imx6qp-mmdc", .data = (void *)&imx6qp_data},
  63. { /* sentinel */ }
  64. };
  65. #ifdef CONFIG_PERF_EVENTS
  66. static enum cpuhp_state cpuhp_mmdc_state;
  67. static DEFINE_IDA(mmdc_ida);
  68. PMU_EVENT_ATTR_STRING(total-cycles, mmdc_pmu_total_cycles, "event=0x00")
  69. PMU_EVENT_ATTR_STRING(busy-cycles, mmdc_pmu_busy_cycles, "event=0x01")
  70. PMU_EVENT_ATTR_STRING(read-accesses, mmdc_pmu_read_accesses, "event=0x02")
  71. PMU_EVENT_ATTR_STRING(write-accesses, mmdc_pmu_write_accesses, "event=0x03")
  72. PMU_EVENT_ATTR_STRING(read-bytes, mmdc_pmu_read_bytes, "event=0x04")
  73. PMU_EVENT_ATTR_STRING(read-bytes.unit, mmdc_pmu_read_bytes_unit, "MB");
  74. PMU_EVENT_ATTR_STRING(read-bytes.scale, mmdc_pmu_read_bytes_scale, "0.000001");
  75. PMU_EVENT_ATTR_STRING(write-bytes, mmdc_pmu_write_bytes, "event=0x05")
  76. PMU_EVENT_ATTR_STRING(write-bytes.unit, mmdc_pmu_write_bytes_unit, "MB");
  77. PMU_EVENT_ATTR_STRING(write-bytes.scale, mmdc_pmu_write_bytes_scale, "0.000001");
  78. struct mmdc_pmu {
  79. struct pmu pmu;
  80. void __iomem *mmdc_base;
  81. cpumask_t cpu;
  82. struct hrtimer hrtimer;
  83. unsigned int active_events;
  84. int id;
  85. struct device *dev;
  86. struct perf_event *mmdc_events[MMDC_NUM_COUNTERS];
  87. struct hlist_node node;
  88. const struct fsl_mmdc_devtype_data *devtype_data;
  89. struct clk *mmdc_ipg_clk;
  90. };
  91. /*
  92. * Polling period is set to one second, overflow of total-cycles (the fastest
  93. * increasing counter) takes ten seconds so one second is safe
  94. */
  95. static unsigned int mmdc_pmu_poll_period_us = 1000000;
  96. module_param_named(pmu_pmu_poll_period_us, mmdc_pmu_poll_period_us, uint,
  97. S_IRUGO | S_IWUSR);
  98. static ktime_t mmdc_pmu_timer_period(void)
  99. {
  100. return ns_to_ktime((u64)mmdc_pmu_poll_period_us * 1000);
  101. }
  102. static ssize_t mmdc_pmu_cpumask_show(struct device *dev,
  103. struct device_attribute *attr, char *buf)
  104. {
  105. struct mmdc_pmu *pmu_mmdc = dev_get_drvdata(dev);
  106. return cpumap_print_to_pagebuf(true, buf, &pmu_mmdc->cpu);
  107. }
  108. static struct device_attribute mmdc_pmu_cpumask_attr =
  109. __ATTR(cpumask, S_IRUGO, mmdc_pmu_cpumask_show, NULL);
  110. static struct attribute *mmdc_pmu_cpumask_attrs[] = {
  111. &mmdc_pmu_cpumask_attr.attr,
  112. NULL,
  113. };
  114. static struct attribute_group mmdc_pmu_cpumask_attr_group = {
  115. .attrs = mmdc_pmu_cpumask_attrs,
  116. };
  117. static struct attribute *mmdc_pmu_events_attrs[] = {
  118. &mmdc_pmu_total_cycles.attr.attr,
  119. &mmdc_pmu_busy_cycles.attr.attr,
  120. &mmdc_pmu_read_accesses.attr.attr,
  121. &mmdc_pmu_write_accesses.attr.attr,
  122. &mmdc_pmu_read_bytes.attr.attr,
  123. &mmdc_pmu_read_bytes_unit.attr.attr,
  124. &mmdc_pmu_read_bytes_scale.attr.attr,
  125. &mmdc_pmu_write_bytes.attr.attr,
  126. &mmdc_pmu_write_bytes_unit.attr.attr,
  127. &mmdc_pmu_write_bytes_scale.attr.attr,
  128. NULL,
  129. };
  130. static struct attribute_group mmdc_pmu_events_attr_group = {
  131. .name = "events",
  132. .attrs = mmdc_pmu_events_attrs,
  133. };
  134. PMU_FORMAT_ATTR(event, "config:0-63");
  135. PMU_FORMAT_ATTR(axi_id, "config1:0-63");
  136. static struct attribute *mmdc_pmu_format_attrs[] = {
  137. &format_attr_event.attr,
  138. &format_attr_axi_id.attr,
  139. NULL,
  140. };
  141. static struct attribute_group mmdc_pmu_format_attr_group = {
  142. .name = "format",
  143. .attrs = mmdc_pmu_format_attrs,
  144. };
  145. static const struct attribute_group *attr_groups[] = {
  146. &mmdc_pmu_events_attr_group,
  147. &mmdc_pmu_format_attr_group,
  148. &mmdc_pmu_cpumask_attr_group,
  149. NULL,
  150. };
  151. static u32 mmdc_pmu_read_counter(struct mmdc_pmu *pmu_mmdc, int cfg)
  152. {
  153. void __iomem *mmdc_base, *reg;
  154. mmdc_base = pmu_mmdc->mmdc_base;
  155. switch (cfg) {
  156. case TOTAL_CYCLES:
  157. reg = mmdc_base + MMDC_MADPSR0;
  158. break;
  159. case BUSY_CYCLES:
  160. reg = mmdc_base + MMDC_MADPSR1;
  161. break;
  162. case READ_ACCESSES:
  163. reg = mmdc_base + MMDC_MADPSR2;
  164. break;
  165. case WRITE_ACCESSES:
  166. reg = mmdc_base + MMDC_MADPSR3;
  167. break;
  168. case READ_BYTES:
  169. reg = mmdc_base + MMDC_MADPSR4;
  170. break;
  171. case WRITE_BYTES:
  172. reg = mmdc_base + MMDC_MADPSR5;
  173. break;
  174. default:
  175. return WARN_ONCE(1,
  176. "invalid configuration %d for mmdc counter", cfg);
  177. }
  178. return readl(reg);
  179. }
  180. static int mmdc_pmu_offline_cpu(unsigned int cpu, struct hlist_node *node)
  181. {
  182. struct mmdc_pmu *pmu_mmdc = hlist_entry_safe(node, struct mmdc_pmu, node);
  183. int target;
  184. if (!cpumask_test_and_clear_cpu(cpu, &pmu_mmdc->cpu))
  185. return 0;
  186. target = cpumask_any_but(cpu_online_mask, cpu);
  187. if (target >= nr_cpu_ids)
  188. return 0;
  189. perf_pmu_migrate_context(&pmu_mmdc->pmu, cpu, target);
  190. cpumask_set_cpu(target, &pmu_mmdc->cpu);
  191. return 0;
  192. }
  193. static bool mmdc_pmu_group_event_is_valid(struct perf_event *event,
  194. struct pmu *pmu,
  195. unsigned long *used_counters)
  196. {
  197. int cfg = event->attr.config;
  198. if (is_software_event(event))
  199. return true;
  200. if (event->pmu != pmu)
  201. return false;
  202. return !test_and_set_bit(cfg, used_counters);
  203. }
  204. /*
  205. * Each event has a single fixed-purpose counter, so we can only have a
  206. * single active event for each at any point in time. Here we just check
  207. * for duplicates, and rely on mmdc_pmu_event_init to verify that the HW
  208. * event numbers are valid.
  209. */
  210. static bool mmdc_pmu_group_is_valid(struct perf_event *event)
  211. {
  212. struct pmu *pmu = event->pmu;
  213. struct perf_event *leader = event->group_leader;
  214. struct perf_event *sibling;
  215. unsigned long counter_mask = 0;
  216. set_bit(leader->attr.config, &counter_mask);
  217. if (event != leader) {
  218. if (!mmdc_pmu_group_event_is_valid(event, pmu, &counter_mask))
  219. return false;
  220. }
  221. for_each_sibling_event(sibling, leader) {
  222. if (!mmdc_pmu_group_event_is_valid(sibling, pmu, &counter_mask))
  223. return false;
  224. }
  225. return true;
  226. }
  227. static int mmdc_pmu_event_init(struct perf_event *event)
  228. {
  229. struct mmdc_pmu *pmu_mmdc = to_mmdc_pmu(event->pmu);
  230. int cfg = event->attr.config;
  231. if (event->attr.type != event->pmu->type)
  232. return -ENOENT;
  233. if (is_sampling_event(event) || event->attach_state & PERF_ATTACH_TASK)
  234. return -EOPNOTSUPP;
  235. if (event->cpu < 0) {
  236. dev_warn(pmu_mmdc->dev, "Can't provide per-task data!\n");
  237. return -EOPNOTSUPP;
  238. }
  239. if (event->attr.sample_period)
  240. return -EINVAL;
  241. if (cfg < 0 || cfg >= MMDC_NUM_COUNTERS)
  242. return -EINVAL;
  243. if (!mmdc_pmu_group_is_valid(event))
  244. return -EINVAL;
  245. event->cpu = cpumask_first(&pmu_mmdc->cpu);
  246. return 0;
  247. }
  248. static void mmdc_pmu_event_update(struct perf_event *event)
  249. {
  250. struct mmdc_pmu *pmu_mmdc = to_mmdc_pmu(event->pmu);
  251. struct hw_perf_event *hwc = &event->hw;
  252. u64 delta, prev_raw_count, new_raw_count;
  253. do {
  254. prev_raw_count = local64_read(&hwc->prev_count);
  255. new_raw_count = mmdc_pmu_read_counter(pmu_mmdc,
  256. event->attr.config);
  257. } while (local64_cmpxchg(&hwc->prev_count, prev_raw_count,
  258. new_raw_count) != prev_raw_count);
  259. delta = (new_raw_count - prev_raw_count) & 0xFFFFFFFF;
  260. local64_add(delta, &event->count);
  261. }
  262. static void mmdc_pmu_event_start(struct perf_event *event, int flags)
  263. {
  264. struct mmdc_pmu *pmu_mmdc = to_mmdc_pmu(event->pmu);
  265. struct hw_perf_event *hwc = &event->hw;
  266. void __iomem *mmdc_base, *reg;
  267. u32 val;
  268. mmdc_base = pmu_mmdc->mmdc_base;
  269. reg = mmdc_base + MMDC_MADPCR0;
  270. /*
  271. * hrtimer is required because mmdc does not provide an interrupt so
  272. * polling is necessary
  273. */
  274. hrtimer_start(&pmu_mmdc->hrtimer, mmdc_pmu_timer_period(),
  275. HRTIMER_MODE_REL_PINNED);
  276. local64_set(&hwc->prev_count, 0);
  277. writel(DBG_RST, reg);
  278. /*
  279. * Write the AXI id parameter to MADPCR1.
  280. */
  281. val = event->attr.config1;
  282. reg = mmdc_base + MMDC_MADPCR1;
  283. writel(val, reg);
  284. reg = mmdc_base + MMDC_MADPCR0;
  285. val = DBG_EN;
  286. if (pmu_mmdc->devtype_data->flags & MMDC_FLAG_PROFILE_SEL)
  287. val |= PROFILE_SEL;
  288. writel(val, reg);
  289. }
  290. static int mmdc_pmu_event_add(struct perf_event *event, int flags)
  291. {
  292. struct mmdc_pmu *pmu_mmdc = to_mmdc_pmu(event->pmu);
  293. struct hw_perf_event *hwc = &event->hw;
  294. int cfg = event->attr.config;
  295. if (flags & PERF_EF_START)
  296. mmdc_pmu_event_start(event, flags);
  297. if (pmu_mmdc->mmdc_events[cfg] != NULL)
  298. return -EAGAIN;
  299. pmu_mmdc->mmdc_events[cfg] = event;
  300. pmu_mmdc->active_events++;
  301. local64_set(&hwc->prev_count, mmdc_pmu_read_counter(pmu_mmdc, cfg));
  302. return 0;
  303. }
  304. static void mmdc_pmu_event_stop(struct perf_event *event, int flags)
  305. {
  306. struct mmdc_pmu *pmu_mmdc = to_mmdc_pmu(event->pmu);
  307. void __iomem *mmdc_base, *reg;
  308. mmdc_base = pmu_mmdc->mmdc_base;
  309. reg = mmdc_base + MMDC_MADPCR0;
  310. writel(PRF_FRZ, reg);
  311. reg = mmdc_base + MMDC_MADPCR1;
  312. writel(MMDC_PRF_AXI_ID_CLEAR, reg);
  313. mmdc_pmu_event_update(event);
  314. }
  315. static void mmdc_pmu_event_del(struct perf_event *event, int flags)
  316. {
  317. struct mmdc_pmu *pmu_mmdc = to_mmdc_pmu(event->pmu);
  318. int cfg = event->attr.config;
  319. pmu_mmdc->mmdc_events[cfg] = NULL;
  320. pmu_mmdc->active_events--;
  321. if (pmu_mmdc->active_events == 0)
  322. hrtimer_cancel(&pmu_mmdc->hrtimer);
  323. mmdc_pmu_event_stop(event, PERF_EF_UPDATE);
  324. }
  325. static void mmdc_pmu_overflow_handler(struct mmdc_pmu *pmu_mmdc)
  326. {
  327. int i;
  328. for (i = 0; i < MMDC_NUM_COUNTERS; i++) {
  329. struct perf_event *event = pmu_mmdc->mmdc_events[i];
  330. if (event)
  331. mmdc_pmu_event_update(event);
  332. }
  333. }
  334. static enum hrtimer_restart mmdc_pmu_timer_handler(struct hrtimer *hrtimer)
  335. {
  336. struct mmdc_pmu *pmu_mmdc = container_of(hrtimer, struct mmdc_pmu,
  337. hrtimer);
  338. mmdc_pmu_overflow_handler(pmu_mmdc);
  339. hrtimer_forward_now(hrtimer, mmdc_pmu_timer_period());
  340. return HRTIMER_RESTART;
  341. }
  342. static int mmdc_pmu_init(struct mmdc_pmu *pmu_mmdc,
  343. void __iomem *mmdc_base, struct device *dev)
  344. {
  345. *pmu_mmdc = (struct mmdc_pmu) {
  346. .pmu = (struct pmu) {
  347. .parent = dev,
  348. .task_ctx_nr = perf_invalid_context,
  349. .attr_groups = attr_groups,
  350. .event_init = mmdc_pmu_event_init,
  351. .add = mmdc_pmu_event_add,
  352. .del = mmdc_pmu_event_del,
  353. .start = mmdc_pmu_event_start,
  354. .stop = mmdc_pmu_event_stop,
  355. .read = mmdc_pmu_event_update,
  356. .capabilities = PERF_PMU_CAP_NO_EXCLUDE,
  357. },
  358. .mmdc_base = mmdc_base,
  359. .dev = dev,
  360. .active_events = 0,
  361. };
  362. pmu_mmdc->id = ida_alloc(&mmdc_ida, GFP_KERNEL);
  363. return pmu_mmdc->id;
  364. }
  365. static void imx_mmdc_remove(struct platform_device *pdev)
  366. {
  367. struct mmdc_pmu *pmu_mmdc = platform_get_drvdata(pdev);
  368. ida_free(&mmdc_ida, pmu_mmdc->id);
  369. cpuhp_state_remove_instance_nocalls(cpuhp_mmdc_state, &pmu_mmdc->node);
  370. perf_pmu_unregister(&pmu_mmdc->pmu);
  371. iounmap(pmu_mmdc->mmdc_base);
  372. clk_disable_unprepare(pmu_mmdc->mmdc_ipg_clk);
  373. kfree(pmu_mmdc);
  374. }
  375. static int imx_mmdc_perf_init(struct platform_device *pdev, void __iomem *mmdc_base,
  376. struct clk *mmdc_ipg_clk)
  377. {
  378. struct mmdc_pmu *pmu_mmdc;
  379. char *name;
  380. int ret;
  381. pmu_mmdc = kzalloc(sizeof(*pmu_mmdc), GFP_KERNEL);
  382. if (!pmu_mmdc) {
  383. pr_err("failed to allocate PMU device!\n");
  384. return -ENOMEM;
  385. }
  386. /* The first instance registers the hotplug state */
  387. if (!cpuhp_mmdc_state) {
  388. ret = cpuhp_setup_state_multi(CPUHP_AP_ONLINE_DYN,
  389. "perf/arm/mmdc:online", NULL,
  390. mmdc_pmu_offline_cpu);
  391. if (ret < 0) {
  392. pr_err("cpuhp_setup_state_multi failed\n");
  393. goto pmu_free;
  394. }
  395. cpuhp_mmdc_state = ret;
  396. }
  397. ret = mmdc_pmu_init(pmu_mmdc, mmdc_base, &pdev->dev);
  398. if (ret < 0)
  399. goto pmu_free;
  400. name = devm_kasprintf(&pdev->dev,
  401. GFP_KERNEL, "mmdc%d", ret);
  402. if (!name) {
  403. ret = -ENOMEM;
  404. goto pmu_release_id;
  405. }
  406. pmu_mmdc->mmdc_ipg_clk = mmdc_ipg_clk;
  407. pmu_mmdc->devtype_data = device_get_match_data(&pdev->dev);
  408. hrtimer_init(&pmu_mmdc->hrtimer, CLOCK_MONOTONIC,
  409. HRTIMER_MODE_REL);
  410. pmu_mmdc->hrtimer.function = mmdc_pmu_timer_handler;
  411. cpumask_set_cpu(raw_smp_processor_id(), &pmu_mmdc->cpu);
  412. /* Register the pmu instance for cpu hotplug */
  413. cpuhp_state_add_instance_nocalls(cpuhp_mmdc_state, &pmu_mmdc->node);
  414. ret = perf_pmu_register(&(pmu_mmdc->pmu), name, -1);
  415. if (ret)
  416. goto pmu_register_err;
  417. platform_set_drvdata(pdev, pmu_mmdc);
  418. return 0;
  419. pmu_register_err:
  420. pr_warn("MMDC Perf PMU failed (%d), disabled\n", ret);
  421. cpuhp_state_remove_instance_nocalls(cpuhp_mmdc_state, &pmu_mmdc->node);
  422. hrtimer_cancel(&pmu_mmdc->hrtimer);
  423. pmu_release_id:
  424. ida_free(&mmdc_ida, pmu_mmdc->id);
  425. pmu_free:
  426. kfree(pmu_mmdc);
  427. return ret;
  428. }
  429. #else
  430. #define imx_mmdc_remove NULL
  431. #define imx_mmdc_perf_init(pdev, mmdc_base, mmdc_ipg_clk) 0
  432. #endif
  433. static int imx_mmdc_probe(struct platform_device *pdev)
  434. {
  435. struct device_node *np = pdev->dev.of_node;
  436. void __iomem *mmdc_base, *reg;
  437. struct clk *mmdc_ipg_clk;
  438. u32 val;
  439. int err;
  440. /* the ipg clock is optional */
  441. mmdc_ipg_clk = devm_clk_get(&pdev->dev, NULL);
  442. if (IS_ERR(mmdc_ipg_clk))
  443. mmdc_ipg_clk = NULL;
  444. err = clk_prepare_enable(mmdc_ipg_clk);
  445. if (err) {
  446. dev_err(&pdev->dev, "Unable to enable mmdc ipg clock.\n");
  447. return err;
  448. }
  449. mmdc_base = of_iomap(np, 0);
  450. WARN_ON(!mmdc_base);
  451. reg = mmdc_base + MMDC_MDMISC;
  452. /* Get ddr type */
  453. val = readl_relaxed(reg);
  454. ddr_type = (val & BM_MMDC_MDMISC_DDR_TYPE) >>
  455. BP_MMDC_MDMISC_DDR_TYPE;
  456. reg = mmdc_base + MMDC_MAPSR;
  457. /* Enable automatic power saving */
  458. val = readl_relaxed(reg);
  459. val &= ~(1 << BP_MMDC_MAPSR_PSD);
  460. writel_relaxed(val, reg);
  461. err = imx_mmdc_perf_init(pdev, mmdc_base, mmdc_ipg_clk);
  462. if (err) {
  463. iounmap(mmdc_base);
  464. clk_disable_unprepare(mmdc_ipg_clk);
  465. }
  466. return err;
  467. }
  468. int imx_mmdc_get_ddr_type(void)
  469. {
  470. return ddr_type;
  471. }
  472. static struct platform_driver imx_mmdc_driver = {
  473. .driver = {
  474. .name = "imx-mmdc",
  475. .of_match_table = imx_mmdc_dt_ids,
  476. },
  477. .probe = imx_mmdc_probe,
  478. .remove_new = imx_mmdc_remove,
  479. };
  480. static int __init imx_mmdc_init(void)
  481. {
  482. return platform_driver_register(&imx_mmdc_driver);
  483. }
  484. postcore_initcall(imx_mmdc_init);