socfpga.c 2.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118
  1. // SPDX-License-Identifier: GPL-2.0-or-later
  2. /*
  3. * Copyright (C) 2012-2015 Altera Corporation
  4. */
  5. #include <linux/irqchip.h>
  6. #include <linux/of.h>
  7. #include <linux/of_address.h>
  8. #include <linux/reboot.h>
  9. #include <linux/reset/socfpga.h>
  10. #include <asm/mach/arch.h>
  11. #include <asm/mach/map.h>
  12. #include <asm/cacheflush.h>
  13. #include "core.h"
  14. void __iomem *sys_manager_base_addr;
  15. void __iomem *rst_manager_base_addr;
  16. void __iomem *sdr_ctl_base_addr;
  17. unsigned long socfpga_cpu1start_addr;
  18. static void __init socfpga_sysmgr_init(void)
  19. {
  20. struct device_node *np;
  21. np = of_find_compatible_node(NULL, NULL, "altr,sys-mgr");
  22. if (of_property_read_u32(np, "cpu1-start-addr",
  23. (u32 *) &socfpga_cpu1start_addr))
  24. pr_err("SMP: Need cpu1-start-addr in device tree.\n");
  25. /* Ensure that socfpga_cpu1start_addr is visible to other CPUs */
  26. smp_wmb();
  27. sync_cache_w(&socfpga_cpu1start_addr);
  28. sys_manager_base_addr = of_iomap(np, 0);
  29. np = of_find_compatible_node(NULL, NULL, "altr,rst-mgr");
  30. rst_manager_base_addr = of_iomap(np, 0);
  31. np = of_find_compatible_node(NULL, NULL, "altr,sdr-ctl");
  32. sdr_ctl_base_addr = of_iomap(np, 0);
  33. }
  34. static void __init socfpga_init_irq(void)
  35. {
  36. irqchip_init();
  37. socfpga_sysmgr_init();
  38. if (IS_ENABLED(CONFIG_EDAC_ALTERA_L2C))
  39. socfpga_init_l2_ecc();
  40. if (IS_ENABLED(CONFIG_EDAC_ALTERA_OCRAM))
  41. socfpga_init_ocram_ecc();
  42. socfpga_reset_init();
  43. }
  44. static void __init socfpga_arria10_init_irq(void)
  45. {
  46. irqchip_init();
  47. socfpga_sysmgr_init();
  48. if (IS_ENABLED(CONFIG_EDAC_ALTERA_L2C))
  49. socfpga_init_arria10_l2_ecc();
  50. if (IS_ENABLED(CONFIG_EDAC_ALTERA_OCRAM))
  51. socfpga_init_arria10_ocram_ecc();
  52. socfpga_reset_init();
  53. }
  54. static void socfpga_cyclone5_restart(enum reboot_mode mode, const char *cmd)
  55. {
  56. u32 temp;
  57. temp = readl(rst_manager_base_addr + SOCFPGA_RSTMGR_CTRL);
  58. if (mode == REBOOT_WARM)
  59. temp |= RSTMGR_CTRL_SWWARMRSTREQ;
  60. else
  61. temp |= RSTMGR_CTRL_SWCOLDRSTREQ;
  62. writel(temp, rst_manager_base_addr + SOCFPGA_RSTMGR_CTRL);
  63. }
  64. static void socfpga_arria10_restart(enum reboot_mode mode, const char *cmd)
  65. {
  66. u32 temp;
  67. temp = readl(rst_manager_base_addr + SOCFPGA_A10_RSTMGR_CTRL);
  68. if (mode == REBOOT_WARM)
  69. temp |= RSTMGR_CTRL_SWWARMRSTREQ;
  70. else
  71. temp |= RSTMGR_CTRL_SWCOLDRSTREQ;
  72. writel(temp, rst_manager_base_addr + SOCFPGA_A10_RSTMGR_CTRL);
  73. }
  74. static const char *altera_dt_match[] = {
  75. "altr,socfpga",
  76. NULL
  77. };
  78. DT_MACHINE_START(SOCFPGA, "Altera SOCFPGA")
  79. .l2c_aux_val = 0,
  80. .l2c_aux_mask = ~0,
  81. .init_irq = socfpga_init_irq,
  82. .restart = socfpga_cyclone5_restart,
  83. .dt_compat = altera_dt_match,
  84. MACHINE_END
  85. static const char *altera_a10_dt_match[] = {
  86. "altr,socfpga-arria10",
  87. NULL
  88. };
  89. DT_MACHINE_START(SOCFPGA_A10, "Altera SOCFPGA Arria10")
  90. .l2c_aux_val = 0,
  91. .l2c_aux_mask = ~0,
  92. .init_irq = socfpga_arria10_init_irq,
  93. .restart = socfpga_arria10_restart,
  94. .dt_compat = altera_a10_dt_match,
  95. MACHINE_END