slcr.c 5.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232
  1. // SPDX-License-Identifier: GPL-2.0-or-later
  2. /*
  3. * Xilinx SLCR driver
  4. *
  5. * Copyright (c) 2011-2013 Xilinx Inc.
  6. */
  7. #include <linux/io.h>
  8. #include <linux/reboot.h>
  9. #include <linux/mfd/syscon.h>
  10. #include <linux/of_address.h>
  11. #include <linux/regmap.h>
  12. #include "common.h"
  13. /* register offsets */
  14. #define SLCR_UNLOCK_OFFSET 0x8 /* SCLR unlock register */
  15. #define SLCR_PS_RST_CTRL_OFFSET 0x200 /* PS Software Reset Control */
  16. #define SLCR_A9_CPU_RST_CTRL_OFFSET 0x244 /* CPU Software Reset Control */
  17. #define SLCR_REBOOT_STATUS_OFFSET 0x258 /* PS Reboot Status */
  18. #define SLCR_PSS_IDCODE 0x530 /* PS IDCODE */
  19. #define SLCR_L2C_RAM 0xA1C /* L2C_RAM in AR#54190 */
  20. #define SLCR_UNLOCK_MAGIC 0xDF0D
  21. #define SLCR_A9_CPU_CLKSTOP 0x10
  22. #define SLCR_A9_CPU_RST 0x1
  23. #define SLCR_PSS_IDCODE_DEVICE_SHIFT 12
  24. #define SLCR_PSS_IDCODE_DEVICE_MASK 0x1F
  25. static void __iomem *zynq_slcr_base;
  26. static struct regmap *zynq_slcr_regmap;
  27. /**
  28. * zynq_slcr_write - Write to a register in SLCR block
  29. *
  30. * @val: Value to write to the register
  31. * @offset: Register offset in SLCR block
  32. *
  33. * Return: a negative value on error, 0 on success
  34. */
  35. static int zynq_slcr_write(u32 val, u32 offset)
  36. {
  37. return regmap_write(zynq_slcr_regmap, offset, val);
  38. }
  39. /**
  40. * zynq_slcr_read - Read a register in SLCR block
  41. *
  42. * @val: Pointer to value to be read from SLCR
  43. * @offset: Register offset in SLCR block
  44. *
  45. * Return: a negative value on error, 0 on success
  46. */
  47. static int zynq_slcr_read(u32 *val, u32 offset)
  48. {
  49. return regmap_read(zynq_slcr_regmap, offset, val);
  50. }
  51. /**
  52. * zynq_slcr_unlock - Unlock SLCR registers
  53. *
  54. * Return: a negative value on error, 0 on success
  55. */
  56. static inline int zynq_slcr_unlock(void)
  57. {
  58. zynq_slcr_write(SLCR_UNLOCK_MAGIC, SLCR_UNLOCK_OFFSET);
  59. return 0;
  60. }
  61. /**
  62. * zynq_slcr_get_device_id - Read device code id
  63. *
  64. * Return: Device code id
  65. */
  66. u32 zynq_slcr_get_device_id(void)
  67. {
  68. u32 val;
  69. zynq_slcr_read(&val, SLCR_PSS_IDCODE);
  70. val >>= SLCR_PSS_IDCODE_DEVICE_SHIFT;
  71. val &= SLCR_PSS_IDCODE_DEVICE_MASK;
  72. return val;
  73. }
  74. /**
  75. * zynq_slcr_system_restart - Restart the entire system.
  76. *
  77. * @nb: Pointer to restart notifier block (unused)
  78. * @action: Reboot mode (unused)
  79. * @data: Restart handler private data (unused)
  80. *
  81. * Return: 0 always
  82. */
  83. static
  84. int zynq_slcr_system_restart(struct notifier_block *nb,
  85. unsigned long action, void *data)
  86. {
  87. u32 reboot;
  88. /*
  89. * Clear 0x0F000000 bits of reboot status register to workaround
  90. * the FSBL not loading the bitstream after soft-reboot
  91. * This is a temporary solution until we know more.
  92. */
  93. zynq_slcr_read(&reboot, SLCR_REBOOT_STATUS_OFFSET);
  94. zynq_slcr_write(reboot & 0xF0FFFFFF, SLCR_REBOOT_STATUS_OFFSET);
  95. zynq_slcr_write(1, SLCR_PS_RST_CTRL_OFFSET);
  96. return 0;
  97. }
  98. static struct notifier_block zynq_slcr_restart_nb = {
  99. .notifier_call = zynq_slcr_system_restart,
  100. .priority = 192,
  101. };
  102. /**
  103. * zynq_slcr_cpu_start - Start cpu
  104. * @cpu: cpu number
  105. */
  106. void zynq_slcr_cpu_start(int cpu)
  107. {
  108. u32 reg;
  109. zynq_slcr_read(&reg, SLCR_A9_CPU_RST_CTRL_OFFSET);
  110. reg &= ~(SLCR_A9_CPU_RST << cpu);
  111. zynq_slcr_write(reg, SLCR_A9_CPU_RST_CTRL_OFFSET);
  112. reg &= ~(SLCR_A9_CPU_CLKSTOP << cpu);
  113. zynq_slcr_write(reg, SLCR_A9_CPU_RST_CTRL_OFFSET);
  114. zynq_slcr_cpu_state_write(cpu, false);
  115. }
  116. /**
  117. * zynq_slcr_cpu_stop - Stop cpu
  118. * @cpu: cpu number
  119. */
  120. void zynq_slcr_cpu_stop(int cpu)
  121. {
  122. u32 reg;
  123. zynq_slcr_read(&reg, SLCR_A9_CPU_RST_CTRL_OFFSET);
  124. reg |= (SLCR_A9_CPU_CLKSTOP | SLCR_A9_CPU_RST) << cpu;
  125. zynq_slcr_write(reg, SLCR_A9_CPU_RST_CTRL_OFFSET);
  126. }
  127. /**
  128. * zynq_slcr_cpu_state_read - Read cpu state
  129. * @cpu: cpu number
  130. *
  131. * SLCR_REBOOT_STATUS save upper 2 bits (31/30 cpu states for cpu0 and cpu1)
  132. * 0 means cpu is running, 1 cpu is going to die.
  133. *
  134. * Return: true if cpu is running, false if cpu is going to die
  135. */
  136. bool zynq_slcr_cpu_state_read(int cpu)
  137. {
  138. u32 state;
  139. state = readl(zynq_slcr_base + SLCR_REBOOT_STATUS_OFFSET);
  140. state &= 1 << (31 - cpu);
  141. return !state;
  142. }
  143. /**
  144. * zynq_slcr_cpu_state_write - Write cpu state
  145. * @cpu: cpu number
  146. * @die: cpu state - true if cpu is going to die
  147. *
  148. * SLCR_REBOOT_STATUS save upper 2 bits (31/30 cpu states for cpu0 and cpu1)
  149. * 0 means cpu is running, 1 cpu is going to die.
  150. */
  151. void zynq_slcr_cpu_state_write(int cpu, bool die)
  152. {
  153. u32 state, mask;
  154. state = readl(zynq_slcr_base + SLCR_REBOOT_STATUS_OFFSET);
  155. mask = 1 << (31 - cpu);
  156. if (die)
  157. state |= mask;
  158. else
  159. state &= ~mask;
  160. writel(state, zynq_slcr_base + SLCR_REBOOT_STATUS_OFFSET);
  161. }
  162. /**
  163. * zynq_early_slcr_init - Early slcr init function
  164. *
  165. * Return: 0 on success, negative errno otherwise.
  166. *
  167. * Called very early during boot from platform code to unlock SLCR.
  168. */
  169. int __init zynq_early_slcr_init(void)
  170. {
  171. struct device_node *np;
  172. np = of_find_compatible_node(NULL, NULL, "xlnx,zynq-slcr");
  173. if (!np) {
  174. pr_err("%s: no slcr node found\n", __func__);
  175. BUG();
  176. }
  177. zynq_slcr_base = of_iomap(np, 0);
  178. if (!zynq_slcr_base) {
  179. pr_err("%s: Unable to map I/O memory\n", __func__);
  180. BUG();
  181. }
  182. np->data = (__force void *)zynq_slcr_base;
  183. zynq_slcr_regmap = syscon_regmap_lookup_by_compatible("xlnx,zynq-slcr");
  184. if (IS_ERR(zynq_slcr_regmap)) {
  185. pr_err("%s: failed to find zynq-slcr\n", __func__);
  186. of_node_put(np);
  187. return -ENODEV;
  188. }
  189. /* unlock the SLCR so that registers can be changed */
  190. zynq_slcr_unlock();
  191. /* See AR#54190 design advisory */
  192. regmap_update_bits(zynq_slcr_regmap, SLCR_L2C_RAM, 0x70707, 0x20202);
  193. register_restart_handler(&zynq_slcr_restart_nb);
  194. pr_info("%pOFn mapped to %p\n", np, zynq_slcr_base);
  195. of_node_put(np);
  196. return 0;
  197. }