serial_msm_geni.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Qualcomm GENI serial engine UART driver
  4. *
  5. * (C) Copyright 2021 Dzmitry Sankouski <dsankouski@gmail.com>
  6. *
  7. * Based on Linux driver.
  8. */
  9. #include <asm/io.h>
  10. #include <clk.h>
  11. #include <common.h>
  12. #include <dm.h>
  13. #include <errno.h>
  14. #include <linux/delay.h>
  15. #include <misc.h>
  16. #include <serial.h>
  17. #define UART_OVERSAMPLING 32
  18. #define STALE_TIMEOUT 160
  19. #define USEC_PER_SEC 1000000L
  20. /* Registers*/
  21. #define GENI_FORCE_DEFAULT_REG 0x20
  22. #define GENI_SER_M_CLK_CFG 0x48
  23. #define GENI_SER_S_CLK_CFG 0x4C
  24. #define SE_HW_PARAM_0 0xE24
  25. #define SE_GENI_STATUS 0x40
  26. #define SE_GENI_S_CMD0 0x630
  27. #define SE_GENI_S_CMD_CTRL_REG 0x634
  28. #define SE_GENI_S_IRQ_CLEAR 0x648
  29. #define SE_GENI_S_IRQ_STATUS 0x640
  30. #define SE_GENI_S_IRQ_EN 0x644
  31. #define SE_GENI_M_CMD0 0x600
  32. #define SE_GENI_M_CMD_CTRL_REG 0x604
  33. #define SE_GENI_M_IRQ_CLEAR 0x618
  34. #define SE_GENI_M_IRQ_STATUS 0x610
  35. #define SE_GENI_M_IRQ_EN 0x614
  36. #define SE_GENI_TX_FIFOn 0x700
  37. #define SE_GENI_RX_FIFOn 0x780
  38. #define SE_GENI_TX_FIFO_STATUS 0x800
  39. #define SE_GENI_RX_FIFO_STATUS 0x804
  40. #define SE_GENI_TX_WATERMARK_REG 0x80C
  41. #define SE_GENI_TX_PACKING_CFG0 0x260
  42. #define SE_GENI_TX_PACKING_CFG1 0x264
  43. #define SE_GENI_RX_PACKING_CFG0 0x284
  44. #define SE_GENI_RX_PACKING_CFG1 0x288
  45. #define SE_UART_RX_STALE_CNT 0x294
  46. #define SE_UART_TX_TRANS_LEN 0x270
  47. #define SE_UART_TX_STOP_BIT_LEN 0x26c
  48. #define SE_UART_TX_WORD_LEN 0x268
  49. #define SE_UART_RX_WORD_LEN 0x28c
  50. #define SE_UART_TX_TRANS_CFG 0x25c
  51. #define SE_UART_TX_PARITY_CFG 0x2a4
  52. #define SE_UART_RX_TRANS_CFG 0x280
  53. #define SE_UART_RX_PARITY_CFG 0x2a8
  54. #define M_TX_FIFO_WATERMARK_EN (BIT(30))
  55. #define DEF_TX_WM 2
  56. /* GENI_FORCE_DEFAULT_REG fields */
  57. #define FORCE_DEFAULT (BIT(0))
  58. #define S_CMD_ABORT_EN (BIT(5))
  59. #define UART_START_READ 0x1
  60. /* GENI_M_CMD_CTRL_REG */
  61. #define M_GENI_CMD_CANCEL (BIT(2))
  62. #define M_GENI_CMD_ABORT (BIT(1))
  63. #define M_GENI_DISABLE (BIT(0))
  64. #define M_CMD_ABORT_EN (BIT(5))
  65. #define M_CMD_DONE_EN (BIT(0))
  66. #define M_CMD_DONE_DISABLE_MASK (~M_CMD_DONE_EN)
  67. #define S_GENI_CMD_ABORT (BIT(1))
  68. /* GENI_S_CMD0 fields */
  69. #define S_OPCODE_MSK (GENMASK(31, 27))
  70. #define S_PARAMS_MSK (GENMASK(26, 0))
  71. /* GENI_STATUS fields */
  72. #define M_GENI_CMD_ACTIVE (BIT(0))
  73. #define S_GENI_CMD_ACTIVE (BIT(12))
  74. #define M_CMD_DONE_EN (BIT(0))
  75. #define S_CMD_DONE_EN (BIT(0))
  76. #define M_OPCODE_SHIFT 27
  77. #define S_OPCODE_SHIFT 27
  78. #define M_TX_FIFO_WATERMARK_EN (BIT(30))
  79. #define UART_START_TX 0x1
  80. #define UART_CTS_MASK (BIT(1))
  81. #define M_SEC_IRQ_EN (BIT(31))
  82. #define TX_FIFO_WC_MSK (GENMASK(27, 0))
  83. #define RX_FIFO_WC_MSK (GENMASK(24, 0))
  84. #define S_RX_FIFO_WATERMARK_EN (BIT(26))
  85. #define S_RX_FIFO_LAST_EN (BIT(27))
  86. #define M_RX_FIFO_WATERMARK_EN (BIT(26))
  87. #define M_RX_FIFO_LAST_EN (BIT(27))
  88. /* GENI_SER_M_CLK_CFG/GENI_SER_S_CLK_CFG */
  89. #define SER_CLK_EN (BIT(0))
  90. #define CLK_DIV_MSK (GENMASK(15, 4))
  91. #define CLK_DIV_SHFT 4
  92. /* SE_HW_PARAM_0 fields */
  93. #define TX_FIFO_WIDTH_MSK (GENMASK(29, 24))
  94. #define TX_FIFO_WIDTH_SHFT 24
  95. #define TX_FIFO_DEPTH_MSK (GENMASK(21, 16))
  96. #define TX_FIFO_DEPTH_SHFT 16
  97. /* GENI SE QUP Registers */
  98. #define QUP_HW_VER_REG 0x4
  99. #define QUP_SE_VERSION_2_5 0x20050000
  100. /*
  101. * Predefined packing configuration of the serial engine (CFG0, CFG1 regs)
  102. * for uart mode.
  103. *
  104. * Defines following configuration:
  105. * - Bits of data per transfer word 8
  106. * - Number of words per fifo element 4
  107. * - Transfer from MSB to LSB or vice-versa false
  108. */
  109. #define UART_PACKING_CFG0 0xf
  110. #define UART_PACKING_CFG1 0x0
  111. DECLARE_GLOBAL_DATA_PTR;
  112. struct msm_serial_data {
  113. phys_addr_t base;
  114. u32 baud;
  115. u32 oversampling;
  116. };
  117. unsigned long root_freq[] = {7372800, 14745600, 19200000, 29491200,
  118. 32000000, 48000000, 64000000, 80000000,
  119. 96000000, 100000000};
  120. /**
  121. * get_clk_cfg() - Get clock rate to apply on clock supplier.
  122. * @clk_freq: Desired clock frequency after build-in divider.
  123. *
  124. * Return: frequency, supported by clock supplier, multiple of clk_freq.
  125. */
  126. static int get_clk_cfg(unsigned long clk_freq)
  127. {
  128. for (int i = 0; i < ARRAY_SIZE(root_freq); i++) {
  129. if (!(root_freq[i] % clk_freq))
  130. return root_freq[i];
  131. }
  132. return 0;
  133. }
  134. /**
  135. * get_clk_div_rate() - Find clock supplier frequency, and calculate divisor.
  136. * @baud: Baudrate.
  137. * @sampling_rate: Clock ticks per character.
  138. * @clk_div: Pointer to calculated divisor.
  139. *
  140. * This function searches for suitable frequency for clock supplier,
  141. * calculates divisor for internal divider, based on found frequency,
  142. * and stores divisor under clk_div pointer.
  143. *
  144. * Return: frequency, supported by clock supplier, multiple of clk_freq.
  145. */
  146. static int get_clk_div_rate(u32 baud, u64 sampling_rate, u32 *clk_div)
  147. {
  148. unsigned long ser_clk;
  149. unsigned long desired_clk;
  150. desired_clk = baud * sampling_rate;
  151. ser_clk = get_clk_cfg(desired_clk);
  152. if (!ser_clk) {
  153. pr_err("%s: Can't find matching DFS entry for baud %d\n",
  154. __func__, baud);
  155. return ser_clk;
  156. }
  157. *clk_div = ser_clk / desired_clk;
  158. return ser_clk;
  159. }
  160. static int geni_serial_set_clock_rate(struct udevice *dev, u64 rate)
  161. {
  162. struct clk *clk;
  163. int ret;
  164. clk = devm_clk_get(dev, NULL);
  165. if (!clk)
  166. return -EINVAL;
  167. ret = clk_set_rate(clk, rate);
  168. return ret;
  169. }
  170. /**
  171. * geni_se_get_tx_fifo_depth() - Get the TX fifo depth of the serial engine
  172. * @base: Pointer to the concerned serial engine.
  173. *
  174. * This function is used to get the depth i.e. number of elements in the
  175. * TX fifo of the serial engine.
  176. *
  177. * Return: TX fifo depth in units of FIFO words.
  178. */
  179. static inline u32 geni_se_get_tx_fifo_depth(long base)
  180. {
  181. u32 tx_fifo_depth;
  182. tx_fifo_depth = ((readl(base + SE_HW_PARAM_0) & TX_FIFO_DEPTH_MSK) >>
  183. TX_FIFO_DEPTH_SHFT);
  184. return tx_fifo_depth;
  185. }
  186. /**
  187. * geni_se_get_tx_fifo_width() - Get the TX fifo width of the serial engine
  188. * @base: Pointer to the concerned serial engine.
  189. *
  190. * This function is used to get the width i.e. word size per element in the
  191. * TX fifo of the serial engine.
  192. *
  193. * Return: TX fifo width in bits
  194. */
  195. static inline u32 geni_se_get_tx_fifo_width(long base)
  196. {
  197. u32 tx_fifo_width;
  198. tx_fifo_width = ((readl(base + SE_HW_PARAM_0) & TX_FIFO_WIDTH_MSK) >>
  199. TX_FIFO_WIDTH_SHFT);
  200. return tx_fifo_width;
  201. }
  202. static inline void geni_serial_baud(phys_addr_t base_address, u32 clk_div,
  203. int baud)
  204. {
  205. u32 s_clk_cfg = 0;
  206. s_clk_cfg |= SER_CLK_EN;
  207. s_clk_cfg |= (clk_div << CLK_DIV_SHFT);
  208. writel(s_clk_cfg, base_address + GENI_SER_M_CLK_CFG);
  209. writel(s_clk_cfg, base_address + GENI_SER_S_CLK_CFG);
  210. }
  211. static int msm_serial_setbrg(struct udevice *dev, int baud)
  212. {
  213. struct msm_serial_data *priv = dev_get_priv(dev);
  214. u64 clk_rate;
  215. u32 clk_div;
  216. priv->baud = baud;
  217. clk_rate = get_clk_div_rate(baud, priv->oversampling, &clk_div);
  218. geni_serial_set_clock_rate(dev, clk_rate);
  219. geni_serial_baud(priv->base, clk_div, baud);
  220. return 0;
  221. }
  222. /**
  223. * qcom_geni_serial_poll_bit() - Poll reg bit until desired value or timeout.
  224. * @base: Pointer to the concerned serial engine.
  225. * @offset: Offset to register address.
  226. * @field: AND bitmask for desired bit.
  227. * @set: Desired bit value.
  228. *
  229. * This function is used to get the width i.e. word size per element in the
  230. * TX fifo of the serial engine.
  231. *
  232. * Return: true, when register bit equals desired value, false, when timeout
  233. * reached.
  234. */
  235. static bool qcom_geni_serial_poll_bit(const struct udevice *dev, int offset,
  236. int field, bool set)
  237. {
  238. u32 reg;
  239. struct msm_serial_data *priv = dev_get_priv(dev);
  240. unsigned int baud;
  241. unsigned int tx_fifo_depth;
  242. unsigned int tx_fifo_width;
  243. unsigned int fifo_bits;
  244. unsigned long timeout_us = 10000;
  245. baud = 115200;
  246. if (priv) {
  247. baud = priv->baud;
  248. if (!baud)
  249. baud = 115200;
  250. tx_fifo_depth = geni_se_get_tx_fifo_depth(priv->base);
  251. tx_fifo_width = geni_se_get_tx_fifo_width(priv->base);
  252. fifo_bits = tx_fifo_depth * tx_fifo_width;
  253. /*
  254. * Total polling iterations based on FIFO worth of bytes to be
  255. * sent at current baud. Add a little fluff to the wait.
  256. */
  257. timeout_us = ((fifo_bits * USEC_PER_SEC) / baud) + 500;
  258. }
  259. timeout_us = DIV_ROUND_UP(timeout_us, 10) * 10;
  260. while (timeout_us) {
  261. reg = readl(priv->base + offset);
  262. if ((bool)(reg & field) == set)
  263. return true;
  264. udelay(10);
  265. timeout_us -= 10;
  266. }
  267. return false;
  268. }
  269. static void qcom_geni_serial_setup_tx(u64 base, u32 xmit_size)
  270. {
  271. u32 m_cmd;
  272. writel(xmit_size, base + SE_UART_TX_TRANS_LEN);
  273. m_cmd = UART_START_TX << M_OPCODE_SHIFT;
  274. writel(m_cmd, base + SE_GENI_M_CMD0);
  275. }
  276. static inline void qcom_geni_serial_poll_tx_done(const struct udevice *dev)
  277. {
  278. struct msm_serial_data *priv = dev_get_priv(dev);
  279. int done = 0;
  280. u32 irq_clear = M_CMD_DONE_EN;
  281. done = qcom_geni_serial_poll_bit(dev, SE_GENI_M_IRQ_STATUS,
  282. M_CMD_DONE_EN, true);
  283. if (!done) {
  284. writel(M_GENI_CMD_ABORT, priv->base + SE_GENI_M_CMD_CTRL_REG);
  285. irq_clear |= M_CMD_ABORT_EN;
  286. qcom_geni_serial_poll_bit(dev, SE_GENI_M_IRQ_STATUS,
  287. M_CMD_ABORT_EN, true);
  288. }
  289. writel(irq_clear, priv->base + SE_GENI_M_IRQ_CLEAR);
  290. }
  291. static u32 qcom_geni_serial_tx_empty(u64 base)
  292. {
  293. return !readl(base + SE_GENI_TX_FIFO_STATUS);
  294. }
  295. /**
  296. * geni_se_setup_s_cmd() - Setup the secondary sequencer
  297. * @se: Pointer to the concerned serial engine.
  298. * @cmd: Command/Operation to setup in the secondary sequencer.
  299. * @params: Parameter for the sequencer command.
  300. *
  301. * This function is used to configure the secondary sequencer with the
  302. * command and its associated parameters.
  303. */
  304. static inline void geni_se_setup_s_cmd(u64 base, u32 cmd, u32 params)
  305. {
  306. u32 s_cmd;
  307. s_cmd = readl(base + SE_GENI_S_CMD0);
  308. s_cmd &= ~(S_OPCODE_MSK | S_PARAMS_MSK);
  309. s_cmd |= (cmd << S_OPCODE_SHIFT);
  310. s_cmd |= (params & S_PARAMS_MSK);
  311. writel(s_cmd, base + SE_GENI_S_CMD0);
  312. }
  313. static void qcom_geni_serial_start_tx(u64 base)
  314. {
  315. u32 irq_en;
  316. u32 status;
  317. status = readl(base + SE_GENI_STATUS);
  318. if (status & M_GENI_CMD_ACTIVE)
  319. return;
  320. if (!qcom_geni_serial_tx_empty(base))
  321. return;
  322. irq_en = readl(base + SE_GENI_M_IRQ_EN);
  323. irq_en |= M_TX_FIFO_WATERMARK_EN | M_CMD_DONE_EN;
  324. writel(DEF_TX_WM, base + SE_GENI_TX_WATERMARK_REG);
  325. writel(irq_en, base + SE_GENI_M_IRQ_EN);
  326. }
  327. static void qcom_geni_serial_start_rx(struct udevice *dev)
  328. {
  329. u32 status;
  330. struct msm_serial_data *priv = dev_get_priv(dev);
  331. status = readl(priv->base + SE_GENI_STATUS);
  332. geni_se_setup_s_cmd(priv->base, UART_START_READ, 0);
  333. setbits_le32(priv->base + SE_GENI_S_IRQ_EN, S_RX_FIFO_WATERMARK_EN | S_RX_FIFO_LAST_EN);
  334. setbits_le32(priv->base + SE_GENI_M_IRQ_EN, M_RX_FIFO_WATERMARK_EN | M_RX_FIFO_LAST_EN);
  335. }
  336. static void qcom_geni_serial_abort_rx(struct udevice *dev)
  337. {
  338. struct msm_serial_data *priv = dev_get_priv(dev);
  339. u32 irq_clear = S_CMD_DONE_EN | S_CMD_ABORT_EN;
  340. writel(S_GENI_CMD_ABORT, priv->base + SE_GENI_S_CMD_CTRL_REG);
  341. qcom_geni_serial_poll_bit(dev, SE_GENI_S_CMD_CTRL_REG,
  342. S_GENI_CMD_ABORT, false);
  343. writel(irq_clear, priv->base + SE_GENI_S_IRQ_CLEAR);
  344. writel(FORCE_DEFAULT, priv->base + GENI_FORCE_DEFAULT_REG);
  345. }
  346. static void msm_geni_serial_setup_rx(struct udevice *dev)
  347. {
  348. struct msm_serial_data *priv = dev_get_priv(dev);
  349. qcom_geni_serial_abort_rx(dev);
  350. writel(UART_PACKING_CFG0, priv->base + SE_GENI_RX_PACKING_CFG0);
  351. writel(UART_PACKING_CFG1, priv->base + SE_GENI_RX_PACKING_CFG1);
  352. geni_se_setup_s_cmd(priv->base, UART_START_READ, 0);
  353. setbits_le32(priv->base + SE_GENI_S_IRQ_EN, S_RX_FIFO_WATERMARK_EN | S_RX_FIFO_LAST_EN);
  354. setbits_le32(priv->base + SE_GENI_M_IRQ_EN, M_RX_FIFO_WATERMARK_EN | M_RX_FIFO_LAST_EN);
  355. }
  356. static int msm_serial_putc(struct udevice *dev, const char ch)
  357. {
  358. struct msm_serial_data *priv = dev_get_priv(dev);
  359. writel(DEF_TX_WM, priv->base + SE_GENI_TX_WATERMARK_REG);
  360. qcom_geni_serial_setup_tx(priv->base, 1);
  361. qcom_geni_serial_poll_bit(dev, SE_GENI_M_IRQ_STATUS,
  362. M_TX_FIFO_WATERMARK_EN, true);
  363. writel(ch, priv->base + SE_GENI_TX_FIFOn);
  364. writel(M_TX_FIFO_WATERMARK_EN, priv->base + SE_GENI_M_IRQ_CLEAR);
  365. qcom_geni_serial_poll_tx_done(dev);
  366. return 0;
  367. }
  368. static int msm_serial_getc(struct udevice *dev)
  369. {
  370. struct msm_serial_data *priv = dev_get_priv(dev);
  371. u32 rx_fifo;
  372. u32 m_irq_status;
  373. u32 s_irq_status;
  374. writel(1 << S_OPCODE_SHIFT, priv->base + SE_GENI_S_CMD0);
  375. qcom_geni_serial_poll_bit(dev, SE_GENI_M_IRQ_STATUS, M_SEC_IRQ_EN,
  376. true);
  377. m_irq_status = readl(priv->base + SE_GENI_M_IRQ_STATUS);
  378. s_irq_status = readl(priv->base + SE_GENI_S_IRQ_STATUS);
  379. writel(m_irq_status, priv->base + SE_GENI_M_IRQ_CLEAR);
  380. writel(s_irq_status, priv->base + SE_GENI_S_IRQ_CLEAR);
  381. qcom_geni_serial_poll_bit(dev, SE_GENI_RX_FIFO_STATUS, RX_FIFO_WC_MSK,
  382. true);
  383. if (!readl(priv->base + SE_GENI_RX_FIFO_STATUS))
  384. return 0;
  385. rx_fifo = readl(priv->base + SE_GENI_RX_FIFOn);
  386. return rx_fifo & 0xff;
  387. }
  388. static int msm_serial_pending(struct udevice *dev, bool input)
  389. {
  390. struct msm_serial_data *priv = dev_get_priv(dev);
  391. if (input)
  392. return readl(priv->base + SE_GENI_RX_FIFO_STATUS) &
  393. RX_FIFO_WC_MSK;
  394. else
  395. return readl(priv->base + SE_GENI_TX_FIFO_STATUS) &
  396. TX_FIFO_WC_MSK;
  397. return 0;
  398. }
  399. static const struct dm_serial_ops msm_serial_ops = {
  400. .putc = msm_serial_putc,
  401. .pending = msm_serial_pending,
  402. .getc = msm_serial_getc,
  403. .setbrg = msm_serial_setbrg,
  404. };
  405. static void geni_set_oversampling(struct udevice *dev)
  406. {
  407. struct msm_serial_data *priv = dev_get_priv(dev);
  408. struct udevice *parent_dev = dev_get_parent(dev);
  409. u32 geni_se_version;
  410. int ret;
  411. priv->oversampling = UART_OVERSAMPLING;
  412. /*
  413. * It could happen that GENI SE IP is missing in the board's device
  414. * tree or GENI UART node is a direct child of SoC device tree node.
  415. */
  416. if (device_get_uclass_id(parent_dev) != UCLASS_MISC)
  417. return;
  418. ret = misc_read(parent_dev, QUP_HW_VER_REG,
  419. &geni_se_version, sizeof(geni_se_version));
  420. if (ret != sizeof(geni_se_version))
  421. return;
  422. if (geni_se_version >= QUP_SE_VERSION_2_5)
  423. priv->oversampling /= 2;
  424. }
  425. static inline void geni_serial_init(struct udevice *dev)
  426. {
  427. struct msm_serial_data *priv = dev_get_priv(dev);
  428. phys_addr_t base_address = priv->base;
  429. u32 tx_trans_cfg;
  430. u32 tx_parity_cfg = 0; /* Disable Tx Parity */
  431. u32 rx_trans_cfg = 0;
  432. u32 rx_parity_cfg = 0; /* Disable Rx Parity */
  433. u32 stop_bit_len = 0; /* Default stop bit length - 1 bit */
  434. u32 bits_per_char;
  435. /*
  436. * Ignore Flow control.
  437. * n = 8.
  438. */
  439. tx_trans_cfg = UART_CTS_MASK;
  440. bits_per_char = BITS_PER_BYTE;
  441. /*
  442. * Make an unconditional cancel on the main sequencer to reset
  443. * it else we could end up in data loss scenarios.
  444. */
  445. qcom_geni_serial_poll_tx_done(dev);
  446. qcom_geni_serial_abort_rx(dev);
  447. writel(UART_PACKING_CFG0, base_address + SE_GENI_TX_PACKING_CFG0);
  448. writel(UART_PACKING_CFG1, base_address + SE_GENI_TX_PACKING_CFG1);
  449. writel(UART_PACKING_CFG0, base_address + SE_GENI_RX_PACKING_CFG0);
  450. writel(UART_PACKING_CFG1, base_address + SE_GENI_RX_PACKING_CFG1);
  451. writel(tx_trans_cfg, base_address + SE_UART_TX_TRANS_CFG);
  452. writel(tx_parity_cfg, base_address + SE_UART_TX_PARITY_CFG);
  453. writel(rx_trans_cfg, base_address + SE_UART_RX_TRANS_CFG);
  454. writel(rx_parity_cfg, base_address + SE_UART_RX_PARITY_CFG);
  455. writel(bits_per_char, base_address + SE_UART_TX_WORD_LEN);
  456. writel(bits_per_char, base_address + SE_UART_RX_WORD_LEN);
  457. writel(stop_bit_len, base_address + SE_UART_TX_STOP_BIT_LEN);
  458. }
  459. static int msm_serial_probe(struct udevice *dev)
  460. {
  461. struct msm_serial_data *priv = dev_get_priv(dev);
  462. geni_set_oversampling(dev);
  463. /* No need to reinitialize the UART after relocation */
  464. if (gd->flags & GD_FLG_RELOC)
  465. return 0;
  466. geni_serial_init(dev);
  467. msm_geni_serial_setup_rx(dev);
  468. qcom_geni_serial_start_rx(dev);
  469. qcom_geni_serial_start_tx(priv->base);
  470. return 0;
  471. }
  472. static int msm_serial_ofdata_to_platdata(struct udevice *dev)
  473. {
  474. struct msm_serial_data *priv = dev_get_priv(dev);
  475. priv->base = dev_read_addr(dev);
  476. if (priv->base == FDT_ADDR_T_NONE)
  477. return -EINVAL;
  478. return 0;
  479. }
  480. static const struct udevice_id msm_serial_ids[] = {
  481. { .compatible = "qcom,geni-debug-uart" },
  482. { }
  483. };
  484. U_BOOT_DRIVER(serial_msm_geni) = {
  485. .name = "serial_msm_geni",
  486. .id = UCLASS_SERIAL,
  487. .of_match = msm_serial_ids,
  488. .of_to_plat = msm_serial_ofdata_to_platdata,
  489. .priv_auto = sizeof(struct msm_serial_data),
  490. .probe = msm_serial_probe,
  491. .ops = &msm_serial_ops,
  492. .flags = DM_FLAG_PRE_RELOC,
  493. };
  494. #ifdef CONFIG_DEBUG_UART_MSM_GENI
  495. static struct msm_serial_data init_serial_data = {
  496. .base = CONFIG_VAL(DEBUG_UART_BASE)
  497. };
  498. /* Serial dumb device, to reuse driver code */
  499. static struct udevice init_dev = {
  500. .priv_ = &init_serial_data,
  501. };
  502. #include <debug_uart.h>
  503. #define CLK_DIV (CONFIG_DEBUG_UART_CLOCK / \
  504. (CONFIG_BAUDRATE * UART_OVERSAMPLING))
  505. #if (CONFIG_DEBUG_UART_CLOCK % (CONFIG_BAUDRATE * UART_OVERSAMPLING) > 0)
  506. #error Clocks cannot be set at early debug. Change CONFIG_BAUDRATE
  507. #endif
  508. static inline void _debug_uart_init(void)
  509. {
  510. phys_addr_t base = CONFIG_VAL(DEBUG_UART_BASE);
  511. geni_serial_init(&init_dev);
  512. geni_serial_baud(base, CLK_DIV, CONFIG_BAUDRATE);
  513. qcom_geni_serial_start_tx(base);
  514. }
  515. static inline void _debug_uart_putc(int ch)
  516. {
  517. phys_addr_t base = CONFIG_VAL(DEBUG_UART_BASE);
  518. writel(DEF_TX_WM, base + SE_GENI_TX_WATERMARK_REG);
  519. qcom_geni_serial_setup_tx(base, 1);
  520. qcom_geni_serial_poll_bit(&init_dev, SE_GENI_M_IRQ_STATUS,
  521. M_TX_FIFO_WATERMARK_EN, true);
  522. writel(ch, base + SE_GENI_TX_FIFOn);
  523. writel(M_TX_FIFO_WATERMARK_EN, base + SE_GENI_M_IRQ_CLEAR);
  524. qcom_geni_serial_poll_tx_done(&init_dev);
  525. }
  526. DEBUG_UART_FUNCS
  527. #endif