serial_stm32.c 8.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Copyright (C) 2016, STMicroelectronics - All Rights Reserved
  4. * Author(s): Vikas Manocha, <vikas.manocha@st.com> for STMicroelectronics.
  5. */
  6. #define LOG_CATEGORY UCLASS_SERIAL
  7. #include <common.h>
  8. #include <clk.h>
  9. #include <dm.h>
  10. #include <log.h>
  11. #include <reset.h>
  12. #include <serial.h>
  13. #include <watchdog.h>
  14. #include <asm/io.h>
  15. #include <asm/arch/stm32.h>
  16. #include <dm/device_compat.h>
  17. #include <linux/bitops.h>
  18. #include <linux/delay.h>
  19. #include <linux/iopoll.h>
  20. #include "serial_stm32.h"
  21. #include <dm/device_compat.h>
  22. /*
  23. * At 115200 bits/s
  24. * 1 bit = 1 / 115200 = 8,68 us
  25. * 8 bits = 69,444 us
  26. * 10 bits are needed for worst case (8 bits + 1 start + 1 stop) = 86.806 us
  27. */
  28. #define ONE_BYTE_B115200_US 87
  29. static void _stm32_serial_setbrg(fdt_addr_t base,
  30. struct stm32_uart_info *uart_info,
  31. u32 clock_rate,
  32. int baudrate)
  33. {
  34. bool stm32f4 = uart_info->stm32f4;
  35. u32 int_div, mantissa, fraction, oversampling;
  36. u8 uart_enable_bit = uart_info->uart_enable_bit;
  37. /* BRR register must be set when uart is disabled */
  38. clrbits_le32(base + CR1_OFFSET(stm32f4), BIT(uart_enable_bit));
  39. int_div = DIV_ROUND_CLOSEST(clock_rate, baudrate);
  40. if (int_div < 16) {
  41. oversampling = 8;
  42. setbits_le32(base + CR1_OFFSET(stm32f4), USART_CR1_OVER8);
  43. } else {
  44. oversampling = 16;
  45. clrbits_le32(base + CR1_OFFSET(stm32f4), USART_CR1_OVER8);
  46. }
  47. mantissa = (int_div / oversampling) << USART_BRR_M_SHIFT;
  48. fraction = int_div % oversampling;
  49. writel(mantissa | fraction, base + BRR_OFFSET(stm32f4));
  50. setbits_le32(base + CR1_OFFSET(stm32f4), BIT(uart_enable_bit));
  51. }
  52. static int stm32_serial_setbrg(struct udevice *dev, int baudrate)
  53. {
  54. struct stm32x7_serial_plat *plat = dev_get_plat(dev);
  55. _stm32_serial_setbrg(plat->base, plat->uart_info,
  56. plat->clock_rate, baudrate);
  57. return 0;
  58. }
  59. static int stm32_serial_setconfig(struct udevice *dev, uint serial_config)
  60. {
  61. struct stm32x7_serial_plat *plat = dev_get_plat(dev);
  62. bool stm32f4 = plat->uart_info->stm32f4;
  63. u8 uart_enable_bit = plat->uart_info->uart_enable_bit;
  64. u32 cr1 = plat->base + CR1_OFFSET(stm32f4);
  65. u32 config = 0;
  66. uint parity = SERIAL_GET_PARITY(serial_config);
  67. uint bits = SERIAL_GET_BITS(serial_config);
  68. uint stop = SERIAL_GET_STOP(serial_config);
  69. /*
  70. * only parity config is implemented, check if other serial settings
  71. * are the default one.
  72. * (STM32F4 serial IP didn't support parity setting)
  73. */
  74. if (bits != SERIAL_8_BITS || stop != SERIAL_ONE_STOP || stm32f4)
  75. return -ENOTSUPP; /* not supported in driver*/
  76. clrbits_le32(cr1, USART_CR1_RE | USART_CR1_TE | BIT(uart_enable_bit));
  77. /* update usart configuration (uart need to be disable)
  78. * PCE: parity check enable
  79. * PS : '0' : Even / '1' : Odd
  80. * M[1:0] = '00' : 8 Data bits
  81. * M[1:0] = '01' : 9 Data bits with parity
  82. */
  83. switch (parity) {
  84. default:
  85. case SERIAL_PAR_NONE:
  86. config = 0;
  87. break;
  88. case SERIAL_PAR_ODD:
  89. config = USART_CR1_PCE | USART_CR1_PS | USART_CR1_M0;
  90. break;
  91. case SERIAL_PAR_EVEN:
  92. config = USART_CR1_PCE | USART_CR1_M0;
  93. break;
  94. }
  95. clrsetbits_le32(cr1,
  96. USART_CR1_PCE | USART_CR1_PS | USART_CR1_M1 |
  97. USART_CR1_M0,
  98. config);
  99. setbits_le32(cr1, USART_CR1_RE | USART_CR1_TE | BIT(uart_enable_bit));
  100. return 0;
  101. }
  102. static int stm32_serial_getc(struct udevice *dev)
  103. {
  104. struct stm32x7_serial_plat *plat = dev_get_plat(dev);
  105. bool stm32f4 = plat->uart_info->stm32f4;
  106. fdt_addr_t base = plat->base;
  107. u32 isr = readl(base + ISR_OFFSET(stm32f4));
  108. if ((isr & USART_ISR_RXNE) == 0)
  109. return -EAGAIN;
  110. if (isr & (USART_ISR_PE | USART_ISR_ORE | USART_ISR_FE)) {
  111. if (!stm32f4)
  112. setbits_le32(base + ICR_OFFSET,
  113. USART_ICR_PCECF | USART_ICR_ORECF |
  114. USART_ICR_FECF);
  115. else
  116. readl(base + RDR_OFFSET(stm32f4));
  117. return -EIO;
  118. }
  119. return readl(base + RDR_OFFSET(stm32f4));
  120. }
  121. static int _stm32_serial_putc(fdt_addr_t base,
  122. struct stm32_uart_info *uart_info,
  123. const char c)
  124. {
  125. bool stm32f4 = uart_info->stm32f4;
  126. if ((readl(base + ISR_OFFSET(stm32f4)) & USART_ISR_TXE) == 0)
  127. return -EAGAIN;
  128. writel(c, base + TDR_OFFSET(stm32f4));
  129. return 0;
  130. }
  131. static int stm32_serial_putc(struct udevice *dev, const char c)
  132. {
  133. struct stm32x7_serial_plat *plat = dev_get_plat(dev);
  134. return _stm32_serial_putc(plat->base, plat->uart_info, c);
  135. }
  136. static int stm32_serial_pending(struct udevice *dev, bool input)
  137. {
  138. struct stm32x7_serial_plat *plat = dev_get_plat(dev);
  139. bool stm32f4 = plat->uart_info->stm32f4;
  140. fdt_addr_t base = plat->base;
  141. if (input)
  142. return readl(base + ISR_OFFSET(stm32f4)) &
  143. USART_ISR_RXNE ? 1 : 0;
  144. else
  145. return readl(base + ISR_OFFSET(stm32f4)) &
  146. USART_ISR_TXE ? 0 : 1;
  147. }
  148. static void _stm32_serial_init(fdt_addr_t base,
  149. struct stm32_uart_info *uart_info)
  150. {
  151. bool stm32f4 = uart_info->stm32f4;
  152. u8 uart_enable_bit = uart_info->uart_enable_bit;
  153. /* Disable uart-> enable fifo -> enable uart */
  154. clrbits_le32(base + CR1_OFFSET(stm32f4), USART_CR1_RE | USART_CR1_TE |
  155. BIT(uart_enable_bit));
  156. if (uart_info->has_fifo)
  157. setbits_le32(base + CR1_OFFSET(stm32f4), USART_CR1_FIFOEN);
  158. setbits_le32(base + CR1_OFFSET(stm32f4), USART_CR1_RE | USART_CR1_TE |
  159. BIT(uart_enable_bit));
  160. }
  161. static int stm32_serial_probe(struct udevice *dev)
  162. {
  163. struct stm32x7_serial_plat *plat = dev_get_plat(dev);
  164. struct clk clk;
  165. struct reset_ctl reset;
  166. u32 isr;
  167. int ret;
  168. bool stm32f4;
  169. plat->uart_info = (struct stm32_uart_info *)dev_get_driver_data(dev);
  170. stm32f4 = plat->uart_info->stm32f4;
  171. ret = clk_get_by_index(dev, 0, &clk);
  172. if (ret < 0)
  173. return ret;
  174. ret = clk_enable(&clk);
  175. if (ret) {
  176. dev_err(dev, "failed to enable clock\n");
  177. return ret;
  178. }
  179. /*
  180. * before uart initialization, wait for TC bit (Transmission Complete)
  181. * in case there is still chars from previous bootstage to transmit
  182. */
  183. ret = read_poll_timeout(readl, isr, isr & USART_ISR_TC, 50,
  184. 16 * ONE_BYTE_B115200_US, plat->base + ISR_OFFSET(stm32f4));
  185. if (ret)
  186. dev_dbg(dev, "FIFO not empty, some character can be lost (%d)\n", ret);
  187. ret = reset_get_by_index(dev, 0, &reset);
  188. if (!ret) {
  189. reset_assert(&reset);
  190. udelay(2);
  191. reset_deassert(&reset);
  192. }
  193. plat->clock_rate = clk_get_rate(&clk);
  194. if (!plat->clock_rate) {
  195. clk_disable(&clk);
  196. return -EINVAL;
  197. };
  198. _stm32_serial_init(plat->base, plat->uart_info);
  199. return 0;
  200. }
  201. static const struct udevice_id stm32_serial_id[] = {
  202. { .compatible = "st,stm32-uart", .data = (ulong)&stm32f4_info},
  203. { .compatible = "st,stm32f7-uart", .data = (ulong)&stm32f7_info},
  204. { .compatible = "st,stm32h7-uart", .data = (ulong)&stm32h7_info},
  205. {}
  206. };
  207. static int stm32_serial_of_to_plat(struct udevice *dev)
  208. {
  209. struct stm32x7_serial_plat *plat = dev_get_plat(dev);
  210. plat->base = dev_read_addr(dev);
  211. if (plat->base == FDT_ADDR_T_NONE)
  212. return -EINVAL;
  213. return 0;
  214. }
  215. static const struct dm_serial_ops stm32_serial_ops = {
  216. .putc = stm32_serial_putc,
  217. .pending = stm32_serial_pending,
  218. .getc = stm32_serial_getc,
  219. .setbrg = stm32_serial_setbrg,
  220. .setconfig = stm32_serial_setconfig
  221. };
  222. U_BOOT_DRIVER(serial_stm32) = {
  223. .name = "serial_stm32",
  224. .id = UCLASS_SERIAL,
  225. .of_match = of_match_ptr(stm32_serial_id),
  226. .of_to_plat = of_match_ptr(stm32_serial_of_to_plat),
  227. .plat_auto = sizeof(struct stm32x7_serial_plat),
  228. .ops = &stm32_serial_ops,
  229. .probe = stm32_serial_probe,
  230. #if !CONFIG_IS_ENABLED(OF_CONTROL)
  231. .flags = DM_FLAG_PRE_RELOC,
  232. #endif
  233. };
  234. #ifdef CONFIG_DEBUG_UART_STM32
  235. #include <debug_uart.h>
  236. static inline struct stm32_uart_info *_debug_uart_info(void)
  237. {
  238. struct stm32_uart_info *uart_info;
  239. #if defined(CONFIG_STM32F4)
  240. uart_info = &stm32f4_info;
  241. #elif defined(CONFIG_STM32F7)
  242. uart_info = &stm32f7_info;
  243. #else
  244. uart_info = &stm32h7_info;
  245. #endif
  246. return uart_info;
  247. }
  248. static inline void _debug_uart_init(void)
  249. {
  250. fdt_addr_t base = CONFIG_VAL(DEBUG_UART_BASE);
  251. struct stm32_uart_info *uart_info = _debug_uart_info();
  252. _stm32_serial_init(base, uart_info);
  253. _stm32_serial_setbrg(base, uart_info,
  254. CONFIG_DEBUG_UART_CLOCK,
  255. CONFIG_BAUDRATE);
  256. }
  257. static inline void _debug_uart_putc(int c)
  258. {
  259. fdt_addr_t base = CONFIG_VAL(DEBUG_UART_BASE);
  260. struct stm32_uart_info *uart_info = _debug_uart_info();
  261. while (_stm32_serial_putc(base, uart_info, c) == -EAGAIN)
  262. ;
  263. }
  264. DEBUG_UART_FUNCS
  265. #endif