dc2114x.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603
  1. // SPDX-License-Identifier: GPL-2.0+
  2. #include <common.h>
  3. #include <asm/io.h>
  4. #include <dm.h>
  5. #include <malloc.h>
  6. #include <net.h>
  7. #include <netdev.h>
  8. #include <pci.h>
  9. #include <linux/bitops.h>
  10. #include <linux/delay.h>
  11. #define SROM_DLEVEL 0
  12. /* PCI Registers. */
  13. #define PCI_CFDA_PSM 0x43
  14. #define CFRV_RN 0x000000f0 /* Revision Number */
  15. #define WAKEUP 0x00 /* Power Saving Wakeup */
  16. #define SLEEP 0x80 /* Power Saving Sleep Mode */
  17. #define DC2114x_BRK 0x0020 /* CFRV break between DC21142 & DC21143 */
  18. /* Ethernet chip registers. */
  19. #define DE4X5_BMR 0x000 /* Bus Mode Register */
  20. #define DE4X5_TPD 0x008 /* Transmit Poll Demand Reg */
  21. #define DE4X5_RRBA 0x018 /* RX Ring Base Address Reg */
  22. #define DE4X5_TRBA 0x020 /* TX Ring Base Address Reg */
  23. #define DE4X5_STS 0x028 /* Status Register */
  24. #define DE4X5_OMR 0x030 /* Operation Mode Register */
  25. #define DE4X5_SICR 0x068 /* SIA Connectivity Register */
  26. #define DE4X5_APROM 0x048 /* Ethernet Address PROM */
  27. /* Register bits. */
  28. #define BMR_SWR 0x00000001 /* Software Reset */
  29. #define STS_TS 0x00700000 /* Transmit Process State */
  30. #define STS_RS 0x000e0000 /* Receive Process State */
  31. #define OMR_ST 0x00002000 /* Start/Stop Transmission Command */
  32. #define OMR_SR 0x00000002 /* Start/Stop Receive */
  33. #define OMR_PS 0x00040000 /* Port Select */
  34. #define OMR_SDP 0x02000000 /* SD Polarity - MUST BE ASSERTED */
  35. #define OMR_PM 0x00000080 /* Pass All Multicast */
  36. /* Descriptor bits. */
  37. #define R_OWN 0x80000000 /* Own Bit */
  38. #define RD_RER 0x02000000 /* Receive End Of Ring */
  39. #define RD_LS 0x00000100 /* Last Descriptor */
  40. #define RD_ES 0x00008000 /* Error Summary */
  41. #define TD_TER 0x02000000 /* Transmit End Of Ring */
  42. #define T_OWN 0x80000000 /* Own Bit */
  43. #define TD_LS 0x40000000 /* Last Segment */
  44. #define TD_FS 0x20000000 /* First Segment */
  45. #define TD_ES 0x00008000 /* Error Summary */
  46. #define TD_SET 0x08000000 /* Setup Packet */
  47. /* The EEPROM commands include the alway-set leading bit. */
  48. #define SROM_WRITE_CMD 5
  49. #define SROM_READ_CMD 6
  50. #define SROM_ERASE_CMD 7
  51. #define SROM_HWADD 0x0014 /* Hardware Address offset in SROM */
  52. #define SROM_RD 0x00004000 /* Read from Boot ROM */
  53. #define EE_DATA_WRITE 0x04 /* EEPROM chip data in. */
  54. #define EE_WRITE_0 0x4801
  55. #define EE_WRITE_1 0x4805
  56. #define EE_DATA_READ 0x08 /* EEPROM chip data out. */
  57. #define SROM_SR 0x00000800 /* Select Serial ROM when set */
  58. #define DT_IN 0x00000004 /* Serial Data In */
  59. #define DT_CLK 0x00000002 /* Serial ROM Clock */
  60. #define DT_CS 0x00000001 /* Serial ROM Chip Select */
  61. #define POLL_DEMAND 1
  62. #define phys_to_bus(dev, a) dm_pci_phys_to_mem((dev), (a))
  63. #define NUM_RX_DESC PKTBUFSRX
  64. #define NUM_TX_DESC 1 /* Number of TX descriptors */
  65. #define RX_BUFF_SZ PKTSIZE_ALIGN
  66. #define TOUT_LOOP 1000000
  67. #define SETUP_FRAME_LEN 192
  68. struct de4x5_desc {
  69. volatile s32 status;
  70. u32 des1;
  71. u32 buf;
  72. u32 next;
  73. };
  74. struct dc2114x_priv {
  75. struct de4x5_desc rx_ring[NUM_RX_DESC] __aligned(32);
  76. struct de4x5_desc tx_ring[NUM_TX_DESC] __aligned(32);
  77. int rx_new; /* RX descriptor ring pointer */
  78. int tx_new; /* TX descriptor ring pointer */
  79. char rx_ring_size;
  80. char tx_ring_size;
  81. struct udevice *devno;
  82. char *name;
  83. void __iomem *iobase;
  84. u8 *enetaddr;
  85. };
  86. /* RX and TX descriptor ring */
  87. static u32 dc2114x_inl(struct dc2114x_priv *priv, u32 addr)
  88. {
  89. return le32_to_cpu(readl(priv->iobase + addr));
  90. }
  91. static void dc2114x_outl(struct dc2114x_priv *priv, u32 command, u32 addr)
  92. {
  93. writel(cpu_to_le32(command), priv->iobase + addr);
  94. }
  95. static void reset_de4x5(struct dc2114x_priv *priv)
  96. {
  97. u32 i;
  98. i = dc2114x_inl(priv, DE4X5_BMR);
  99. mdelay(1);
  100. dc2114x_outl(priv, i | BMR_SWR, DE4X5_BMR);
  101. mdelay(1);
  102. dc2114x_outl(priv, i, DE4X5_BMR);
  103. mdelay(1);
  104. for (i = 0; i < 5; i++) {
  105. dc2114x_inl(priv, DE4X5_BMR);
  106. mdelay(10);
  107. }
  108. mdelay(1);
  109. }
  110. static void start_de4x5(struct dc2114x_priv *priv)
  111. {
  112. u32 omr;
  113. omr = dc2114x_inl(priv, DE4X5_OMR);
  114. omr |= OMR_ST | OMR_SR;
  115. dc2114x_outl(priv, omr, DE4X5_OMR); /* Enable the TX and/or RX */
  116. }
  117. static void stop_de4x5(struct dc2114x_priv *priv)
  118. {
  119. u32 omr;
  120. omr = dc2114x_inl(priv, DE4X5_OMR);
  121. omr &= ~(OMR_ST | OMR_SR);
  122. dc2114x_outl(priv, omr, DE4X5_OMR); /* Disable the TX and/or RX */
  123. }
  124. /* SROM Read and write routines. */
  125. static void sendto_srom(struct dc2114x_priv *priv, u_int command, u_long addr)
  126. {
  127. dc2114x_outl(priv, command, addr);
  128. udelay(1);
  129. }
  130. static int getfrom_srom(struct dc2114x_priv *priv, u_long addr)
  131. {
  132. u32 tmp = dc2114x_inl(priv, addr);
  133. udelay(1);
  134. return tmp;
  135. }
  136. /* Note: this routine returns extra data bits for size detection. */
  137. static int do_read_eeprom(struct dc2114x_priv *priv, u_long ioaddr, int location,
  138. int addr_len)
  139. {
  140. int read_cmd = location | (SROM_READ_CMD << addr_len);
  141. unsigned int retval = 0;
  142. int i;
  143. sendto_srom(priv, SROM_RD | SROM_SR, ioaddr);
  144. sendto_srom(priv, SROM_RD | SROM_SR | DT_CS, ioaddr);
  145. debug_cond(SROM_DLEVEL >= 1, " EEPROM read at %d ", location);
  146. /* Shift the read command bits out. */
  147. for (i = 4 + addr_len; i >= 0; i--) {
  148. short dataval = (read_cmd & (1 << i)) ? EE_DATA_WRITE : 0;
  149. sendto_srom(priv, SROM_RD | SROM_SR | DT_CS | dataval,
  150. ioaddr);
  151. udelay(10);
  152. sendto_srom(priv, SROM_RD | SROM_SR | DT_CS | dataval | DT_CLK,
  153. ioaddr);
  154. udelay(10);
  155. debug_cond(SROM_DLEVEL >= 2, "%X",
  156. getfrom_srom(priv, ioaddr) & 15);
  157. retval = (retval << 1) |
  158. !!(getfrom_srom(priv, ioaddr) & EE_DATA_READ);
  159. }
  160. sendto_srom(priv, SROM_RD | SROM_SR | DT_CS, ioaddr);
  161. debug_cond(SROM_DLEVEL >= 2, " :%X:", getfrom_srom(priv, ioaddr) & 15);
  162. for (i = 16; i > 0; i--) {
  163. sendto_srom(priv, SROM_RD | SROM_SR | DT_CS | DT_CLK, ioaddr);
  164. udelay(10);
  165. debug_cond(SROM_DLEVEL >= 2, "%X",
  166. getfrom_srom(priv, ioaddr) & 15);
  167. retval = (retval << 1) |
  168. !!(getfrom_srom(priv, ioaddr) & EE_DATA_READ);
  169. sendto_srom(priv, SROM_RD | SROM_SR | DT_CS, ioaddr);
  170. udelay(10);
  171. }
  172. /* Terminate the EEPROM access. */
  173. sendto_srom(priv, SROM_RD | SROM_SR, ioaddr);
  174. debug_cond(SROM_DLEVEL >= 2, " EEPROM value at %d is %5.5x.\n",
  175. location, retval);
  176. return retval;
  177. }
  178. /*
  179. * This executes a generic EEPROM command, typically a write or write
  180. * enable. It returns the data output from the EEPROM, and thus may
  181. * also be used for reads.
  182. */
  183. static int do_eeprom_cmd(struct dc2114x_priv *priv, u_long ioaddr, int cmd,
  184. int cmd_len)
  185. {
  186. unsigned int retval = 0;
  187. debug_cond(SROM_DLEVEL >= 1, " EEPROM op 0x%x: ", cmd);
  188. sendto_srom(priv, SROM_RD | SROM_SR | DT_CS | DT_CLK, ioaddr);
  189. /* Shift the command bits out. */
  190. do {
  191. short dataval = (cmd & BIT(cmd_len)) ? EE_WRITE_1 : EE_WRITE_0;
  192. sendto_srom(priv, dataval, ioaddr);
  193. udelay(10);
  194. debug_cond(SROM_DLEVEL >= 2, "%X",
  195. getfrom_srom(priv, ioaddr) & 15);
  196. sendto_srom(priv, dataval | DT_CLK, ioaddr);
  197. udelay(10);
  198. retval = (retval << 1) |
  199. !!(getfrom_srom(priv, ioaddr) & EE_DATA_READ);
  200. } while (--cmd_len >= 0);
  201. sendto_srom(priv, SROM_RD | SROM_SR | DT_CS, ioaddr);
  202. /* Terminate the EEPROM access. */
  203. sendto_srom(priv, SROM_RD | SROM_SR, ioaddr);
  204. debug_cond(SROM_DLEVEL >= 1, " EEPROM result is 0x%5.5x.\n", retval);
  205. return retval;
  206. }
  207. static int read_srom(struct dc2114x_priv *priv, u_long ioaddr, int index)
  208. {
  209. int ee_addr_size;
  210. ee_addr_size = (do_read_eeprom(priv, ioaddr, 0xff, 8) & BIT(18)) ? 8 : 6;
  211. return do_eeprom_cmd(priv, ioaddr, 0xffff |
  212. (((SROM_READ_CMD << ee_addr_size) | index) << 16),
  213. 3 + ee_addr_size + 16);
  214. }
  215. static void send_setup_frame(struct dc2114x_priv *priv)
  216. {
  217. char setup_frame[SETUP_FRAME_LEN];
  218. char *pa = &setup_frame[0];
  219. int i;
  220. memset(pa, 0xff, SETUP_FRAME_LEN);
  221. for (i = 0; i < ETH_ALEN; i++) {
  222. *(pa + (i & 1)) = priv->enetaddr[i];
  223. if (i & 0x01)
  224. pa += 4;
  225. }
  226. for (i = 0; priv->tx_ring[priv->tx_new].status & cpu_to_le32(T_OWN); i++) {
  227. if (i < TOUT_LOOP)
  228. continue;
  229. printf("%s: tx error buffer not ready\n", priv->name);
  230. return;
  231. }
  232. priv->tx_ring[priv->tx_new].buf = cpu_to_le32(phys_to_bus(priv->devno,
  233. (u32)&setup_frame[0]));
  234. priv->tx_ring[priv->tx_new].des1 = cpu_to_le32(TD_TER | TD_SET | SETUP_FRAME_LEN);
  235. priv->tx_ring[priv->tx_new].status = cpu_to_le32(T_OWN);
  236. dc2114x_outl(priv, POLL_DEMAND, DE4X5_TPD);
  237. for (i = 0; priv->tx_ring[priv->tx_new].status & cpu_to_le32(T_OWN); i++) {
  238. if (i < TOUT_LOOP)
  239. continue;
  240. printf("%s: tx buffer not ready\n", priv->name);
  241. return;
  242. }
  243. if (le32_to_cpu(priv->tx_ring[priv->tx_new].status) != 0x7FFFFFFF) {
  244. printf("TX error status2 = 0x%08X\n",
  245. le32_to_cpu(priv->tx_ring[priv->tx_new].status));
  246. }
  247. priv->tx_new = (priv->tx_new + 1) % NUM_TX_DESC;
  248. }
  249. static int dc21x4x_send_common(struct dc2114x_priv *priv, void *packet, int length)
  250. {
  251. int status = -1;
  252. int i;
  253. if (length <= 0) {
  254. printf("%s: bad packet size: %d\n", priv->name, length);
  255. goto done;
  256. }
  257. for (i = 0; priv->tx_ring[priv->tx_new].status & cpu_to_le32(T_OWN); i++) {
  258. if (i < TOUT_LOOP)
  259. continue;
  260. printf("%s: tx error buffer not ready\n", priv->name);
  261. goto done;
  262. }
  263. priv->tx_ring[priv->tx_new].buf = cpu_to_le32(phys_to_bus(priv->devno,
  264. (u32)packet));
  265. priv->tx_ring[priv->tx_new].des1 = cpu_to_le32(TD_TER | TD_LS | TD_FS | length);
  266. priv->tx_ring[priv->tx_new].status = cpu_to_le32(T_OWN);
  267. dc2114x_outl(priv, POLL_DEMAND, DE4X5_TPD);
  268. for (i = 0; priv->tx_ring[priv->tx_new].status & cpu_to_le32(T_OWN); i++) {
  269. if (i < TOUT_LOOP)
  270. continue;
  271. printf(".%s: tx buffer not ready\n", priv->name);
  272. goto done;
  273. }
  274. if (le32_to_cpu(priv->tx_ring[priv->tx_new].status) & TD_ES) {
  275. priv->tx_ring[priv->tx_new].status = 0x0;
  276. goto done;
  277. }
  278. status = length;
  279. done:
  280. priv->tx_new = (priv->tx_new + 1) % NUM_TX_DESC;
  281. return status;
  282. }
  283. static int dc21x4x_recv_check(struct dc2114x_priv *priv)
  284. {
  285. int length = 0;
  286. u32 status;
  287. status = le32_to_cpu(priv->rx_ring[priv->rx_new].status);
  288. if (status & R_OWN)
  289. return 0;
  290. if (status & RD_LS) {
  291. /* Valid frame status. */
  292. if (status & RD_ES) {
  293. /* There was an error. */
  294. printf("RX error status = 0x%08X\n", status);
  295. return -EINVAL;
  296. } else {
  297. /* A valid frame received. */
  298. length = (le32_to_cpu(priv->rx_ring[priv->rx_new].status)
  299. >> 16);
  300. return length;
  301. }
  302. }
  303. return -EAGAIN;
  304. }
  305. static int dc21x4x_init_common(struct dc2114x_priv *priv)
  306. {
  307. int i;
  308. reset_de4x5(priv);
  309. if (dc2114x_inl(priv, DE4X5_STS) & (STS_TS | STS_RS)) {
  310. printf("Error: Cannot reset ethernet controller.\n");
  311. return -1;
  312. }
  313. dc2114x_outl(priv, OMR_SDP | OMR_PS | OMR_PM, DE4X5_OMR);
  314. for (i = 0; i < NUM_RX_DESC; i++) {
  315. priv->rx_ring[i].status = cpu_to_le32(R_OWN);
  316. priv->rx_ring[i].des1 = cpu_to_le32(RX_BUFF_SZ);
  317. priv->rx_ring[i].buf = cpu_to_le32(phys_to_bus(priv->devno,
  318. (u32)net_rx_packets[i]));
  319. priv->rx_ring[i].next = 0;
  320. }
  321. for (i = 0; i < NUM_TX_DESC; i++) {
  322. priv->tx_ring[i].status = 0;
  323. priv->tx_ring[i].des1 = 0;
  324. priv->tx_ring[i].buf = 0;
  325. priv->tx_ring[i].next = 0;
  326. }
  327. priv->rx_ring_size = NUM_RX_DESC;
  328. priv->tx_ring_size = NUM_TX_DESC;
  329. /* Write the end of list marker to the descriptor lists. */
  330. priv->rx_ring[priv->rx_ring_size - 1].des1 |= cpu_to_le32(RD_RER);
  331. priv->tx_ring[priv->tx_ring_size - 1].des1 |= cpu_to_le32(TD_TER);
  332. /* Tell the adapter where the TX/RX rings are located. */
  333. dc2114x_outl(priv, phys_to_bus(priv->devno, (u32)&priv->rx_ring),
  334. DE4X5_RRBA);
  335. dc2114x_outl(priv, phys_to_bus(priv->devno, (u32)&priv->tx_ring),
  336. DE4X5_TRBA);
  337. start_de4x5(priv);
  338. priv->tx_new = 0;
  339. priv->rx_new = 0;
  340. send_setup_frame(priv);
  341. return 0;
  342. }
  343. static void dc21x4x_halt_common(struct dc2114x_priv *priv)
  344. {
  345. stop_de4x5(priv);
  346. dc2114x_outl(priv, 0, DE4X5_SICR);
  347. }
  348. static void read_hw_addr(struct dc2114x_priv *priv)
  349. {
  350. u_short tmp, *p = (u_short *)(&priv->enetaddr[0]);
  351. int i, j = 0;
  352. for (i = 0; i < (ETH_ALEN >> 1); i++) {
  353. tmp = read_srom(priv, DE4X5_APROM, (SROM_HWADD >> 1) + i);
  354. *p = le16_to_cpu(tmp);
  355. j += *p++;
  356. }
  357. if (!j || j == 0x2fffd) {
  358. memset(priv->enetaddr, 0, ETH_ALEN);
  359. debug("Warning: can't read HW address from SROM.\n");
  360. }
  361. }
  362. static struct pci_device_id supported[] = {
  363. { PCI_DEVICE(PCI_VENDOR_ID_DEC, PCI_DEVICE_ID_DEC_TULIP_FAST) },
  364. { PCI_DEVICE(PCI_VENDOR_ID_DEC, PCI_DEVICE_ID_DEC_21142) },
  365. { }
  366. };
  367. static int dc2114x_start(struct udevice *dev)
  368. {
  369. struct eth_pdata *plat = dev_get_plat(dev);
  370. struct dc2114x_priv *priv = dev_get_priv(dev);
  371. memcpy(priv->enetaddr, plat->enetaddr, sizeof(plat->enetaddr));
  372. /* Ensure we're not sleeping. */
  373. dm_pci_write_config8(dev, PCI_CFDA_PSM, WAKEUP);
  374. return dc21x4x_init_common(priv);
  375. }
  376. static void dc2114x_stop(struct udevice *dev)
  377. {
  378. struct dc2114x_priv *priv = dev_get_priv(dev);
  379. dc21x4x_halt_common(priv);
  380. dm_pci_write_config8(dev, PCI_CFDA_PSM, SLEEP);
  381. }
  382. static int dc2114x_send(struct udevice *dev, void *packet, int length)
  383. {
  384. struct dc2114x_priv *priv = dev_get_priv(dev);
  385. int ret;
  386. ret = dc21x4x_send_common(priv, packet, length);
  387. return ret ? 0 : -ETIMEDOUT;
  388. }
  389. static int dc2114x_recv(struct udevice *dev, int flags, uchar **packetp)
  390. {
  391. struct dc2114x_priv *priv = dev_get_priv(dev);
  392. int ret;
  393. ret = dc21x4x_recv_check(priv);
  394. if (ret < 0) {
  395. /* Update entry information. */
  396. priv->rx_new = (priv->rx_new + 1) % priv->rx_ring_size;
  397. ret = 0;
  398. }
  399. if (!ret)
  400. return 0;
  401. *packetp = net_rx_packets[priv->rx_new];
  402. return ret - 4;
  403. }
  404. static int dc2114x_free_pkt(struct udevice *dev, uchar *packet, int length)
  405. {
  406. struct dc2114x_priv *priv = dev_get_priv(dev);
  407. priv->rx_ring[priv->rx_new].status = cpu_to_le32(R_OWN);
  408. /* Update entry information. */
  409. priv->rx_new = (priv->rx_new + 1) % priv->rx_ring_size;
  410. return 0;
  411. }
  412. static int dc2114x_read_rom_hwaddr(struct udevice *dev)
  413. {
  414. struct dc2114x_priv *priv = dev_get_priv(dev);
  415. read_hw_addr(priv);
  416. return 0;
  417. }
  418. static int dc2114x_bind(struct udevice *dev)
  419. {
  420. static int card_number;
  421. char name[16];
  422. sprintf(name, "dc2114x#%u", card_number++);
  423. return device_set_name(dev, name);
  424. }
  425. static int dc2114x_probe(struct udevice *dev)
  426. {
  427. struct eth_pdata *plat = dev_get_plat(dev);
  428. struct dc2114x_priv *priv = dev_get_priv(dev);
  429. u16 command, status;
  430. u32 iobase;
  431. dm_pci_read_config32(dev, PCI_BASE_ADDRESS_1, &iobase);
  432. iobase &= ~0xf;
  433. debug("dc2114x: DEC 2114x PCI Device @0x%x\n", iobase);
  434. priv->devno = dev;
  435. priv->enetaddr = plat->enetaddr;
  436. priv->iobase = (void __iomem *)dm_pci_mem_to_phys(dev, iobase);
  437. command = PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER;
  438. dm_pci_write_config16(dev, PCI_COMMAND, command);
  439. dm_pci_read_config16(dev, PCI_COMMAND, &status);
  440. if ((status & command) != command) {
  441. printf("dc2114x: Couldn't enable IO access or Bus Mastering\n");
  442. return -EINVAL;
  443. }
  444. dm_pci_write_config8(dev, PCI_LATENCY_TIMER, 0x60);
  445. return 0;
  446. }
  447. static const struct eth_ops dc2114x_ops = {
  448. .start = dc2114x_start,
  449. .send = dc2114x_send,
  450. .recv = dc2114x_recv,
  451. .stop = dc2114x_stop,
  452. .free_pkt = dc2114x_free_pkt,
  453. .read_rom_hwaddr = dc2114x_read_rom_hwaddr,
  454. };
  455. U_BOOT_DRIVER(eth_dc2114x) = {
  456. .name = "eth_dc2114x",
  457. .id = UCLASS_ETH,
  458. .bind = dc2114x_bind,
  459. .probe = dc2114x_probe,
  460. .ops = &dc2114x_ops,
  461. .priv_auto = sizeof(struct dc2114x_priv),
  462. .plat_auto = sizeof(struct eth_pdata),
  463. };
  464. U_BOOT_PCI_DEVICE(eth_dc2114x, supported);