ftgmac100.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Faraday FTGMAC100 Ethernet
  4. *
  5. * (C) Copyright 2009 Faraday Technology
  6. * Po-Yu Chuang <ratbert@faraday-tech.com>
  7. *
  8. * (C) Copyright 2010 Andes Technology
  9. * Macpaul Lin <macpaul@andestech.com>
  10. *
  11. * Copyright (C) 2018, IBM Corporation.
  12. */
  13. #include <common.h>
  14. #include <clk.h>
  15. #include <cpu_func.h>
  16. #include <dm.h>
  17. #include <log.h>
  18. #include <malloc.h>
  19. #include <miiphy.h>
  20. #include <net.h>
  21. #include <wait_bit.h>
  22. #include <asm/cache.h>
  23. #include <dm/device_compat.h>
  24. #include <linux/bitops.h>
  25. #include <linux/io.h>
  26. #include <linux/iopoll.h>
  27. #include "ftgmac100.h"
  28. /* Min frame ethernet frame size without FCS */
  29. #define ETH_ZLEN 60
  30. /* Receive Buffer Size Register - HW default is 0x640 */
  31. #define FTGMAC100_RBSR_DEFAULT 0x640
  32. /* PKTBUFSTX/PKTBUFSRX must both be power of 2 */
  33. #define PKTBUFSTX 4 /* must be power of 2 */
  34. /* Timeout for transmit */
  35. #define FTGMAC100_TX_TIMEOUT_MS 1000
  36. /* Timeout for a mdio read/write operation */
  37. #define FTGMAC100_MDIO_TIMEOUT_USEC 10000
  38. /*
  39. * MDC clock cycle threshold
  40. *
  41. * 20us * 100 = 2ms > (1 / 2.5Mhz) * 0x34
  42. */
  43. #define MDC_CYCTHR 0x34
  44. /*
  45. * ftgmac100 model variants
  46. */
  47. enum ftgmac100_model {
  48. FTGMAC100_MODEL_FARADAY,
  49. FTGMAC100_MODEL_ASPEED,
  50. };
  51. /**
  52. * struct ftgmac100_data - private data for the FTGMAC100 driver
  53. *
  54. * @iobase: The base address of the hardware registers
  55. * @txdes: The array of transmit descriptors
  56. * @rxdes: The array of receive descriptors
  57. * @tx_index: Transmit descriptor index in @txdes
  58. * @rx_index: Receive descriptor index in @rxdes
  59. * @phy_addr: The PHY interface address to use
  60. * @phydev: The PHY device backing the MAC
  61. * @bus: The mdio bus
  62. * @phy_mode: The mode of the PHY interface (rgmii, rmii, ...)
  63. * @max_speed: Maximum speed of Ethernet connection supported by MAC
  64. * @clks: The bulk of clocks assigned to the device in the DT
  65. * @rxdes0_edorr_mask: The bit number identifying the end of the RX ring buffer
  66. * @txdes0_edotr_mask: The bit number identifying the end of the TX ring buffer
  67. */
  68. struct ftgmac100_data {
  69. struct ftgmac100 *iobase;
  70. struct ftgmac100_txdes txdes[PKTBUFSTX] __aligned(ARCH_DMA_MINALIGN);
  71. struct ftgmac100_rxdes rxdes[PKTBUFSRX] __aligned(ARCH_DMA_MINALIGN);
  72. int tx_index;
  73. int rx_index;
  74. u32 phy_addr;
  75. struct phy_device *phydev;
  76. struct mii_dev *bus;
  77. u32 phy_mode;
  78. u32 max_speed;
  79. struct clk_bulk clks;
  80. /* End of RX/TX ring buffer bits. Depend on model */
  81. u32 rxdes0_edorr_mask;
  82. u32 txdes0_edotr_mask;
  83. };
  84. /*
  85. * struct mii_bus functions
  86. */
  87. static int ftgmac100_mdio_read(struct mii_dev *bus, int phy_addr, int dev_addr,
  88. int reg_addr)
  89. {
  90. struct ftgmac100_data *priv = bus->priv;
  91. struct ftgmac100 *ftgmac100 = priv->iobase;
  92. int phycr;
  93. int data;
  94. int ret;
  95. phycr = FTGMAC100_PHYCR_MDC_CYCTHR(MDC_CYCTHR) |
  96. FTGMAC100_PHYCR_PHYAD(phy_addr) |
  97. FTGMAC100_PHYCR_REGAD(reg_addr) |
  98. FTGMAC100_PHYCR_MIIRD;
  99. writel(phycr, &ftgmac100->phycr);
  100. ret = readl_poll_timeout(&ftgmac100->phycr, phycr,
  101. !(phycr & FTGMAC100_PHYCR_MIIRD),
  102. FTGMAC100_MDIO_TIMEOUT_USEC);
  103. if (ret) {
  104. pr_err("%s: mdio read failed (phy:%d reg:%x)\n",
  105. bus->name, phy_addr, reg_addr);
  106. return ret;
  107. }
  108. data = readl(&ftgmac100->phydata);
  109. return FTGMAC100_PHYDATA_MIIRDATA(data);
  110. }
  111. static int ftgmac100_mdio_write(struct mii_dev *bus, int phy_addr, int dev_addr,
  112. int reg_addr, u16 value)
  113. {
  114. struct ftgmac100_data *priv = bus->priv;
  115. struct ftgmac100 *ftgmac100 = priv->iobase;
  116. int phycr;
  117. int data;
  118. int ret;
  119. phycr = FTGMAC100_PHYCR_MDC_CYCTHR(MDC_CYCTHR) |
  120. FTGMAC100_PHYCR_PHYAD(phy_addr) |
  121. FTGMAC100_PHYCR_REGAD(reg_addr) |
  122. FTGMAC100_PHYCR_MIIWR;
  123. data = FTGMAC100_PHYDATA_MIIWDATA(value);
  124. writel(data, &ftgmac100->phydata);
  125. writel(phycr, &ftgmac100->phycr);
  126. ret = readl_poll_timeout(&ftgmac100->phycr, phycr,
  127. !(phycr & FTGMAC100_PHYCR_MIIWR),
  128. FTGMAC100_MDIO_TIMEOUT_USEC);
  129. if (ret) {
  130. pr_err("%s: mdio write failed (phy:%d reg:%x)\n",
  131. bus->name, phy_addr, reg_addr);
  132. }
  133. return ret;
  134. }
  135. static int ftgmac100_mdio_init(struct udevice *dev)
  136. {
  137. struct ftgmac100_data *priv = dev_get_priv(dev);
  138. struct mii_dev *bus;
  139. int ret;
  140. bus = mdio_alloc();
  141. if (!bus)
  142. return -ENOMEM;
  143. bus->read = ftgmac100_mdio_read;
  144. bus->write = ftgmac100_mdio_write;
  145. bus->priv = priv;
  146. ret = mdio_register_seq(bus, dev_seq(dev));
  147. if (ret) {
  148. free(bus);
  149. return ret;
  150. }
  151. priv->bus = bus;
  152. return 0;
  153. }
  154. static int ftgmac100_phy_adjust_link(struct ftgmac100_data *priv)
  155. {
  156. struct ftgmac100 *ftgmac100 = priv->iobase;
  157. struct phy_device *phydev = priv->phydev;
  158. u32 maccr;
  159. if (!phydev->link && priv->phy_mode != PHY_INTERFACE_MODE_NCSI) {
  160. dev_err(phydev->dev, "No link\n");
  161. return -EREMOTEIO;
  162. }
  163. /* read MAC control register and clear related bits */
  164. maccr = readl(&ftgmac100->maccr) &
  165. ~(FTGMAC100_MACCR_GIGA_MODE |
  166. FTGMAC100_MACCR_FAST_MODE |
  167. FTGMAC100_MACCR_FULLDUP);
  168. if (phy_interface_is_rgmii(phydev) && phydev->speed == 1000)
  169. maccr |= FTGMAC100_MACCR_GIGA_MODE;
  170. if (phydev->speed == 100)
  171. maccr |= FTGMAC100_MACCR_FAST_MODE;
  172. if (phydev->duplex)
  173. maccr |= FTGMAC100_MACCR_FULLDUP;
  174. /* update MII config into maccr */
  175. writel(maccr, &ftgmac100->maccr);
  176. return 0;
  177. }
  178. static int ftgmac100_phy_init(struct udevice *dev)
  179. {
  180. struct ftgmac100_data *priv = dev_get_priv(dev);
  181. struct phy_device *phydev;
  182. int ret;
  183. if (IS_ENABLED(CONFIG_DM_MDIO))
  184. phydev = dm_eth_phy_connect(dev);
  185. else
  186. phydev = phy_connect(priv->bus, priv->phy_addr, dev, priv->phy_mode);
  187. if (!phydev)
  188. return -ENODEV;
  189. if (priv->phy_mode != PHY_INTERFACE_MODE_NCSI)
  190. phydev->supported &= PHY_GBIT_FEATURES;
  191. if (priv->max_speed) {
  192. ret = phy_set_supported(phydev, priv->max_speed);
  193. if (ret)
  194. return ret;
  195. }
  196. phydev->advertising = phydev->supported;
  197. priv->phydev = phydev;
  198. phy_config(phydev);
  199. return 0;
  200. }
  201. /*
  202. * Reset MAC
  203. */
  204. static void ftgmac100_reset(struct ftgmac100_data *priv)
  205. {
  206. struct ftgmac100 *ftgmac100 = priv->iobase;
  207. debug("%s()\n", __func__);
  208. setbits_le32(&ftgmac100->maccr, FTGMAC100_MACCR_SW_RST);
  209. while (readl(&ftgmac100->maccr) & FTGMAC100_MACCR_SW_RST)
  210. ;
  211. }
  212. /*
  213. * Set MAC address
  214. */
  215. static int ftgmac100_set_mac(struct ftgmac100_data *priv,
  216. const unsigned char *mac)
  217. {
  218. struct ftgmac100 *ftgmac100 = priv->iobase;
  219. unsigned int maddr = mac[0] << 8 | mac[1];
  220. unsigned int laddr = mac[2] << 24 | mac[3] << 16 | mac[4] << 8 | mac[5];
  221. debug("%s(%x %x)\n", __func__, maddr, laddr);
  222. writel(maddr, &ftgmac100->mac_madr);
  223. writel(laddr, &ftgmac100->mac_ladr);
  224. return 0;
  225. }
  226. /*
  227. * Get MAC address
  228. */
  229. static int ftgmac100_get_mac(struct ftgmac100_data *priv,
  230. unsigned char *mac)
  231. {
  232. struct ftgmac100 *ftgmac100 = priv->iobase;
  233. unsigned int maddr = readl(&ftgmac100->mac_madr);
  234. unsigned int laddr = readl(&ftgmac100->mac_ladr);
  235. debug("%s(%x %x)\n", __func__, maddr, laddr);
  236. mac[0] = (maddr >> 8) & 0xff;
  237. mac[1] = maddr & 0xff;
  238. mac[2] = (laddr >> 24) & 0xff;
  239. mac[3] = (laddr >> 16) & 0xff;
  240. mac[4] = (laddr >> 8) & 0xff;
  241. mac[5] = laddr & 0xff;
  242. return 0;
  243. }
  244. /*
  245. * disable transmitter, receiver
  246. */
  247. static void ftgmac100_stop(struct udevice *dev)
  248. {
  249. struct ftgmac100_data *priv = dev_get_priv(dev);
  250. struct ftgmac100 *ftgmac100 = priv->iobase;
  251. debug("%s()\n", __func__);
  252. writel(0, &ftgmac100->maccr);
  253. if (priv->phy_mode != PHY_INTERFACE_MODE_NCSI)
  254. phy_shutdown(priv->phydev);
  255. }
  256. static int ftgmac100_start(struct udevice *dev)
  257. {
  258. struct eth_pdata *plat = dev_get_plat(dev);
  259. struct ftgmac100_data *priv = dev_get_priv(dev);
  260. struct ftgmac100 *ftgmac100 = priv->iobase;
  261. struct phy_device *phydev = priv->phydev;
  262. unsigned int maccr;
  263. ulong start, end;
  264. int ret;
  265. int i;
  266. debug("%s()\n", __func__);
  267. ftgmac100_reset(priv);
  268. /* set the ethernet address */
  269. ftgmac100_set_mac(priv, plat->enetaddr);
  270. /* disable all interrupts */
  271. writel(0, &ftgmac100->ier);
  272. /* initialize descriptors */
  273. priv->tx_index = 0;
  274. priv->rx_index = 0;
  275. for (i = 0; i < PKTBUFSTX; i++) {
  276. priv->txdes[i].txdes3 = 0;
  277. priv->txdes[i].txdes0 = 0;
  278. }
  279. priv->txdes[PKTBUFSTX - 1].txdes0 = priv->txdes0_edotr_mask;
  280. start = ((ulong)&priv->txdes[0]) & ~(ARCH_DMA_MINALIGN - 1);
  281. end = start + roundup(sizeof(priv->txdes), ARCH_DMA_MINALIGN);
  282. flush_dcache_range(start, end);
  283. for (i = 0; i < PKTBUFSRX; i++) {
  284. priv->rxdes[i].rxdes3 = (unsigned int)net_rx_packets[i];
  285. priv->rxdes[i].rxdes0 = 0;
  286. }
  287. priv->rxdes[PKTBUFSRX - 1].rxdes0 = priv->rxdes0_edorr_mask;
  288. start = ((ulong)&priv->rxdes[0]) & ~(ARCH_DMA_MINALIGN - 1);
  289. end = start + roundup(sizeof(priv->rxdes), ARCH_DMA_MINALIGN);
  290. flush_dcache_range(start, end);
  291. /* transmit ring */
  292. writel((u32)priv->txdes, &ftgmac100->txr_badr);
  293. /* receive ring */
  294. writel((u32)priv->rxdes, &ftgmac100->rxr_badr);
  295. /* poll receive descriptor automatically */
  296. writel(FTGMAC100_APTC_RXPOLL_CNT(1), &ftgmac100->aptc);
  297. /* config receive buffer size register */
  298. writel(FTGMAC100_RBSR_SIZE(FTGMAC100_RBSR_DEFAULT), &ftgmac100->rbsr);
  299. /* enable transmitter, receiver */
  300. maccr = FTGMAC100_MACCR_TXMAC_EN |
  301. FTGMAC100_MACCR_RXMAC_EN |
  302. FTGMAC100_MACCR_TXDMA_EN |
  303. FTGMAC100_MACCR_RXDMA_EN |
  304. FTGMAC100_MACCR_CRC_APD |
  305. FTGMAC100_MACCR_FULLDUP |
  306. FTGMAC100_MACCR_RX_RUNT |
  307. FTGMAC100_MACCR_RX_BROADPKT;
  308. writel(maccr, &ftgmac100->maccr);
  309. ret = phy_startup(phydev);
  310. if (ret) {
  311. dev_err(phydev->dev, "Could not start PHY\n");
  312. return ret;
  313. }
  314. ret = ftgmac100_phy_adjust_link(priv);
  315. if (ret) {
  316. dev_err(phydev->dev, "Could not adjust link\n");
  317. return ret;
  318. }
  319. printf("%s: link up, %d Mbps %s-duplex mac:%pM\n", phydev->dev->name,
  320. phydev->speed, phydev->duplex ? "full" : "half", plat->enetaddr);
  321. return 0;
  322. }
  323. static int ftgmac100_free_pkt(struct udevice *dev, uchar *packet, int length)
  324. {
  325. struct ftgmac100_data *priv = dev_get_priv(dev);
  326. struct ftgmac100_rxdes *curr_des = &priv->rxdes[priv->rx_index];
  327. ulong des_start = ((ulong)curr_des) & ~(ARCH_DMA_MINALIGN - 1);
  328. ulong des_end = des_start +
  329. roundup(sizeof(*curr_des), ARCH_DMA_MINALIGN);
  330. /* Release buffer to DMA and flush descriptor */
  331. curr_des->rxdes0 &= ~FTGMAC100_RXDES0_RXPKT_RDY;
  332. flush_dcache_range(des_start, des_end);
  333. /* Move to next descriptor */
  334. priv->rx_index = (priv->rx_index + 1) % PKTBUFSRX;
  335. return 0;
  336. }
  337. /*
  338. * Get a data block via Ethernet
  339. */
  340. static int ftgmac100_recv(struct udevice *dev, int flags, uchar **packetp)
  341. {
  342. struct ftgmac100_data *priv = dev_get_priv(dev);
  343. struct ftgmac100_rxdes *curr_des = &priv->rxdes[priv->rx_index];
  344. unsigned short rxlen;
  345. ulong des_start = ((ulong)curr_des) & ~(ARCH_DMA_MINALIGN - 1);
  346. ulong des_end = des_start +
  347. roundup(sizeof(*curr_des), ARCH_DMA_MINALIGN);
  348. ulong data_start = curr_des->rxdes3;
  349. ulong data_end;
  350. invalidate_dcache_range(des_start, des_end);
  351. if (!(curr_des->rxdes0 & FTGMAC100_RXDES0_RXPKT_RDY))
  352. return -EAGAIN;
  353. if (curr_des->rxdes0 & (FTGMAC100_RXDES0_RX_ERR |
  354. FTGMAC100_RXDES0_CRC_ERR |
  355. FTGMAC100_RXDES0_FTL |
  356. FTGMAC100_RXDES0_RUNT |
  357. FTGMAC100_RXDES0_RX_ODD_NB)) {
  358. return -EAGAIN;
  359. }
  360. rxlen = FTGMAC100_RXDES0_VDBC(curr_des->rxdes0);
  361. debug("%s(): RX buffer %d, %x received\n",
  362. __func__, priv->rx_index, rxlen);
  363. /* Invalidate received data */
  364. data_end = data_start + roundup(rxlen, ARCH_DMA_MINALIGN);
  365. invalidate_dcache_range(data_start, data_end);
  366. *packetp = (uchar *)data_start;
  367. return rxlen;
  368. }
  369. static u32 ftgmac100_read_txdesc(const void *desc)
  370. {
  371. const struct ftgmac100_txdes *txdes = desc;
  372. ulong des_start = ((ulong)txdes) & ~(ARCH_DMA_MINALIGN - 1);
  373. ulong des_end = des_start + roundup(sizeof(*txdes), ARCH_DMA_MINALIGN);
  374. invalidate_dcache_range(des_start, des_end);
  375. return txdes->txdes0;
  376. }
  377. BUILD_WAIT_FOR_BIT(ftgmac100_txdone, u32, ftgmac100_read_txdesc)
  378. /*
  379. * Send a data block via Ethernet
  380. */
  381. static int ftgmac100_send(struct udevice *dev, void *packet, int length)
  382. {
  383. struct ftgmac100_data *priv = dev_get_priv(dev);
  384. struct ftgmac100 *ftgmac100 = priv->iobase;
  385. struct ftgmac100_txdes *curr_des = &priv->txdes[priv->tx_index];
  386. ulong des_start = ((ulong)curr_des) & ~(ARCH_DMA_MINALIGN - 1);
  387. ulong des_end = des_start +
  388. roundup(sizeof(*curr_des), ARCH_DMA_MINALIGN);
  389. ulong data_start;
  390. ulong data_end;
  391. int rc;
  392. invalidate_dcache_range(des_start, des_end);
  393. if (curr_des->txdes0 & FTGMAC100_TXDES0_TXDMA_OWN) {
  394. dev_err(dev, "no TX descriptor available\n");
  395. return -EPERM;
  396. }
  397. debug("%s(%x, %x)\n", __func__, (int)packet, length);
  398. length = (length < ETH_ZLEN) ? ETH_ZLEN : length;
  399. curr_des->txdes3 = (unsigned int)packet;
  400. /* Flush data to be sent */
  401. data_start = curr_des->txdes3;
  402. data_end = data_start + roundup(length, ARCH_DMA_MINALIGN);
  403. flush_dcache_range(data_start, data_end);
  404. /* Only one segment on TXBUF */
  405. curr_des->txdes0 &= priv->txdes0_edotr_mask;
  406. curr_des->txdes0 |= FTGMAC100_TXDES0_FTS |
  407. FTGMAC100_TXDES0_LTS |
  408. FTGMAC100_TXDES0_TXBUF_SIZE(length) |
  409. FTGMAC100_TXDES0_TXDMA_OWN ;
  410. /* Flush modified buffer descriptor */
  411. flush_dcache_range(des_start, des_end);
  412. /* Start transmit */
  413. writel(1, &ftgmac100->txpd);
  414. rc = wait_for_bit_ftgmac100_txdone(curr_des,
  415. FTGMAC100_TXDES0_TXDMA_OWN, false,
  416. FTGMAC100_TX_TIMEOUT_MS, true);
  417. if (rc)
  418. return rc;
  419. debug("%s(): packet sent\n", __func__);
  420. /* Move to next descriptor */
  421. priv->tx_index = (priv->tx_index + 1) % PKTBUFSTX;
  422. return 0;
  423. }
  424. static int ftgmac100_write_hwaddr(struct udevice *dev)
  425. {
  426. struct eth_pdata *pdata = dev_get_plat(dev);
  427. struct ftgmac100_data *priv = dev_get_priv(dev);
  428. return ftgmac100_set_mac(priv, pdata->enetaddr);
  429. }
  430. static int ftgmac_read_hwaddr(struct udevice *dev)
  431. {
  432. struct eth_pdata *pdata = dev_get_plat(dev);
  433. struct ftgmac100_data *priv = dev_get_priv(dev);
  434. return ftgmac100_get_mac(priv, pdata->enetaddr);
  435. }
  436. static int ftgmac100_of_to_plat(struct udevice *dev)
  437. {
  438. struct eth_pdata *pdata = dev_get_plat(dev);
  439. struct ftgmac100_data *priv = dev_get_priv(dev);
  440. pdata->iobase = dev_read_addr(dev);
  441. pdata->phy_interface = dev_read_phy_mode(dev);
  442. if (pdata->phy_interface == PHY_INTERFACE_MODE_NA)
  443. return -EINVAL;
  444. pdata->max_speed = dev_read_u32_default(dev, "max-speed", 0);
  445. if (dev_get_driver_data(dev) == FTGMAC100_MODEL_ASPEED) {
  446. priv->rxdes0_edorr_mask = BIT(30);
  447. priv->txdes0_edotr_mask = BIT(30);
  448. } else {
  449. priv->rxdes0_edorr_mask = BIT(15);
  450. priv->txdes0_edotr_mask = BIT(15);
  451. }
  452. return clk_get_bulk(dev, &priv->clks);
  453. }
  454. static int ftgmac100_probe(struct udevice *dev)
  455. {
  456. struct eth_pdata *pdata = dev_get_plat(dev);
  457. struct ftgmac100_data *priv = dev_get_priv(dev);
  458. int ret;
  459. priv->iobase = (struct ftgmac100 *)pdata->iobase;
  460. priv->phy_mode = pdata->phy_interface;
  461. priv->max_speed = pdata->max_speed;
  462. priv->phy_addr = 0;
  463. if (dev_read_bool(dev, "use-ncsi"))
  464. priv->phy_mode = PHY_INTERFACE_MODE_NCSI;
  465. #ifdef CONFIG_PHY_ADDR
  466. priv->phy_addr = CONFIG_PHY_ADDR;
  467. #endif
  468. ret = clk_enable_bulk(&priv->clks);
  469. if (ret)
  470. goto out;
  471. /*
  472. * If DM MDIO is enabled, the MDIO bus will be initialized later in
  473. * dm_eth_phy_connect
  474. */
  475. if (priv->phy_mode != PHY_INTERFACE_MODE_NCSI &&
  476. !IS_ENABLED(CONFIG_DM_MDIO)) {
  477. ret = ftgmac100_mdio_init(dev);
  478. if (ret) {
  479. dev_err(dev, "Failed to initialize mdiobus: %d\n", ret);
  480. goto out;
  481. }
  482. }
  483. ret = ftgmac100_phy_init(dev);
  484. if (ret) {
  485. dev_err(dev, "Failed to initialize PHY: %d\n", ret);
  486. goto out;
  487. }
  488. ftgmac_read_hwaddr(dev);
  489. out:
  490. if (ret)
  491. clk_release_bulk(&priv->clks);
  492. return ret;
  493. }
  494. static int ftgmac100_remove(struct udevice *dev)
  495. {
  496. struct ftgmac100_data *priv = dev_get_priv(dev);
  497. free(priv->phydev);
  498. mdio_unregister(priv->bus);
  499. mdio_free(priv->bus);
  500. clk_release_bulk(&priv->clks);
  501. return 0;
  502. }
  503. static const struct eth_ops ftgmac100_ops = {
  504. .start = ftgmac100_start,
  505. .send = ftgmac100_send,
  506. .recv = ftgmac100_recv,
  507. .stop = ftgmac100_stop,
  508. .free_pkt = ftgmac100_free_pkt,
  509. .write_hwaddr = ftgmac100_write_hwaddr,
  510. };
  511. static const struct udevice_id ftgmac100_ids[] = {
  512. { .compatible = "faraday,ftgmac100", .data = FTGMAC100_MODEL_FARADAY },
  513. { .compatible = "aspeed,ast2500-mac", .data = FTGMAC100_MODEL_ASPEED },
  514. { .compatible = "aspeed,ast2600-mac", .data = FTGMAC100_MODEL_ASPEED },
  515. { }
  516. };
  517. U_BOOT_DRIVER(ftgmac100) = {
  518. .name = "ftgmac100",
  519. .id = UCLASS_ETH,
  520. .of_match = ftgmac100_ids,
  521. .of_to_plat = ftgmac100_of_to_plat,
  522. .probe = ftgmac100_probe,
  523. .remove = ftgmac100_remove,
  524. .ops = &ftgmac100_ops,
  525. .priv_auto = sizeof(struct ftgmac100_data),
  526. .plat_auto = sizeof(struct eth_pdata),
  527. .flags = DM_FLAG_ALLOC_PRIV_DMA,
  528. };