fsl_espi.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * eSPI controller driver.
  4. *
  5. * Copyright 2010-2011 Freescale Semiconductor, Inc.
  6. * Copyright 2020 NXP
  7. * Author: Mingkai Hu (Mingkai.hu@freescale.com)
  8. * Chuanhua Han (chuanhua.han@nxp.com)
  9. */
  10. #include <common.h>
  11. #include <log.h>
  12. #include <linux/bitops.h>
  13. #include <linux/delay.h>
  14. #include <malloc.h>
  15. #include <spi.h>
  16. #include <asm/global_data.h>
  17. #include <asm/immap_85xx.h>
  18. #include <dm.h>
  19. #include <errno.h>
  20. #include <fdtdec.h>
  21. #include <dm/platform_data/fsl_espi.h>
  22. struct fsl_spi_slave {
  23. struct spi_slave slave;
  24. ccsr_espi_t *espi;
  25. u32 speed_hz;
  26. unsigned int cs;
  27. unsigned int div16;
  28. unsigned int pm;
  29. int tx_timeout;
  30. unsigned int mode;
  31. size_t cmd_len;
  32. u8 cmd_buf[16];
  33. size_t data_len;
  34. unsigned int max_transfer_length;
  35. };
  36. #define to_fsl_spi_slave(s) container_of(s, struct fsl_spi_slave, slave)
  37. #define US_PER_SECOND 1000000UL
  38. /* default SCK frequency, unit: HZ */
  39. #define FSL_ESPI_DEFAULT_SCK_FREQ 10000000
  40. #define ESPI_MAX_CS_NUM 4
  41. #define ESPI_FIFO_WIDTH_BIT 32
  42. #define ESPI_EV_RNE BIT(9)
  43. #define ESPI_EV_TNF BIT(8)
  44. #define ESPI_EV_DON BIT(14)
  45. #define ESPI_EV_TXE BIT(15)
  46. #define ESPI_EV_RFCNT_SHIFT 24
  47. #define ESPI_EV_RFCNT_MASK (0x3f << ESPI_EV_RFCNT_SHIFT)
  48. #define ESPI_MODE_EN BIT(31) /* Enable interface */
  49. #define ESPI_MODE_TXTHR(x) ((x) << 8) /* Tx FIFO threshold */
  50. #define ESPI_MODE_RXTHR(x) ((x) << 0) /* Rx FIFO threshold */
  51. #define ESPI_COM_CS(x) ((x) << 30)
  52. #define ESPI_COM_TRANLEN(x) ((x) << 0)
  53. #define ESPI_CSMODE_CI_INACTIVEHIGH BIT(31)
  54. #define ESPI_CSMODE_CP_BEGIN_EDGCLK BIT(30)
  55. #define ESPI_CSMODE_REV_MSB_FIRST BIT(29)
  56. #define ESPI_CSMODE_DIV16 BIT(28)
  57. #define ESPI_CSMODE_PM(x) ((x) << 24)
  58. #define ESPI_CSMODE_POL_ASSERTED_LOW BIT(20)
  59. #define ESPI_CSMODE_LEN(x) ((x) << 16)
  60. #define ESPI_CSMODE_CSBEF(x) ((x) << 12)
  61. #define ESPI_CSMODE_CSAFT(x) ((x) << 8)
  62. #define ESPI_CSMODE_CSCG(x) ((x) << 3)
  63. #define ESPI_CSMODE_INIT_VAL (ESPI_CSMODE_POL_ASSERTED_LOW | \
  64. ESPI_CSMODE_CSBEF(0) | ESPI_CSMODE_CSAFT(0) | \
  65. ESPI_CSMODE_CSCG(1))
  66. #define ESPI_MAX_DATA_TRANSFER_LEN 0xFFF0
  67. void fsl_spi_cs_activate(struct spi_slave *slave, uint cs)
  68. {
  69. struct fsl_spi_slave *fsl = to_fsl_spi_slave(slave);
  70. ccsr_espi_t *espi = fsl->espi;
  71. unsigned int com = 0;
  72. size_t data_len = fsl->data_len;
  73. com &= ~(ESPI_COM_CS(0x3) | ESPI_COM_TRANLEN(0xFFFF));
  74. com |= ESPI_COM_CS(cs);
  75. com |= ESPI_COM_TRANLEN(data_len - 1);
  76. out_be32(&espi->com, com);
  77. }
  78. void fsl_spi_cs_deactivate(struct spi_slave *slave)
  79. {
  80. struct fsl_spi_slave *fsl = to_fsl_spi_slave(slave);
  81. ccsr_espi_t *espi = fsl->espi;
  82. /* clear the RXCNT and TXCNT */
  83. out_be32(&espi->mode, in_be32(&espi->mode) & (~ESPI_MODE_EN));
  84. out_be32(&espi->mode, in_be32(&espi->mode) | ESPI_MODE_EN);
  85. }
  86. static void fsl_espi_tx(struct fsl_spi_slave *fsl, const void *dout)
  87. {
  88. ccsr_espi_t *espi = fsl->espi;
  89. unsigned int tmpdout, event;
  90. int tmp_tx_timeout;
  91. if (dout)
  92. tmpdout = *(u32 *)dout;
  93. else
  94. tmpdout = 0;
  95. out_be32(&espi->tx, tmpdout);
  96. out_be32(&espi->event, ESPI_EV_TNF);
  97. debug("***spi_xfer:...%08x written\n", tmpdout);
  98. tmp_tx_timeout = fsl->tx_timeout;
  99. /* Wait for eSPI transmit to go out */
  100. while (tmp_tx_timeout--) {
  101. event = in_be32(&espi->event);
  102. if (event & ESPI_EV_DON || event & ESPI_EV_TXE) {
  103. out_be32(&espi->event, ESPI_EV_TXE);
  104. break;
  105. }
  106. udelay(1);
  107. }
  108. if (tmp_tx_timeout < 0)
  109. debug("***spi_xfer:...Tx timeout! event = %08x\n", event);
  110. }
  111. static int fsl_espi_rx(struct fsl_spi_slave *fsl, void *din,
  112. unsigned int bytes)
  113. {
  114. ccsr_espi_t *espi = fsl->espi;
  115. unsigned int tmpdin, rx_times;
  116. unsigned char *buf, *p_cursor;
  117. if (bytes <= 0)
  118. return 0;
  119. rx_times = DIV_ROUND_UP(bytes, 4);
  120. buf = (unsigned char *)malloc(4 * rx_times);
  121. if (!buf) {
  122. debug("SF: Failed to malloc memory.\n");
  123. return -1;
  124. }
  125. p_cursor = buf;
  126. while (rx_times--) {
  127. tmpdin = in_be32(&espi->rx);
  128. debug("***spi_xfer:...%08x readed\n", tmpdin);
  129. *(u32 *)p_cursor = tmpdin;
  130. p_cursor += 4;
  131. }
  132. if (din)
  133. memcpy(din, buf, bytes);
  134. free(buf);
  135. out_be32(&espi->event, ESPI_EV_RNE);
  136. return bytes;
  137. }
  138. void espi_release_bus(struct fsl_spi_slave *fsl)
  139. {
  140. /* Disable the SPI hardware */
  141. out_be32(&fsl->espi->mode,
  142. in_be32(&fsl->espi->mode) & (~ESPI_MODE_EN));
  143. }
  144. int espi_xfer(struct fsl_spi_slave *fsl, uint cs, unsigned int bitlen,
  145. const void *data_out, void *data_in, unsigned long flags)
  146. {
  147. struct spi_slave *slave = &fsl->slave;
  148. ccsr_espi_t *espi = fsl->espi;
  149. unsigned int event, rx_bytes;
  150. const void *dout = NULL;
  151. void *din = NULL;
  152. int len = 0;
  153. int num_blks, num_chunks, max_tran_len, tran_len;
  154. int num_bytes;
  155. unsigned char *buffer = NULL;
  156. size_t buf_len;
  157. u8 *cmd_buf = fsl->cmd_buf;
  158. size_t cmd_len = fsl->cmd_len;
  159. size_t data_len = bitlen / 8;
  160. size_t rx_offset = 0;
  161. int rf_cnt;
  162. max_tran_len = fsl->max_transfer_length;
  163. switch (flags) {
  164. case SPI_XFER_BEGIN:
  165. cmd_len = data_len;
  166. fsl->cmd_len = cmd_len;
  167. memcpy(cmd_buf, data_out, cmd_len);
  168. return 0;
  169. case 0:
  170. case SPI_XFER_END:
  171. if (bitlen == 0) {
  172. fsl_spi_cs_deactivate(slave);
  173. return 0;
  174. }
  175. buf_len = 2 * cmd_len + min(data_len, (size_t)max_tran_len);
  176. len = cmd_len + data_len;
  177. rx_offset = cmd_len;
  178. buffer = (unsigned char *)malloc(buf_len);
  179. if (!buffer) {
  180. debug("SF: Failed to malloc memory.\n");
  181. return 1;
  182. }
  183. memcpy(buffer, cmd_buf, cmd_len);
  184. if (data_in == NULL)
  185. memcpy(buffer + cmd_len, data_out, data_len);
  186. break;
  187. case SPI_XFER_BEGIN | SPI_XFER_END:
  188. len = data_len;
  189. buffer = (unsigned char *)malloc(len * 2);
  190. if (!buffer) {
  191. debug("SF: Failed to malloc memory.\n");
  192. return 1;
  193. }
  194. memcpy(buffer, data_out, len);
  195. rx_offset = len;
  196. cmd_len = 0;
  197. break;
  198. }
  199. debug("spi_xfer: data_out %08X(%p) data_in %08X(%p) len %u\n",
  200. *(uint *)data_out, data_out, *(uint *)data_in, data_in, len);
  201. num_chunks = DIV_ROUND_UP(data_len, max_tran_len);
  202. while (num_chunks--) {
  203. if (data_in)
  204. din = buffer + rx_offset;
  205. dout = buffer;
  206. tran_len = min(data_len, (size_t)max_tran_len);
  207. num_blks = DIV_ROUND_UP(tran_len + cmd_len, 4);
  208. num_bytes = (tran_len + cmd_len) % 4;
  209. fsl->data_len = tran_len + cmd_len;
  210. fsl_spi_cs_activate(slave, cs);
  211. /* Clear all eSPI events */
  212. out_be32(&espi->event , 0xffffffff);
  213. /* handle data in 32-bit chunks */
  214. while (num_blks) {
  215. event = in_be32(&espi->event);
  216. if (event & ESPI_EV_TNF) {
  217. fsl_espi_tx(fsl, dout);
  218. /* Set up the next iteration */
  219. if (len > 4) {
  220. len -= 4;
  221. dout += 4;
  222. }
  223. }
  224. event = in_be32(&espi->event);
  225. if (event & ESPI_EV_RNE) {
  226. rf_cnt = ((event & ESPI_EV_RFCNT_MASK)
  227. >> ESPI_EV_RFCNT_SHIFT);
  228. if (rf_cnt >= 4)
  229. rx_bytes = 4;
  230. else if (num_blks == 1 && rf_cnt == num_bytes)
  231. rx_bytes = num_bytes;
  232. else
  233. continue;
  234. if (fsl_espi_rx(fsl, din, rx_bytes)
  235. == rx_bytes) {
  236. num_blks--;
  237. if (din)
  238. din = (unsigned char *)din
  239. + rx_bytes;
  240. }
  241. }
  242. }
  243. if (data_in) {
  244. memcpy(data_in, buffer + 2 * cmd_len, tran_len);
  245. if (*buffer == 0x0b) {
  246. data_in += tran_len;
  247. data_len -= tran_len;
  248. *(int *)buffer += tran_len;
  249. }
  250. }
  251. fsl_spi_cs_deactivate(slave);
  252. }
  253. free(buffer);
  254. return 0;
  255. }
  256. void espi_claim_bus(struct fsl_spi_slave *fsl, unsigned int cs)
  257. {
  258. ccsr_espi_t *espi = fsl->espi;
  259. unsigned char pm = fsl->pm;
  260. unsigned int mode = fsl->mode;
  261. unsigned int div16 = fsl->div16;
  262. int i;
  263. /* Enable eSPI interface */
  264. out_be32(&espi->mode, ESPI_MODE_RXTHR(3)
  265. | ESPI_MODE_TXTHR(4) | ESPI_MODE_EN);
  266. out_be32(&espi->event, 0xffffffff); /* Clear all eSPI events */
  267. out_be32(&espi->mask, 0x00000000); /* Mask all eSPI interrupts */
  268. /* Init CS mode interface */
  269. for (i = 0; i < ESPI_MAX_CS_NUM; i++)
  270. out_be32(&espi->csmode[i], ESPI_CSMODE_INIT_VAL);
  271. out_be32(&espi->csmode[cs], in_be32(&espi->csmode[cs]) &
  272. ~(ESPI_CSMODE_PM(0xF) | ESPI_CSMODE_DIV16
  273. | ESPI_CSMODE_CI_INACTIVEHIGH | ESPI_CSMODE_CP_BEGIN_EDGCLK
  274. | ESPI_CSMODE_REV_MSB_FIRST | ESPI_CSMODE_LEN(0xF)));
  275. /* Set eSPI BRG clock source */
  276. out_be32(&espi->csmode[cs], in_be32(&espi->csmode[cs])
  277. | ESPI_CSMODE_PM(pm) | div16);
  278. /* Set eSPI mode */
  279. if (mode & SPI_CPHA)
  280. out_be32(&espi->csmode[cs], in_be32(&espi->csmode[cs])
  281. | ESPI_CSMODE_CP_BEGIN_EDGCLK);
  282. if (mode & SPI_CPOL)
  283. out_be32(&espi->csmode[cs], in_be32(&espi->csmode[cs])
  284. | ESPI_CSMODE_CI_INACTIVEHIGH);
  285. /* Character bit order: msb first */
  286. out_be32(&espi->csmode[cs], in_be32(&espi->csmode[cs])
  287. | ESPI_CSMODE_REV_MSB_FIRST);
  288. /* Character length in bits, between 0x3~0xf, i.e. 4bits~16bits */
  289. out_be32(&espi->csmode[cs], in_be32(&espi->csmode[cs])
  290. | ESPI_CSMODE_LEN(7));
  291. }
  292. void espi_setup_slave(struct fsl_spi_slave *fsl)
  293. {
  294. unsigned int max_hz;
  295. sys_info_t sysinfo;
  296. unsigned long spibrg = 0;
  297. unsigned long spi_freq = 0;
  298. unsigned char pm = 0;
  299. max_hz = fsl->speed_hz;
  300. get_sys_info(&sysinfo);
  301. spibrg = sysinfo.freq_systembus / 2;
  302. fsl->div16 = 0;
  303. if ((spibrg / max_hz) > 32) {
  304. fsl->div16 = ESPI_CSMODE_DIV16;
  305. pm = spibrg / (max_hz * 16 * 2);
  306. if (pm > 16) {
  307. pm = 16;
  308. debug("max_hz is too low: %d Hz, %ld Hz is used.\n",
  309. max_hz, spibrg / (32 * 16));
  310. }
  311. } else {
  312. pm = spibrg / (max_hz * 2);
  313. }
  314. if (pm)
  315. pm--;
  316. fsl->pm = pm;
  317. if (fsl->div16)
  318. spi_freq = spibrg / ((pm + 1) * 2 * 16);
  319. else
  320. spi_freq = spibrg / ((pm + 1) * 2);
  321. /* set tx_timeout to 10 times of one espi FIFO entry go out */
  322. fsl->tx_timeout = DIV_ROUND_UP((US_PER_SECOND * ESPI_FIFO_WIDTH_BIT
  323. * 10), spi_freq);/* Set eSPI BRG clock source */
  324. }
  325. #if !CONFIG_IS_ENABLED(DM_SPI)
  326. int spi_cs_is_valid(unsigned int bus, unsigned int cs)
  327. {
  328. return bus == 0 && cs < ESPI_MAX_CS_NUM;
  329. }
  330. struct spi_slave *spi_setup_slave(unsigned int bus, unsigned int cs,
  331. unsigned int max_hz, unsigned int mode)
  332. {
  333. struct fsl_spi_slave *fsl;
  334. if (!spi_cs_is_valid(bus, cs))
  335. return NULL;
  336. fsl = spi_alloc_slave(struct fsl_spi_slave, bus, cs);
  337. if (!fsl)
  338. return NULL;
  339. fsl->espi = (void *)(CFG_SYS_MPC85xx_ESPI_ADDR);
  340. fsl->mode = mode;
  341. fsl->max_transfer_length = ESPI_MAX_DATA_TRANSFER_LEN;
  342. fsl->speed_hz = max_hz;
  343. espi_setup_slave(fsl);
  344. return &fsl->slave;
  345. }
  346. void spi_free_slave(struct spi_slave *slave)
  347. {
  348. struct fsl_spi_slave *fsl = to_fsl_spi_slave(slave);
  349. free(fsl);
  350. }
  351. int spi_claim_bus(struct spi_slave *slave)
  352. {
  353. struct fsl_spi_slave *fsl = to_fsl_spi_slave(slave);
  354. espi_claim_bus(fsl, slave->cs);
  355. return 0;
  356. }
  357. void spi_release_bus(struct spi_slave *slave)
  358. {
  359. struct fsl_spi_slave *fsl = to_fsl_spi_slave(slave);
  360. espi_release_bus(fsl);
  361. }
  362. int spi_xfer(struct spi_slave *slave, unsigned int bitlen, const void *dout,
  363. void *din, unsigned long flags)
  364. {
  365. struct fsl_spi_slave *fsl = (struct fsl_spi_slave *)slave;
  366. return espi_xfer(fsl, slave->cs, bitlen, dout, din, flags);
  367. }
  368. #else
  369. static void __espi_set_speed(struct fsl_spi_slave *fsl)
  370. {
  371. espi_setup_slave(fsl);
  372. /* Set eSPI BRG clock source */
  373. out_be32(&fsl->espi->csmode[fsl->cs],
  374. in_be32(&fsl->espi->csmode[fsl->cs])
  375. | ESPI_CSMODE_PM(fsl->pm) | fsl->div16);
  376. }
  377. static void __espi_set_mode(struct fsl_spi_slave *fsl)
  378. {
  379. /* Set eSPI mode */
  380. if (fsl->mode & SPI_CPHA)
  381. out_be32(&fsl->espi->csmode[fsl->cs],
  382. in_be32(&fsl->espi->csmode[fsl->cs])
  383. | ESPI_CSMODE_CP_BEGIN_EDGCLK);
  384. if (fsl->mode & SPI_CPOL)
  385. out_be32(&fsl->espi->csmode[fsl->cs],
  386. in_be32(&fsl->espi->csmode[fsl->cs])
  387. | ESPI_CSMODE_CI_INACTIVEHIGH);
  388. }
  389. static int fsl_espi_claim_bus(struct udevice *dev)
  390. {
  391. struct udevice *bus = dev->parent;
  392. struct fsl_spi_slave *fsl = dev_get_priv(bus);
  393. espi_claim_bus(fsl, fsl->cs);
  394. return 0;
  395. }
  396. static int fsl_espi_release_bus(struct udevice *dev)
  397. {
  398. struct udevice *bus = dev->parent;
  399. struct fsl_spi_slave *fsl = dev_get_priv(bus);
  400. espi_release_bus(fsl);
  401. return 0;
  402. }
  403. static int fsl_espi_xfer(struct udevice *dev, unsigned int bitlen,
  404. const void *dout, void *din, unsigned long flags)
  405. {
  406. struct udevice *bus = dev->parent;
  407. struct fsl_spi_slave *fsl = dev_get_priv(bus);
  408. return espi_xfer(fsl, fsl->cs, bitlen, dout, din, flags);
  409. }
  410. static int fsl_espi_set_speed(struct udevice *bus, uint speed)
  411. {
  412. struct fsl_spi_slave *fsl = dev_get_priv(bus);
  413. debug("%s speed %u\n", __func__, speed);
  414. fsl->speed_hz = speed;
  415. __espi_set_speed(fsl);
  416. return 0;
  417. }
  418. static int fsl_espi_set_mode(struct udevice *bus, uint mode)
  419. {
  420. struct fsl_spi_slave *fsl = dev_get_priv(bus);
  421. debug("%s mode %u\n", __func__, mode);
  422. fsl->mode = mode;
  423. __espi_set_mode(fsl);
  424. return 0;
  425. }
  426. static int fsl_espi_child_pre_probe(struct udevice *dev)
  427. {
  428. struct dm_spi_slave_plat *slave_plat = dev_get_parent_plat(dev);
  429. struct udevice *bus = dev->parent;
  430. struct fsl_spi_slave *fsl = dev_get_priv(bus);
  431. debug("%s cs %u\n", __func__, slave_plat->cs);
  432. fsl->cs = slave_plat->cs;
  433. return 0;
  434. }
  435. static int fsl_espi_probe(struct udevice *bus)
  436. {
  437. struct fsl_espi_plat *plat = dev_get_plat(bus);
  438. struct fsl_spi_slave *fsl = dev_get_priv(bus);
  439. fsl->espi = (ccsr_espi_t *)((u32)plat->regs_addr);
  440. fsl->max_transfer_length = ESPI_MAX_DATA_TRANSFER_LEN;
  441. fsl->speed_hz = plat->speed_hz;
  442. debug("%s probe done, bus-num %d.\n", bus->name, dev_seq(bus));
  443. return 0;
  444. }
  445. static const struct dm_spi_ops fsl_espi_ops = {
  446. .claim_bus = fsl_espi_claim_bus,
  447. .release_bus = fsl_espi_release_bus,
  448. .xfer = fsl_espi_xfer,
  449. .set_speed = fsl_espi_set_speed,
  450. .set_mode = fsl_espi_set_mode,
  451. };
  452. #if CONFIG_IS_ENABLED(OF_REAL)
  453. static int fsl_espi_of_to_plat(struct udevice *bus)
  454. {
  455. fdt_addr_t addr;
  456. struct fsl_espi_plat *plat = dev_get_plat(bus);
  457. const void *blob = gd->fdt_blob;
  458. int node = dev_of_offset(bus);
  459. addr = dev_read_addr(bus);
  460. if (addr == FDT_ADDR_T_NONE)
  461. return -EINVAL;
  462. plat->regs_addr = lower_32_bits(addr);
  463. plat->speed_hz = fdtdec_get_int(blob, node, "spi-max-frequency",
  464. FSL_ESPI_DEFAULT_SCK_FREQ);
  465. debug("ESPI: regs=%p, max-frequency=%d\n",
  466. &plat->regs_addr, plat->speed_hz);
  467. return 0;
  468. }
  469. static const struct udevice_id fsl_espi_ids[] = {
  470. { .compatible = "fsl,mpc8536-espi" },
  471. { }
  472. };
  473. #endif
  474. U_BOOT_DRIVER(fsl_espi) = {
  475. .name = "fsl_espi",
  476. .id = UCLASS_SPI,
  477. #if CONFIG_IS_ENABLED(OF_REAL)
  478. .of_match = fsl_espi_ids,
  479. .of_to_plat = fsl_espi_of_to_plat,
  480. #endif
  481. .ops = &fsl_espi_ops,
  482. .plat_auto = sizeof(struct fsl_espi_plat),
  483. .priv_auto = sizeof(struct fsl_spi_slave),
  484. .probe = fsl_espi_probe,
  485. .child_pre_probe = fsl_espi_child_pre_probe,
  486. };
  487. #endif