sh_qspi.c 7.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * SH QSPI (Quad SPI) driver
  4. *
  5. * Copyright (C) 2013 Renesas Electronics Corporation
  6. * Copyright (C) 2013 Nobuhiro Iwamatsu <nobuhiro.iwamatsu.yj@renesas.com>
  7. */
  8. #define LOG_CATEGORY UCLASS_SPI
  9. #include <common.h>
  10. #include <console.h>
  11. #include <malloc.h>
  12. #include <spi.h>
  13. #include <wait_bit.h>
  14. #include <asm/arch/rmobile.h>
  15. #include <asm/io.h>
  16. #include <linux/bitops.h>
  17. /* SH QSPI register bit masks <REG>_<BIT> */
  18. #define SPCR_MSTR 0x08
  19. #define SPCR_SPE 0x40
  20. #define SPSR_SPRFF 0x80
  21. #define SPSR_SPTEF 0x20
  22. #define SPPCR_IO3FV 0x04
  23. #define SPPCR_IO2FV 0x02
  24. #define SPPCR_IO1FV 0x01
  25. #define SPBDCR_RXBC0 BIT(0)
  26. #define SPCMD_SCKDEN BIT(15)
  27. #define SPCMD_SLNDEN BIT(14)
  28. #define SPCMD_SPNDEN BIT(13)
  29. #define SPCMD_SSLKP BIT(7)
  30. #define SPCMD_BRDV0 BIT(2)
  31. #define SPCMD_INIT1 SPCMD_SCKDEN | SPCMD_SLNDEN | \
  32. SPCMD_SPNDEN | SPCMD_SSLKP | \
  33. SPCMD_BRDV0
  34. #define SPCMD_INIT2 SPCMD_SPNDEN | SPCMD_SSLKP | \
  35. SPCMD_BRDV0
  36. #define SPBFCR_TXRST BIT(7)
  37. #define SPBFCR_RXRST BIT(6)
  38. #define SPBFCR_TXTRG 0x30
  39. #define SPBFCR_RXTRG 0x07
  40. /* SH QSPI register set */
  41. struct sh_qspi_regs {
  42. u8 spcr;
  43. u8 sslp;
  44. u8 sppcr;
  45. u8 spsr;
  46. u32 spdr;
  47. u8 spscr;
  48. u8 spssr;
  49. u8 spbr;
  50. u8 spdcr;
  51. u8 spckd;
  52. u8 sslnd;
  53. u8 spnd;
  54. u8 dummy0;
  55. u16 spcmd0;
  56. u16 spcmd1;
  57. u16 spcmd2;
  58. u16 spcmd3;
  59. u8 spbfcr;
  60. u8 dummy1;
  61. u16 spbdcr;
  62. u32 spbmul0;
  63. u32 spbmul1;
  64. u32 spbmul2;
  65. u32 spbmul3;
  66. };
  67. struct sh_qspi_slave {
  68. #if !CONFIG_IS_ENABLED(DM_SPI)
  69. struct spi_slave slave;
  70. #endif
  71. struct sh_qspi_regs *regs;
  72. };
  73. static void sh_qspi_init(struct sh_qspi_slave *ss)
  74. {
  75. /* QSPI initialize */
  76. /* Set master mode only */
  77. writeb(SPCR_MSTR, &ss->regs->spcr);
  78. /* Set SSL signal level */
  79. writeb(0x00, &ss->regs->sslp);
  80. /* Set MOSI signal value when transfer is in idle state */
  81. writeb(SPPCR_IO3FV|SPPCR_IO2FV, &ss->regs->sppcr);
  82. /* Set bit rate. See 58.3.8 Quad Serial Peripheral Interface */
  83. writeb(0x01, &ss->regs->spbr);
  84. /* Disable Dummy Data Transmission */
  85. writeb(0x00, &ss->regs->spdcr);
  86. /* Set clock delay value */
  87. writeb(0x00, &ss->regs->spckd);
  88. /* Set SSL negation delay value */
  89. writeb(0x00, &ss->regs->sslnd);
  90. /* Set next-access delay value */
  91. writeb(0x00, &ss->regs->spnd);
  92. /* Set equence command */
  93. writew(SPCMD_INIT2, &ss->regs->spcmd0);
  94. /* Reset transfer and receive Buffer */
  95. setbits_8(&ss->regs->spbfcr, SPBFCR_TXRST|SPBFCR_RXRST);
  96. /* Clear transfer and receive Buffer control bit */
  97. clrbits_8(&ss->regs->spbfcr, SPBFCR_TXRST|SPBFCR_RXRST);
  98. /* Set equence control method. Use equence0 only */
  99. writeb(0x00, &ss->regs->spscr);
  100. /* Enable SPI function */
  101. setbits_8(&ss->regs->spcr, SPCR_SPE);
  102. }
  103. static void sh_qspi_cs_activate(struct sh_qspi_slave *ss)
  104. {
  105. /* Set master mode only */
  106. writeb(SPCR_MSTR, &ss->regs->spcr);
  107. /* Set command */
  108. writew(SPCMD_INIT1, &ss->regs->spcmd0);
  109. /* Reset transfer and receive Buffer */
  110. setbits_8(&ss->regs->spbfcr, SPBFCR_TXRST|SPBFCR_RXRST);
  111. /* Clear transfer and receive Buffer control bit */
  112. clrbits_8(&ss->regs->spbfcr, SPBFCR_TXRST|SPBFCR_RXRST);
  113. /* Set equence control method. Use equence0 only */
  114. writeb(0x00, &ss->regs->spscr);
  115. /* Enable SPI function */
  116. setbits_8(&ss->regs->spcr, SPCR_SPE);
  117. }
  118. static void sh_qspi_cs_deactivate(struct sh_qspi_slave *ss)
  119. {
  120. /* Disable SPI Function */
  121. clrbits_8(&ss->regs->spcr, SPCR_SPE);
  122. }
  123. static int sh_qspi_xfer_common(struct sh_qspi_slave *ss, unsigned int bitlen,
  124. const void *dout, void *din, unsigned long flags)
  125. {
  126. u32 nbyte, chunk;
  127. int i, ret = 0;
  128. u8 dtdata = 0, drdata;
  129. u8 *tdata = &dtdata, *rdata = &drdata;
  130. u32 *spbmul0 = &ss->regs->spbmul0;
  131. if (dout == NULL && din == NULL) {
  132. if (flags & SPI_XFER_END)
  133. sh_qspi_cs_deactivate(ss);
  134. return 0;
  135. }
  136. if (bitlen % 8) {
  137. log_warning("bitlen is not 8bit aligned %d", bitlen);
  138. return 1;
  139. }
  140. nbyte = bitlen / 8;
  141. if (flags & SPI_XFER_BEGIN) {
  142. sh_qspi_cs_activate(ss);
  143. /* Set 1048576 byte */
  144. writel(0x100000, spbmul0);
  145. }
  146. if (flags & SPI_XFER_END)
  147. writel(nbyte, spbmul0);
  148. if (dout != NULL)
  149. tdata = (u8 *)dout;
  150. if (din != NULL)
  151. rdata = din;
  152. while (nbyte > 0) {
  153. /*
  154. * Check if there is 32 Byte chunk and if there is, transfer
  155. * it in one burst, otherwise transfer on byte-by-byte basis.
  156. */
  157. chunk = (nbyte >= 32) ? 32 : 1;
  158. clrsetbits_8(&ss->regs->spbfcr, SPBFCR_TXTRG | SPBFCR_RXTRG,
  159. chunk == 32 ? SPBFCR_TXTRG | SPBFCR_RXTRG : 0);
  160. ret = wait_for_bit_8(&ss->regs->spsr, SPSR_SPTEF,
  161. true, 1000, true);
  162. if (ret)
  163. return ret;
  164. for (i = 0; i < chunk; i++) {
  165. writeb(*tdata, &ss->regs->spdr);
  166. if (dout != NULL)
  167. tdata++;
  168. }
  169. ret = wait_for_bit_8(&ss->regs->spsr, SPSR_SPRFF,
  170. true, 1000, true);
  171. if (ret)
  172. return ret;
  173. for (i = 0; i < chunk; i++) {
  174. *rdata = readb(&ss->regs->spdr);
  175. if (din != NULL)
  176. rdata++;
  177. }
  178. nbyte -= chunk;
  179. }
  180. if (flags & SPI_XFER_END)
  181. sh_qspi_cs_deactivate(ss);
  182. return ret;
  183. }
  184. #if !CONFIG_IS_ENABLED(DM_SPI)
  185. static inline struct sh_qspi_slave *to_sh_qspi(struct spi_slave *slave)
  186. {
  187. return container_of(slave, struct sh_qspi_slave, slave);
  188. }
  189. int spi_cs_is_valid(unsigned int bus, unsigned int cs)
  190. {
  191. return 1;
  192. }
  193. void spi_cs_activate(struct spi_slave *slave)
  194. {
  195. struct sh_qspi_slave *ss = to_sh_qspi(slave);
  196. sh_qspi_cs_activate(ss);
  197. }
  198. void spi_cs_deactivate(struct spi_slave *slave)
  199. {
  200. struct sh_qspi_slave *ss = to_sh_qspi(slave);
  201. sh_qspi_cs_deactivate(ss);
  202. }
  203. struct spi_slave *spi_setup_slave(unsigned int bus, unsigned int cs,
  204. unsigned int max_hz, unsigned int mode)
  205. {
  206. struct sh_qspi_slave *ss;
  207. if (!spi_cs_is_valid(bus, cs))
  208. return NULL;
  209. ss = spi_alloc_slave(struct sh_qspi_slave, bus, cs);
  210. if (!ss) {
  211. printf("SPI_error: Fail to allocate sh_qspi_slave\n");
  212. return NULL;
  213. }
  214. ss->regs = (struct sh_qspi_regs *)SH_QSPI_BASE;
  215. /* Init SH QSPI */
  216. sh_qspi_init(ss);
  217. return &ss->slave;
  218. }
  219. void spi_free_slave(struct spi_slave *slave)
  220. {
  221. struct sh_qspi_slave *spi = to_sh_qspi(slave);
  222. free(spi);
  223. }
  224. int spi_claim_bus(struct spi_slave *slave)
  225. {
  226. return 0;
  227. }
  228. void spi_release_bus(struct spi_slave *slave)
  229. {
  230. }
  231. int spi_xfer(struct spi_slave *slave, unsigned int bitlen,
  232. const void *dout, void *din, unsigned long flags)
  233. {
  234. struct sh_qspi_slave *ss = to_sh_qspi(slave);
  235. return sh_qspi_xfer_common(ss, bitlen, dout, din, flags);
  236. }
  237. #else
  238. #include <dm.h>
  239. static int sh_qspi_xfer(struct udevice *dev, unsigned int bitlen,
  240. const void *dout, void *din, unsigned long flags)
  241. {
  242. struct udevice *bus = dev->parent;
  243. struct sh_qspi_slave *ss = dev_get_plat(bus);
  244. return sh_qspi_xfer_common(ss, bitlen, dout, din, flags);
  245. }
  246. static int sh_qspi_set_speed(struct udevice *dev, uint speed)
  247. {
  248. /* This is a SPI NOR controller, do nothing. */
  249. return 0;
  250. }
  251. static int sh_qspi_set_mode(struct udevice *dev, uint mode)
  252. {
  253. /* This is a SPI NOR controller, do nothing. */
  254. return 0;
  255. }
  256. static int sh_qspi_probe(struct udevice *dev)
  257. {
  258. struct sh_qspi_slave *ss = dev_get_plat(dev);
  259. sh_qspi_init(ss);
  260. return 0;
  261. }
  262. static int sh_qspi_of_to_plat(struct udevice *dev)
  263. {
  264. struct sh_qspi_slave *plat = dev_get_plat(dev);
  265. plat->regs = dev_read_addr_ptr(dev);
  266. return 0;
  267. }
  268. static const struct dm_spi_ops sh_qspi_ops = {
  269. .xfer = sh_qspi_xfer,
  270. .set_speed = sh_qspi_set_speed,
  271. .set_mode = sh_qspi_set_mode,
  272. };
  273. static const struct udevice_id sh_qspi_ids[] = {
  274. { .compatible = "renesas,qspi" },
  275. { }
  276. };
  277. U_BOOT_DRIVER(sh_qspi) = {
  278. .name = "sh_qspi",
  279. .id = UCLASS_SPI,
  280. .of_match = sh_qspi_ids,
  281. .ops = &sh_qspi_ops,
  282. .of_to_plat = sh_qspi_of_to_plat,
  283. .plat_auto = sizeof(struct sh_qspi_slave),
  284. .probe = sh_qspi_probe,
  285. };
  286. #endif