stm32_qspi.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * (C) Copyright 2016
  4. *
  5. * Michael Kurz, <michi.kurz@gmail.com>
  6. *
  7. * STM32 QSPI driver
  8. */
  9. #define LOG_CATEGORY UCLASS_SPI
  10. #include <common.h>
  11. #include <clk.h>
  12. #include <dm.h>
  13. #include <log.h>
  14. #include <reset.h>
  15. #include <spi.h>
  16. #include <spi-mem.h>
  17. #include <watchdog.h>
  18. #include <dm/device_compat.h>
  19. #include <linux/bitops.h>
  20. #include <linux/delay.h>
  21. #include <linux/iopoll.h>
  22. #include <linux/ioport.h>
  23. #include <linux/sizes.h>
  24. struct stm32_qspi_regs {
  25. u32 cr; /* 0x00 */
  26. u32 dcr; /* 0x04 */
  27. u32 sr; /* 0x08 */
  28. u32 fcr; /* 0x0C */
  29. u32 dlr; /* 0x10 */
  30. u32 ccr; /* 0x14 */
  31. u32 ar; /* 0x18 */
  32. u32 abr; /* 0x1C */
  33. u32 dr; /* 0x20 */
  34. u32 psmkr; /* 0x24 */
  35. u32 psmar; /* 0x28 */
  36. u32 pir; /* 0x2C */
  37. u32 lptr; /* 0x30 */
  38. };
  39. /*
  40. * QUADSPI control register
  41. */
  42. #define STM32_QSPI_CR_EN BIT(0)
  43. #define STM32_QSPI_CR_ABORT BIT(1)
  44. #define STM32_QSPI_CR_DMAEN BIT(2)
  45. #define STM32_QSPI_CR_TCEN BIT(3)
  46. #define STM32_QSPI_CR_SSHIFT BIT(4)
  47. #define STM32_QSPI_CR_DFM BIT(6)
  48. #define STM32_QSPI_CR_FSEL BIT(7)
  49. #define STM32_QSPI_CR_FTHRES_SHIFT 8
  50. #define STM32_QSPI_CR_TEIE BIT(16)
  51. #define STM32_QSPI_CR_TCIE BIT(17)
  52. #define STM32_QSPI_CR_FTIE BIT(18)
  53. #define STM32_QSPI_CR_SMIE BIT(19)
  54. #define STM32_QSPI_CR_TOIE BIT(20)
  55. #define STM32_QSPI_CR_APMS BIT(22)
  56. #define STM32_QSPI_CR_PMM BIT(23)
  57. #define STM32_QSPI_CR_PRESCALER_MASK GENMASK(7, 0)
  58. #define STM32_QSPI_CR_PRESCALER_SHIFT 24
  59. /*
  60. * QUADSPI device configuration register
  61. */
  62. #define STM32_QSPI_DCR_CKMODE BIT(0)
  63. #define STM32_QSPI_DCR_CSHT_MASK GENMASK(2, 0)
  64. #define STM32_QSPI_DCR_CSHT_SHIFT 8
  65. #define STM32_QSPI_DCR_FSIZE_MASK GENMASK(4, 0)
  66. #define STM32_QSPI_DCR_FSIZE_SHIFT 16
  67. /*
  68. * QUADSPI status register
  69. */
  70. #define STM32_QSPI_SR_TEF BIT(0)
  71. #define STM32_QSPI_SR_TCF BIT(1)
  72. #define STM32_QSPI_SR_FTF BIT(2)
  73. #define STM32_QSPI_SR_SMF BIT(3)
  74. #define STM32_QSPI_SR_TOF BIT(4)
  75. #define STM32_QSPI_SR_BUSY BIT(5)
  76. /*
  77. * QUADSPI flag clear register
  78. */
  79. #define STM32_QSPI_FCR_CTEF BIT(0)
  80. #define STM32_QSPI_FCR_CTCF BIT(1)
  81. #define STM32_QSPI_FCR_CSMF BIT(3)
  82. #define STM32_QSPI_FCR_CTOF BIT(4)
  83. /*
  84. * QUADSPI communication configuration register
  85. */
  86. #define STM32_QSPI_CCR_DDRM BIT(31)
  87. #define STM32_QSPI_CCR_DHHC BIT(30)
  88. #define STM32_QSPI_CCR_SIOO BIT(28)
  89. #define STM32_QSPI_CCR_FMODE_SHIFT 26
  90. #define STM32_QSPI_CCR_DMODE_SHIFT 24
  91. #define STM32_QSPI_CCR_DCYC_SHIFT 18
  92. #define STM32_QSPI_CCR_ABSIZE_SHIFT 16
  93. #define STM32_QSPI_CCR_ABMODE_SHIFT 14
  94. #define STM32_QSPI_CCR_ADSIZE_SHIFT 12
  95. #define STM32_QSPI_CCR_ADMODE_SHIFT 10
  96. #define STM32_QSPI_CCR_IMODE_SHIFT 8
  97. #define STM32_QSPI_CCR_IND_WRITE 0
  98. #define STM32_QSPI_CCR_IND_READ 1
  99. #define STM32_QSPI_CCR_MEM_MAP 3
  100. #define STM32_QSPI_MAX_MMAP_SZ SZ_256M
  101. #define STM32_QSPI_MAX_CHIP 2
  102. #define STM32_QSPI_FIFO_TIMEOUT_US 30000
  103. #define STM32_QSPI_CMD_TIMEOUT_US 1000000
  104. #define STM32_BUSY_TIMEOUT_US 100000
  105. #define STM32_ABT_TIMEOUT_US 100000
  106. struct stm32_qspi_priv {
  107. struct stm32_qspi_regs *regs;
  108. void __iomem *mm_base;
  109. resource_size_t mm_size;
  110. ulong clock_rate;
  111. int cs_used;
  112. };
  113. static int _stm32_qspi_wait_for_not_busy(struct stm32_qspi_priv *priv)
  114. {
  115. u32 sr;
  116. int ret;
  117. ret = readl_poll_timeout(&priv->regs->sr, sr,
  118. !(sr & STM32_QSPI_SR_BUSY),
  119. STM32_BUSY_TIMEOUT_US);
  120. if (ret)
  121. log_err("busy timeout (stat:%#x)\n", sr);
  122. return ret;
  123. }
  124. static int _stm32_qspi_wait_cmd(struct stm32_qspi_priv *priv,
  125. const struct spi_mem_op *op)
  126. {
  127. u32 sr;
  128. int ret = 0;
  129. ret = readl_poll_timeout(&priv->regs->sr, sr,
  130. sr & STM32_QSPI_SR_TCF,
  131. STM32_QSPI_CMD_TIMEOUT_US);
  132. if (ret) {
  133. log_err("cmd timeout (stat:%#x)\n", sr);
  134. } else if (readl(&priv->regs->sr) & STM32_QSPI_SR_TEF) {
  135. log_err("transfer error (stat:%#x)\n", sr);
  136. ret = -EIO;
  137. }
  138. /* clear flags */
  139. writel(STM32_QSPI_FCR_CTCF | STM32_QSPI_FCR_CTEF, &priv->regs->fcr);
  140. if (!ret)
  141. ret = _stm32_qspi_wait_for_not_busy(priv);
  142. return ret;
  143. }
  144. static void _stm32_qspi_read_fifo(u8 *val, void __iomem *addr)
  145. {
  146. *val = readb(addr);
  147. schedule();
  148. }
  149. static void _stm32_qspi_write_fifo(u8 *val, void __iomem *addr)
  150. {
  151. writeb(*val, addr);
  152. }
  153. static int _stm32_qspi_poll(struct stm32_qspi_priv *priv,
  154. const struct spi_mem_op *op)
  155. {
  156. void (*fifo)(u8 *val, void __iomem *addr);
  157. u32 len = op->data.nbytes, sr;
  158. u8 *buf;
  159. int ret;
  160. if (op->data.dir == SPI_MEM_DATA_IN) {
  161. fifo = _stm32_qspi_read_fifo;
  162. buf = op->data.buf.in;
  163. } else {
  164. fifo = _stm32_qspi_write_fifo;
  165. buf = (u8 *)op->data.buf.out;
  166. }
  167. while (len--) {
  168. ret = readl_poll_timeout(&priv->regs->sr, sr,
  169. sr & STM32_QSPI_SR_FTF,
  170. STM32_QSPI_FIFO_TIMEOUT_US);
  171. if (ret) {
  172. log_err("fifo timeout (len:%d stat:%#x)\n", len, sr);
  173. return ret;
  174. }
  175. fifo(buf++, &priv->regs->dr);
  176. }
  177. return 0;
  178. }
  179. static int stm32_qspi_mm(struct stm32_qspi_priv *priv,
  180. const struct spi_mem_op *op)
  181. {
  182. memcpy_fromio(op->data.buf.in, priv->mm_base + op->addr.val,
  183. op->data.nbytes);
  184. return 0;
  185. }
  186. static int _stm32_qspi_tx(struct stm32_qspi_priv *priv,
  187. const struct spi_mem_op *op,
  188. u8 mode)
  189. {
  190. if (!op->data.nbytes)
  191. return 0;
  192. if (mode == STM32_QSPI_CCR_MEM_MAP)
  193. return stm32_qspi_mm(priv, op);
  194. return _stm32_qspi_poll(priv, op);
  195. }
  196. static int _stm32_qspi_get_mode(u8 buswidth)
  197. {
  198. if (buswidth == 4)
  199. return 3;
  200. return buswidth;
  201. }
  202. static int stm32_qspi_exec_op(struct spi_slave *slave,
  203. const struct spi_mem_op *op)
  204. {
  205. struct stm32_qspi_priv *priv = dev_get_priv(slave->dev->parent);
  206. u32 cr, ccr, addr_max;
  207. u8 mode = STM32_QSPI_CCR_IND_WRITE;
  208. int timeout, ret;
  209. dev_dbg(slave->dev, "cmd:%#x mode:%d.%d.%d.%d addr:%#llx len:%#x\n",
  210. op->cmd.opcode, op->cmd.buswidth, op->addr.buswidth,
  211. op->dummy.buswidth, op->data.buswidth,
  212. op->addr.val, op->data.nbytes);
  213. addr_max = op->addr.val + op->data.nbytes + 1;
  214. if (op->data.dir == SPI_MEM_DATA_IN && op->data.nbytes) {
  215. if (addr_max < priv->mm_size && op->addr.buswidth)
  216. mode = STM32_QSPI_CCR_MEM_MAP;
  217. else
  218. mode = STM32_QSPI_CCR_IND_READ;
  219. }
  220. if (op->data.nbytes)
  221. writel(op->data.nbytes - 1, &priv->regs->dlr);
  222. ccr = (mode << STM32_QSPI_CCR_FMODE_SHIFT);
  223. ccr |= op->cmd.opcode;
  224. ccr |= (_stm32_qspi_get_mode(op->cmd.buswidth)
  225. << STM32_QSPI_CCR_IMODE_SHIFT);
  226. if (op->addr.nbytes) {
  227. ccr |= ((op->addr.nbytes - 1) << STM32_QSPI_CCR_ADSIZE_SHIFT);
  228. ccr |= (_stm32_qspi_get_mode(op->addr.buswidth)
  229. << STM32_QSPI_CCR_ADMODE_SHIFT);
  230. }
  231. if (op->dummy.buswidth && op->dummy.nbytes)
  232. ccr |= (op->dummy.nbytes * 8 / op->dummy.buswidth
  233. << STM32_QSPI_CCR_DCYC_SHIFT);
  234. if (op->data.nbytes)
  235. ccr |= (_stm32_qspi_get_mode(op->data.buswidth)
  236. << STM32_QSPI_CCR_DMODE_SHIFT);
  237. writel(ccr, &priv->regs->ccr);
  238. if (op->addr.nbytes && mode != STM32_QSPI_CCR_MEM_MAP)
  239. writel(op->addr.val, &priv->regs->ar);
  240. ret = _stm32_qspi_tx(priv, op, mode);
  241. /*
  242. * Abort in:
  243. * -error case
  244. * -read memory map: prefetching must be stopped if we read the last
  245. * byte of device (device size - fifo size). like device size is not
  246. * knows, the prefetching is always stop.
  247. */
  248. if (ret || mode == STM32_QSPI_CCR_MEM_MAP)
  249. goto abort;
  250. /* Wait end of tx in indirect mode */
  251. ret = _stm32_qspi_wait_cmd(priv, op);
  252. if (ret)
  253. goto abort;
  254. return 0;
  255. abort:
  256. setbits_le32(&priv->regs->cr, STM32_QSPI_CR_ABORT);
  257. /* Wait clear of abort bit by hw */
  258. timeout = readl_poll_timeout(&priv->regs->cr, cr,
  259. !(cr & STM32_QSPI_CR_ABORT),
  260. STM32_ABT_TIMEOUT_US);
  261. writel(STM32_QSPI_FCR_CTCF, &priv->regs->fcr);
  262. if (ret || timeout)
  263. dev_err(slave->dev, "ret:%d abort timeout:%d\n", ret, timeout);
  264. return ret;
  265. }
  266. static int stm32_qspi_probe(struct udevice *bus)
  267. {
  268. struct stm32_qspi_priv *priv = dev_get_priv(bus);
  269. struct resource res;
  270. struct clk clk;
  271. struct reset_ctl reset_ctl;
  272. int ret;
  273. ret = dev_read_resource_byname(bus, "qspi", &res);
  274. if (ret) {
  275. dev_err(bus, "can't get regs base addresses(ret = %d)!\n", ret);
  276. return ret;
  277. }
  278. priv->regs = (struct stm32_qspi_regs *)res.start;
  279. ret = dev_read_resource_byname(bus, "qspi_mm", &res);
  280. if (ret) {
  281. dev_err(bus, "can't get mmap base address(ret = %d)!\n", ret);
  282. return ret;
  283. }
  284. priv->mm_base = (void __iomem *)res.start;
  285. priv->mm_size = resource_size(&res);
  286. if (priv->mm_size > STM32_QSPI_MAX_MMAP_SZ)
  287. return -EINVAL;
  288. dev_dbg(bus, "regs=<0x%p> mapped=<0x%p> mapped_size=<0x%lx>\n",
  289. priv->regs, priv->mm_base, priv->mm_size);
  290. ret = clk_get_by_index(bus, 0, &clk);
  291. if (ret < 0)
  292. return ret;
  293. ret = clk_enable(&clk);
  294. if (ret) {
  295. dev_err(bus, "failed to enable clock\n");
  296. return ret;
  297. }
  298. priv->clock_rate = clk_get_rate(&clk);
  299. if (!priv->clock_rate) {
  300. clk_disable(&clk);
  301. return -EINVAL;
  302. }
  303. ret = reset_get_by_index(bus, 0, &reset_ctl);
  304. if (ret) {
  305. if (ret != -ENOENT) {
  306. dev_err(bus, "failed to get reset\n");
  307. clk_disable(&clk);
  308. return ret;
  309. }
  310. } else {
  311. /* Reset QSPI controller */
  312. reset_assert(&reset_ctl);
  313. udelay(2);
  314. reset_deassert(&reset_ctl);
  315. }
  316. priv->cs_used = -1;
  317. setbits_le32(&priv->regs->cr, STM32_QSPI_CR_SSHIFT);
  318. /* Set dcr fsize to max address */
  319. setbits_le32(&priv->regs->dcr,
  320. STM32_QSPI_DCR_FSIZE_MASK << STM32_QSPI_DCR_FSIZE_SHIFT);
  321. return 0;
  322. }
  323. static int stm32_qspi_claim_bus(struct udevice *dev)
  324. {
  325. struct stm32_qspi_priv *priv = dev_get_priv(dev->parent);
  326. struct dm_spi_slave_plat *slave_plat = dev_get_parent_plat(dev);
  327. int slave_cs = slave_plat->cs;
  328. if (slave_cs >= STM32_QSPI_MAX_CHIP)
  329. return -ENODEV;
  330. if (priv->cs_used != slave_cs) {
  331. priv->cs_used = slave_cs;
  332. /* Set chip select */
  333. clrsetbits_le32(&priv->regs->cr, STM32_QSPI_CR_FSEL,
  334. priv->cs_used ? STM32_QSPI_CR_FSEL : 0);
  335. }
  336. setbits_le32(&priv->regs->cr, STM32_QSPI_CR_EN);
  337. return 0;
  338. }
  339. static int stm32_qspi_release_bus(struct udevice *dev)
  340. {
  341. struct stm32_qspi_priv *priv = dev_get_priv(dev->parent);
  342. clrbits_le32(&priv->regs->cr, STM32_QSPI_CR_EN);
  343. return 0;
  344. }
  345. static int stm32_qspi_set_speed(struct udevice *bus, uint speed)
  346. {
  347. struct stm32_qspi_priv *priv = dev_get_priv(bus);
  348. u32 qspi_clk = priv->clock_rate;
  349. u32 prescaler = 255;
  350. u32 csht;
  351. int ret;
  352. if (speed > 0) {
  353. prescaler = 0;
  354. if (qspi_clk) {
  355. prescaler = DIV_ROUND_UP(qspi_clk, speed) - 1;
  356. if (prescaler > 255)
  357. prescaler = 255;
  358. }
  359. }
  360. csht = DIV_ROUND_UP((5 * qspi_clk) / (prescaler + 1), 100000000);
  361. csht = (csht - 1) & STM32_QSPI_DCR_CSHT_MASK;
  362. ret = _stm32_qspi_wait_for_not_busy(priv);
  363. if (ret)
  364. return ret;
  365. clrsetbits_le32(&priv->regs->cr,
  366. STM32_QSPI_CR_PRESCALER_MASK <<
  367. STM32_QSPI_CR_PRESCALER_SHIFT,
  368. prescaler << STM32_QSPI_CR_PRESCALER_SHIFT);
  369. clrsetbits_le32(&priv->regs->dcr,
  370. STM32_QSPI_DCR_CSHT_MASK << STM32_QSPI_DCR_CSHT_SHIFT,
  371. csht << STM32_QSPI_DCR_CSHT_SHIFT);
  372. dev_dbg(bus, "regs=%p, speed=%d\n", priv->regs,
  373. (qspi_clk / (prescaler + 1)));
  374. return 0;
  375. }
  376. static int stm32_qspi_set_mode(struct udevice *bus, uint mode)
  377. {
  378. struct stm32_qspi_priv *priv = dev_get_priv(bus);
  379. int ret;
  380. const char *str_rx, *str_tx;
  381. ret = _stm32_qspi_wait_for_not_busy(priv);
  382. if (ret)
  383. return ret;
  384. if ((mode & SPI_CPHA) && (mode & SPI_CPOL))
  385. setbits_le32(&priv->regs->dcr, STM32_QSPI_DCR_CKMODE);
  386. else if (!(mode & SPI_CPHA) && !(mode & SPI_CPOL))
  387. clrbits_le32(&priv->regs->dcr, STM32_QSPI_DCR_CKMODE);
  388. else
  389. return -ENODEV;
  390. if (mode & SPI_CS_HIGH)
  391. return -ENODEV;
  392. if (mode & SPI_RX_QUAD)
  393. str_rx = "quad";
  394. else if (mode & SPI_RX_DUAL)
  395. str_rx = "dual";
  396. else
  397. str_rx = "single";
  398. if (mode & SPI_TX_QUAD)
  399. str_tx = "quad";
  400. else if (mode & SPI_TX_DUAL)
  401. str_tx = "dual";
  402. else
  403. str_tx = "single";
  404. dev_dbg(bus, "regs=%p, mode=%d rx: %s, tx: %s\n",
  405. priv->regs, mode, str_rx, str_tx);
  406. return 0;
  407. }
  408. static const struct spi_controller_mem_ops stm32_qspi_mem_ops = {
  409. .exec_op = stm32_qspi_exec_op,
  410. };
  411. static const struct dm_spi_ops stm32_qspi_ops = {
  412. .claim_bus = stm32_qspi_claim_bus,
  413. .release_bus = stm32_qspi_release_bus,
  414. .set_speed = stm32_qspi_set_speed,
  415. .set_mode = stm32_qspi_set_mode,
  416. .mem_ops = &stm32_qspi_mem_ops,
  417. };
  418. static const struct udevice_id stm32_qspi_ids[] = {
  419. { .compatible = "st,stm32f469-qspi" },
  420. { }
  421. };
  422. U_BOOT_DRIVER(stm32_qspi) = {
  423. .name = "stm32_qspi",
  424. .id = UCLASS_SPI,
  425. .of_match = stm32_qspi_ids,
  426. .ops = &stm32_qspi_ops,
  427. .priv_auto = sizeof(struct stm32_qspi_priv),
  428. .probe = stm32_qspi_probe,
  429. };