insn.h 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721
  1. /* SPDX-License-Identifier: GPL-2.0-only */
  2. /*
  3. * Copyright (C) 2013 Huawei Ltd.
  4. * Author: Jiang Liu <liuj97@gmail.com>
  5. *
  6. * Copyright (C) 2014 Zi Shen Lim <zlim.lnx@gmail.com>
  7. */
  8. #ifndef __ASM_INSN_H
  9. #define __ASM_INSN_H
  10. #include <linux/build_bug.h>
  11. #include <linux/types.h>
  12. #include <asm/insn-def.h>
  13. #ifndef __ASSEMBLY__
  14. enum aarch64_insn_hint_cr_op {
  15. AARCH64_INSN_HINT_NOP = 0x0 << 5,
  16. AARCH64_INSN_HINT_YIELD = 0x1 << 5,
  17. AARCH64_INSN_HINT_WFE = 0x2 << 5,
  18. AARCH64_INSN_HINT_WFI = 0x3 << 5,
  19. AARCH64_INSN_HINT_SEV = 0x4 << 5,
  20. AARCH64_INSN_HINT_SEVL = 0x5 << 5,
  21. AARCH64_INSN_HINT_XPACLRI = 0x07 << 5,
  22. AARCH64_INSN_HINT_PACIA_1716 = 0x08 << 5,
  23. AARCH64_INSN_HINT_PACIB_1716 = 0x0A << 5,
  24. AARCH64_INSN_HINT_AUTIA_1716 = 0x0C << 5,
  25. AARCH64_INSN_HINT_AUTIB_1716 = 0x0E << 5,
  26. AARCH64_INSN_HINT_PACIAZ = 0x18 << 5,
  27. AARCH64_INSN_HINT_PACIASP = 0x19 << 5,
  28. AARCH64_INSN_HINT_PACIBZ = 0x1A << 5,
  29. AARCH64_INSN_HINT_PACIBSP = 0x1B << 5,
  30. AARCH64_INSN_HINT_AUTIAZ = 0x1C << 5,
  31. AARCH64_INSN_HINT_AUTIASP = 0x1D << 5,
  32. AARCH64_INSN_HINT_AUTIBZ = 0x1E << 5,
  33. AARCH64_INSN_HINT_AUTIBSP = 0x1F << 5,
  34. AARCH64_INSN_HINT_ESB = 0x10 << 5,
  35. AARCH64_INSN_HINT_PSB = 0x11 << 5,
  36. AARCH64_INSN_HINT_TSB = 0x12 << 5,
  37. AARCH64_INSN_HINT_CSDB = 0x14 << 5,
  38. AARCH64_INSN_HINT_CLEARBHB = 0x16 << 5,
  39. AARCH64_INSN_HINT_BTI = 0x20 << 5,
  40. AARCH64_INSN_HINT_BTIC = 0x22 << 5,
  41. AARCH64_INSN_HINT_BTIJ = 0x24 << 5,
  42. AARCH64_INSN_HINT_BTIJC = 0x26 << 5,
  43. };
  44. enum aarch64_insn_imm_type {
  45. AARCH64_INSN_IMM_ADR,
  46. AARCH64_INSN_IMM_26,
  47. AARCH64_INSN_IMM_19,
  48. AARCH64_INSN_IMM_16,
  49. AARCH64_INSN_IMM_14,
  50. AARCH64_INSN_IMM_12,
  51. AARCH64_INSN_IMM_9,
  52. AARCH64_INSN_IMM_7,
  53. AARCH64_INSN_IMM_6,
  54. AARCH64_INSN_IMM_S,
  55. AARCH64_INSN_IMM_R,
  56. AARCH64_INSN_IMM_N,
  57. AARCH64_INSN_IMM_MAX
  58. };
  59. enum aarch64_insn_register_type {
  60. AARCH64_INSN_REGTYPE_RT,
  61. AARCH64_INSN_REGTYPE_RN,
  62. AARCH64_INSN_REGTYPE_RT2,
  63. AARCH64_INSN_REGTYPE_RM,
  64. AARCH64_INSN_REGTYPE_RD,
  65. AARCH64_INSN_REGTYPE_RA,
  66. AARCH64_INSN_REGTYPE_RS,
  67. };
  68. enum aarch64_insn_register {
  69. AARCH64_INSN_REG_0 = 0,
  70. AARCH64_INSN_REG_1 = 1,
  71. AARCH64_INSN_REG_2 = 2,
  72. AARCH64_INSN_REG_3 = 3,
  73. AARCH64_INSN_REG_4 = 4,
  74. AARCH64_INSN_REG_5 = 5,
  75. AARCH64_INSN_REG_6 = 6,
  76. AARCH64_INSN_REG_7 = 7,
  77. AARCH64_INSN_REG_8 = 8,
  78. AARCH64_INSN_REG_9 = 9,
  79. AARCH64_INSN_REG_10 = 10,
  80. AARCH64_INSN_REG_11 = 11,
  81. AARCH64_INSN_REG_12 = 12,
  82. AARCH64_INSN_REG_13 = 13,
  83. AARCH64_INSN_REG_14 = 14,
  84. AARCH64_INSN_REG_15 = 15,
  85. AARCH64_INSN_REG_16 = 16,
  86. AARCH64_INSN_REG_17 = 17,
  87. AARCH64_INSN_REG_18 = 18,
  88. AARCH64_INSN_REG_19 = 19,
  89. AARCH64_INSN_REG_20 = 20,
  90. AARCH64_INSN_REG_21 = 21,
  91. AARCH64_INSN_REG_22 = 22,
  92. AARCH64_INSN_REG_23 = 23,
  93. AARCH64_INSN_REG_24 = 24,
  94. AARCH64_INSN_REG_25 = 25,
  95. AARCH64_INSN_REG_26 = 26,
  96. AARCH64_INSN_REG_27 = 27,
  97. AARCH64_INSN_REG_28 = 28,
  98. AARCH64_INSN_REG_29 = 29,
  99. AARCH64_INSN_REG_FP = 29, /* Frame pointer */
  100. AARCH64_INSN_REG_30 = 30,
  101. AARCH64_INSN_REG_LR = 30, /* Link register */
  102. AARCH64_INSN_REG_ZR = 31, /* Zero: as source register */
  103. AARCH64_INSN_REG_SP = 31 /* Stack pointer: as load/store base reg */
  104. };
  105. enum aarch64_insn_special_register {
  106. AARCH64_INSN_SPCLREG_SPSR_EL1 = 0xC200,
  107. AARCH64_INSN_SPCLREG_ELR_EL1 = 0xC201,
  108. AARCH64_INSN_SPCLREG_SP_EL0 = 0xC208,
  109. AARCH64_INSN_SPCLREG_SPSEL = 0xC210,
  110. AARCH64_INSN_SPCLREG_CURRENTEL = 0xC212,
  111. AARCH64_INSN_SPCLREG_DAIF = 0xDA11,
  112. AARCH64_INSN_SPCLREG_NZCV = 0xDA10,
  113. AARCH64_INSN_SPCLREG_FPCR = 0xDA20,
  114. AARCH64_INSN_SPCLREG_DSPSR_EL0 = 0xDA28,
  115. AARCH64_INSN_SPCLREG_DLR_EL0 = 0xDA29,
  116. AARCH64_INSN_SPCLREG_SPSR_EL2 = 0xE200,
  117. AARCH64_INSN_SPCLREG_ELR_EL2 = 0xE201,
  118. AARCH64_INSN_SPCLREG_SP_EL1 = 0xE208,
  119. AARCH64_INSN_SPCLREG_SPSR_INQ = 0xE218,
  120. AARCH64_INSN_SPCLREG_SPSR_ABT = 0xE219,
  121. AARCH64_INSN_SPCLREG_SPSR_UND = 0xE21A,
  122. AARCH64_INSN_SPCLREG_SPSR_FIQ = 0xE21B,
  123. AARCH64_INSN_SPCLREG_SPSR_EL3 = 0xF200,
  124. AARCH64_INSN_SPCLREG_ELR_EL3 = 0xF201,
  125. AARCH64_INSN_SPCLREG_SP_EL2 = 0xF210
  126. };
  127. enum aarch64_insn_system_register {
  128. AARCH64_INSN_SYSREG_TPIDR_EL1 = 0x4684,
  129. AARCH64_INSN_SYSREG_TPIDR_EL2 = 0x6682,
  130. AARCH64_INSN_SYSREG_SP_EL0 = 0x4208,
  131. };
  132. enum aarch64_insn_variant {
  133. AARCH64_INSN_VARIANT_32BIT,
  134. AARCH64_INSN_VARIANT_64BIT
  135. };
  136. enum aarch64_insn_condition {
  137. AARCH64_INSN_COND_EQ = 0x0, /* == */
  138. AARCH64_INSN_COND_NE = 0x1, /* != */
  139. AARCH64_INSN_COND_CS = 0x2, /* unsigned >= */
  140. AARCH64_INSN_COND_CC = 0x3, /* unsigned < */
  141. AARCH64_INSN_COND_MI = 0x4, /* < 0 */
  142. AARCH64_INSN_COND_PL = 0x5, /* >= 0 */
  143. AARCH64_INSN_COND_VS = 0x6, /* overflow */
  144. AARCH64_INSN_COND_VC = 0x7, /* no overflow */
  145. AARCH64_INSN_COND_HI = 0x8, /* unsigned > */
  146. AARCH64_INSN_COND_LS = 0x9, /* unsigned <= */
  147. AARCH64_INSN_COND_GE = 0xa, /* signed >= */
  148. AARCH64_INSN_COND_LT = 0xb, /* signed < */
  149. AARCH64_INSN_COND_GT = 0xc, /* signed > */
  150. AARCH64_INSN_COND_LE = 0xd, /* signed <= */
  151. AARCH64_INSN_COND_AL = 0xe, /* always */
  152. };
  153. enum aarch64_insn_branch_type {
  154. AARCH64_INSN_BRANCH_NOLINK,
  155. AARCH64_INSN_BRANCH_LINK,
  156. AARCH64_INSN_BRANCH_RETURN,
  157. AARCH64_INSN_BRANCH_COMP_ZERO,
  158. AARCH64_INSN_BRANCH_COMP_NONZERO,
  159. };
  160. enum aarch64_insn_size_type {
  161. AARCH64_INSN_SIZE_8,
  162. AARCH64_INSN_SIZE_16,
  163. AARCH64_INSN_SIZE_32,
  164. AARCH64_INSN_SIZE_64,
  165. };
  166. enum aarch64_insn_ldst_type {
  167. AARCH64_INSN_LDST_LOAD_REG_OFFSET,
  168. AARCH64_INSN_LDST_STORE_REG_OFFSET,
  169. AARCH64_INSN_LDST_LOAD_IMM_OFFSET,
  170. AARCH64_INSN_LDST_STORE_IMM_OFFSET,
  171. AARCH64_INSN_LDST_LOAD_PAIR_PRE_INDEX,
  172. AARCH64_INSN_LDST_STORE_PAIR_PRE_INDEX,
  173. AARCH64_INSN_LDST_LOAD_PAIR_POST_INDEX,
  174. AARCH64_INSN_LDST_STORE_PAIR_POST_INDEX,
  175. AARCH64_INSN_LDST_LOAD_EX,
  176. AARCH64_INSN_LDST_LOAD_ACQ_EX,
  177. AARCH64_INSN_LDST_STORE_EX,
  178. AARCH64_INSN_LDST_STORE_REL_EX,
  179. AARCH64_INSN_LDST_SIGNED_LOAD_IMM_OFFSET,
  180. AARCH64_INSN_LDST_SIGNED_LOAD_REG_OFFSET,
  181. };
  182. enum aarch64_insn_adsb_type {
  183. AARCH64_INSN_ADSB_ADD,
  184. AARCH64_INSN_ADSB_SUB,
  185. AARCH64_INSN_ADSB_ADD_SETFLAGS,
  186. AARCH64_INSN_ADSB_SUB_SETFLAGS
  187. };
  188. enum aarch64_insn_movewide_type {
  189. AARCH64_INSN_MOVEWIDE_ZERO,
  190. AARCH64_INSN_MOVEWIDE_KEEP,
  191. AARCH64_INSN_MOVEWIDE_INVERSE
  192. };
  193. enum aarch64_insn_bitfield_type {
  194. AARCH64_INSN_BITFIELD_MOVE,
  195. AARCH64_INSN_BITFIELD_MOVE_UNSIGNED,
  196. AARCH64_INSN_BITFIELD_MOVE_SIGNED
  197. };
  198. enum aarch64_insn_data1_type {
  199. AARCH64_INSN_DATA1_REVERSE_16,
  200. AARCH64_INSN_DATA1_REVERSE_32,
  201. AARCH64_INSN_DATA1_REVERSE_64,
  202. };
  203. enum aarch64_insn_data2_type {
  204. AARCH64_INSN_DATA2_UDIV,
  205. AARCH64_INSN_DATA2_SDIV,
  206. AARCH64_INSN_DATA2_LSLV,
  207. AARCH64_INSN_DATA2_LSRV,
  208. AARCH64_INSN_DATA2_ASRV,
  209. AARCH64_INSN_DATA2_RORV,
  210. };
  211. enum aarch64_insn_data3_type {
  212. AARCH64_INSN_DATA3_MADD,
  213. AARCH64_INSN_DATA3_MSUB,
  214. };
  215. enum aarch64_insn_logic_type {
  216. AARCH64_INSN_LOGIC_AND,
  217. AARCH64_INSN_LOGIC_BIC,
  218. AARCH64_INSN_LOGIC_ORR,
  219. AARCH64_INSN_LOGIC_ORN,
  220. AARCH64_INSN_LOGIC_EOR,
  221. AARCH64_INSN_LOGIC_EON,
  222. AARCH64_INSN_LOGIC_AND_SETFLAGS,
  223. AARCH64_INSN_LOGIC_BIC_SETFLAGS
  224. };
  225. enum aarch64_insn_prfm_type {
  226. AARCH64_INSN_PRFM_TYPE_PLD,
  227. AARCH64_INSN_PRFM_TYPE_PLI,
  228. AARCH64_INSN_PRFM_TYPE_PST,
  229. };
  230. enum aarch64_insn_prfm_target {
  231. AARCH64_INSN_PRFM_TARGET_L1,
  232. AARCH64_INSN_PRFM_TARGET_L2,
  233. AARCH64_INSN_PRFM_TARGET_L3,
  234. };
  235. enum aarch64_insn_prfm_policy {
  236. AARCH64_INSN_PRFM_POLICY_KEEP,
  237. AARCH64_INSN_PRFM_POLICY_STRM,
  238. };
  239. enum aarch64_insn_adr_type {
  240. AARCH64_INSN_ADR_TYPE_ADRP,
  241. AARCH64_INSN_ADR_TYPE_ADR,
  242. };
  243. enum aarch64_insn_mem_atomic_op {
  244. AARCH64_INSN_MEM_ATOMIC_ADD,
  245. AARCH64_INSN_MEM_ATOMIC_CLR,
  246. AARCH64_INSN_MEM_ATOMIC_EOR,
  247. AARCH64_INSN_MEM_ATOMIC_SET,
  248. AARCH64_INSN_MEM_ATOMIC_SWP,
  249. };
  250. enum aarch64_insn_mem_order_type {
  251. AARCH64_INSN_MEM_ORDER_NONE,
  252. AARCH64_INSN_MEM_ORDER_ACQ,
  253. AARCH64_INSN_MEM_ORDER_REL,
  254. AARCH64_INSN_MEM_ORDER_ACQREL,
  255. };
  256. enum aarch64_insn_mb_type {
  257. AARCH64_INSN_MB_SY,
  258. AARCH64_INSN_MB_ST,
  259. AARCH64_INSN_MB_LD,
  260. AARCH64_INSN_MB_ISH,
  261. AARCH64_INSN_MB_ISHST,
  262. AARCH64_INSN_MB_ISHLD,
  263. AARCH64_INSN_MB_NSH,
  264. AARCH64_INSN_MB_NSHST,
  265. AARCH64_INSN_MB_NSHLD,
  266. AARCH64_INSN_MB_OSH,
  267. AARCH64_INSN_MB_OSHST,
  268. AARCH64_INSN_MB_OSHLD,
  269. };
  270. #define __AARCH64_INSN_FUNCS(abbr, mask, val) \
  271. static __always_inline bool aarch64_insn_is_##abbr(u32 code) \
  272. { \
  273. BUILD_BUG_ON(~(mask) & (val)); \
  274. return (code & (mask)) == (val); \
  275. } \
  276. static __always_inline u32 aarch64_insn_get_##abbr##_value(void) \
  277. { \
  278. return (val); \
  279. }
  280. /*
  281. * ARM Architecture Reference Manual for ARMv8 Profile-A, Issue A.a
  282. * Section C3.1 "A64 instruction index by encoding":
  283. * AArch64 main encoding table
  284. * Bit position
  285. * 28 27 26 25 Encoding Group
  286. * 0 0 - - Unallocated
  287. * 1 0 0 - Data processing, immediate
  288. * 1 0 1 - Branch, exception generation and system instructions
  289. * - 1 - 0 Loads and stores
  290. * - 1 0 1 Data processing - register
  291. * 0 1 1 1 Data processing - SIMD and floating point
  292. * 1 1 1 1 Data processing - SIMD and floating point
  293. * "-" means "don't care"
  294. */
  295. __AARCH64_INSN_FUNCS(class_branch_sys, 0x1c000000, 0x14000000)
  296. __AARCH64_INSN_FUNCS(adr, 0x9F000000, 0x10000000)
  297. __AARCH64_INSN_FUNCS(adrp, 0x9F000000, 0x90000000)
  298. __AARCH64_INSN_FUNCS(prfm, 0x3FC00000, 0x39800000)
  299. __AARCH64_INSN_FUNCS(prfm_lit, 0xFF000000, 0xD8000000)
  300. __AARCH64_INSN_FUNCS(store_imm, 0x3FC00000, 0x39000000)
  301. __AARCH64_INSN_FUNCS(load_imm, 0x3FC00000, 0x39400000)
  302. __AARCH64_INSN_FUNCS(signed_load_imm, 0X3FC00000, 0x39800000)
  303. __AARCH64_INSN_FUNCS(store_pre, 0x3FE00C00, 0x38000C00)
  304. __AARCH64_INSN_FUNCS(load_pre, 0x3FE00C00, 0x38400C00)
  305. __AARCH64_INSN_FUNCS(store_post, 0x3FE00C00, 0x38000400)
  306. __AARCH64_INSN_FUNCS(load_post, 0x3FE00C00, 0x38400400)
  307. __AARCH64_INSN_FUNCS(str_reg, 0x3FE0EC00, 0x38206800)
  308. __AARCH64_INSN_FUNCS(str_imm, 0x3FC00000, 0x39000000)
  309. __AARCH64_INSN_FUNCS(ldadd, 0x3F20FC00, 0x38200000)
  310. __AARCH64_INSN_FUNCS(ldclr, 0x3F20FC00, 0x38201000)
  311. __AARCH64_INSN_FUNCS(ldeor, 0x3F20FC00, 0x38202000)
  312. __AARCH64_INSN_FUNCS(ldset, 0x3F20FC00, 0x38203000)
  313. __AARCH64_INSN_FUNCS(swp, 0x3F20FC00, 0x38208000)
  314. __AARCH64_INSN_FUNCS(cas, 0x3FA07C00, 0x08A07C00)
  315. __AARCH64_INSN_FUNCS(ldr_reg, 0x3FE0EC00, 0x38606800)
  316. __AARCH64_INSN_FUNCS(signed_ldr_reg, 0X3FE0FC00, 0x38A0E800)
  317. __AARCH64_INSN_FUNCS(ldr_imm, 0x3FC00000, 0x39400000)
  318. __AARCH64_INSN_FUNCS(ldr_lit, 0xBF000000, 0x18000000)
  319. __AARCH64_INSN_FUNCS(ldrsw_lit, 0xFF000000, 0x98000000)
  320. __AARCH64_INSN_FUNCS(exclusive, 0x3F800000, 0x08000000)
  321. __AARCH64_INSN_FUNCS(load_ex, 0x3F400000, 0x08400000)
  322. __AARCH64_INSN_FUNCS(store_ex, 0x3F400000, 0x08000000)
  323. __AARCH64_INSN_FUNCS(mops, 0x3B200C00, 0x19000400)
  324. __AARCH64_INSN_FUNCS(stp, 0x7FC00000, 0x29000000)
  325. __AARCH64_INSN_FUNCS(ldp, 0x7FC00000, 0x29400000)
  326. __AARCH64_INSN_FUNCS(stp_post, 0x7FC00000, 0x28800000)
  327. __AARCH64_INSN_FUNCS(ldp_post, 0x7FC00000, 0x28C00000)
  328. __AARCH64_INSN_FUNCS(stp_pre, 0x7FC00000, 0x29800000)
  329. __AARCH64_INSN_FUNCS(ldp_pre, 0x7FC00000, 0x29C00000)
  330. __AARCH64_INSN_FUNCS(add_imm, 0x7F000000, 0x11000000)
  331. __AARCH64_INSN_FUNCS(adds_imm, 0x7F000000, 0x31000000)
  332. __AARCH64_INSN_FUNCS(sub_imm, 0x7F000000, 0x51000000)
  333. __AARCH64_INSN_FUNCS(subs_imm, 0x7F000000, 0x71000000)
  334. __AARCH64_INSN_FUNCS(movn, 0x7F800000, 0x12800000)
  335. __AARCH64_INSN_FUNCS(sbfm, 0x7F800000, 0x13000000)
  336. __AARCH64_INSN_FUNCS(bfm, 0x7F800000, 0x33000000)
  337. __AARCH64_INSN_FUNCS(movz, 0x7F800000, 0x52800000)
  338. __AARCH64_INSN_FUNCS(ubfm, 0x7F800000, 0x53000000)
  339. __AARCH64_INSN_FUNCS(movk, 0x7F800000, 0x72800000)
  340. __AARCH64_INSN_FUNCS(add, 0x7F200000, 0x0B000000)
  341. __AARCH64_INSN_FUNCS(adds, 0x7F200000, 0x2B000000)
  342. __AARCH64_INSN_FUNCS(sub, 0x7F200000, 0x4B000000)
  343. __AARCH64_INSN_FUNCS(subs, 0x7F200000, 0x6B000000)
  344. __AARCH64_INSN_FUNCS(madd, 0x7FE08000, 0x1B000000)
  345. __AARCH64_INSN_FUNCS(msub, 0x7FE08000, 0x1B008000)
  346. __AARCH64_INSN_FUNCS(udiv, 0x7FE0FC00, 0x1AC00800)
  347. __AARCH64_INSN_FUNCS(sdiv, 0x7FE0FC00, 0x1AC00C00)
  348. __AARCH64_INSN_FUNCS(lslv, 0x7FE0FC00, 0x1AC02000)
  349. __AARCH64_INSN_FUNCS(lsrv, 0x7FE0FC00, 0x1AC02400)
  350. __AARCH64_INSN_FUNCS(asrv, 0x7FE0FC00, 0x1AC02800)
  351. __AARCH64_INSN_FUNCS(rorv, 0x7FE0FC00, 0x1AC02C00)
  352. __AARCH64_INSN_FUNCS(rev16, 0x7FFFFC00, 0x5AC00400)
  353. __AARCH64_INSN_FUNCS(rev32, 0x7FFFFC00, 0x5AC00800)
  354. __AARCH64_INSN_FUNCS(rev64, 0x7FFFFC00, 0x5AC00C00)
  355. __AARCH64_INSN_FUNCS(and, 0x7F200000, 0x0A000000)
  356. __AARCH64_INSN_FUNCS(bic, 0x7F200000, 0x0A200000)
  357. __AARCH64_INSN_FUNCS(orr, 0x7F200000, 0x2A000000)
  358. __AARCH64_INSN_FUNCS(mov_reg, 0x7FE0FFE0, 0x2A0003E0)
  359. __AARCH64_INSN_FUNCS(orn, 0x7F200000, 0x2A200000)
  360. __AARCH64_INSN_FUNCS(eor, 0x7F200000, 0x4A000000)
  361. __AARCH64_INSN_FUNCS(eon, 0x7F200000, 0x4A200000)
  362. __AARCH64_INSN_FUNCS(ands, 0x7F200000, 0x6A000000)
  363. __AARCH64_INSN_FUNCS(bics, 0x7F200000, 0x6A200000)
  364. __AARCH64_INSN_FUNCS(and_imm, 0x7F800000, 0x12000000)
  365. __AARCH64_INSN_FUNCS(orr_imm, 0x7F800000, 0x32000000)
  366. __AARCH64_INSN_FUNCS(eor_imm, 0x7F800000, 0x52000000)
  367. __AARCH64_INSN_FUNCS(ands_imm, 0x7F800000, 0x72000000)
  368. __AARCH64_INSN_FUNCS(extr, 0x7FA00000, 0x13800000)
  369. __AARCH64_INSN_FUNCS(b, 0xFC000000, 0x14000000)
  370. __AARCH64_INSN_FUNCS(bl, 0xFC000000, 0x94000000)
  371. __AARCH64_INSN_FUNCS(cbz, 0x7F000000, 0x34000000)
  372. __AARCH64_INSN_FUNCS(cbnz, 0x7F000000, 0x35000000)
  373. __AARCH64_INSN_FUNCS(tbz, 0x7F000000, 0x36000000)
  374. __AARCH64_INSN_FUNCS(tbnz, 0x7F000000, 0x37000000)
  375. __AARCH64_INSN_FUNCS(bcond, 0xFF000010, 0x54000000)
  376. __AARCH64_INSN_FUNCS(svc, 0xFFE0001F, 0xD4000001)
  377. __AARCH64_INSN_FUNCS(hvc, 0xFFE0001F, 0xD4000002)
  378. __AARCH64_INSN_FUNCS(smc, 0xFFE0001F, 0xD4000003)
  379. __AARCH64_INSN_FUNCS(brk, 0xFFE0001F, 0xD4200000)
  380. __AARCH64_INSN_FUNCS(exception, 0xFF000000, 0xD4000000)
  381. __AARCH64_INSN_FUNCS(hint, 0xFFFFF01F, 0xD503201F)
  382. __AARCH64_INSN_FUNCS(br, 0xFFFFFC1F, 0xD61F0000)
  383. __AARCH64_INSN_FUNCS(br_auth, 0xFEFFF800, 0xD61F0800)
  384. __AARCH64_INSN_FUNCS(blr, 0xFFFFFC1F, 0xD63F0000)
  385. __AARCH64_INSN_FUNCS(blr_auth, 0xFEFFF800, 0xD63F0800)
  386. __AARCH64_INSN_FUNCS(ret, 0xFFFFFC1F, 0xD65F0000)
  387. __AARCH64_INSN_FUNCS(ret_auth, 0xFFFFFBFF, 0xD65F0BFF)
  388. __AARCH64_INSN_FUNCS(eret, 0xFFFFFFFF, 0xD69F03E0)
  389. __AARCH64_INSN_FUNCS(eret_auth, 0xFFFFFBFF, 0xD69F0BFF)
  390. __AARCH64_INSN_FUNCS(mrs, 0xFFF00000, 0xD5300000)
  391. __AARCH64_INSN_FUNCS(msr_imm, 0xFFF8F01F, 0xD500401F)
  392. __AARCH64_INSN_FUNCS(msr_reg, 0xFFF00000, 0xD5100000)
  393. __AARCH64_INSN_FUNCS(dmb, 0xFFFFF0FF, 0xD50330BF)
  394. __AARCH64_INSN_FUNCS(dsb_base, 0xFFFFF0FF, 0xD503309F)
  395. __AARCH64_INSN_FUNCS(dsb_nxs, 0xFFFFF3FF, 0xD503323F)
  396. __AARCH64_INSN_FUNCS(isb, 0xFFFFF0FF, 0xD50330DF)
  397. __AARCH64_INSN_FUNCS(sb, 0xFFFFFFFF, 0xD50330FF)
  398. __AARCH64_INSN_FUNCS(clrex, 0xFFFFF0FF, 0xD503305F)
  399. __AARCH64_INSN_FUNCS(ssbb, 0xFFFFFFFF, 0xD503309F)
  400. __AARCH64_INSN_FUNCS(pssbb, 0xFFFFFFFF, 0xD503349F)
  401. __AARCH64_INSN_FUNCS(bti, 0xFFFFFF3F, 0xD503241f)
  402. #undef __AARCH64_INSN_FUNCS
  403. static __always_inline bool aarch64_insn_is_steppable_hint(u32 insn)
  404. {
  405. if (!aarch64_insn_is_hint(insn))
  406. return false;
  407. switch (insn & 0xFE0) {
  408. case AARCH64_INSN_HINT_XPACLRI:
  409. case AARCH64_INSN_HINT_PACIA_1716:
  410. case AARCH64_INSN_HINT_PACIB_1716:
  411. case AARCH64_INSN_HINT_PACIAZ:
  412. case AARCH64_INSN_HINT_PACIASP:
  413. case AARCH64_INSN_HINT_PACIBZ:
  414. case AARCH64_INSN_HINT_PACIBSP:
  415. case AARCH64_INSN_HINT_BTI:
  416. case AARCH64_INSN_HINT_BTIC:
  417. case AARCH64_INSN_HINT_BTIJ:
  418. case AARCH64_INSN_HINT_BTIJC:
  419. case AARCH64_INSN_HINT_NOP:
  420. return true;
  421. default:
  422. return false;
  423. }
  424. }
  425. static __always_inline bool aarch64_insn_is_branch(u32 insn)
  426. {
  427. /* b, bl, cb*, tb*, ret*, b.cond, br*, blr* */
  428. return aarch64_insn_is_b(insn) ||
  429. aarch64_insn_is_bl(insn) ||
  430. aarch64_insn_is_cbz(insn) ||
  431. aarch64_insn_is_cbnz(insn) ||
  432. aarch64_insn_is_tbz(insn) ||
  433. aarch64_insn_is_tbnz(insn) ||
  434. aarch64_insn_is_ret(insn) ||
  435. aarch64_insn_is_ret_auth(insn) ||
  436. aarch64_insn_is_br(insn) ||
  437. aarch64_insn_is_br_auth(insn) ||
  438. aarch64_insn_is_blr(insn) ||
  439. aarch64_insn_is_blr_auth(insn) ||
  440. aarch64_insn_is_bcond(insn);
  441. }
  442. static __always_inline bool aarch64_insn_is_branch_imm(u32 insn)
  443. {
  444. return aarch64_insn_is_b(insn) ||
  445. aarch64_insn_is_bl(insn) ||
  446. aarch64_insn_is_tbz(insn) ||
  447. aarch64_insn_is_tbnz(insn) ||
  448. aarch64_insn_is_cbz(insn) ||
  449. aarch64_insn_is_cbnz(insn) ||
  450. aarch64_insn_is_bcond(insn);
  451. }
  452. static __always_inline bool aarch64_insn_is_adr_adrp(u32 insn)
  453. {
  454. return aarch64_insn_is_adr(insn) ||
  455. aarch64_insn_is_adrp(insn);
  456. }
  457. static __always_inline bool aarch64_insn_is_dsb(u32 insn)
  458. {
  459. return aarch64_insn_is_dsb_base(insn) ||
  460. aarch64_insn_is_dsb_nxs(insn);
  461. }
  462. static __always_inline bool aarch64_insn_is_barrier(u32 insn)
  463. {
  464. return aarch64_insn_is_dmb(insn) ||
  465. aarch64_insn_is_dsb(insn) ||
  466. aarch64_insn_is_isb(insn) ||
  467. aarch64_insn_is_sb(insn) ||
  468. aarch64_insn_is_clrex(insn) ||
  469. aarch64_insn_is_ssbb(insn) ||
  470. aarch64_insn_is_pssbb(insn);
  471. }
  472. static __always_inline bool aarch64_insn_is_store_single(u32 insn)
  473. {
  474. return aarch64_insn_is_store_imm(insn) ||
  475. aarch64_insn_is_store_pre(insn) ||
  476. aarch64_insn_is_store_post(insn);
  477. }
  478. static __always_inline bool aarch64_insn_is_store_pair(u32 insn)
  479. {
  480. return aarch64_insn_is_stp(insn) ||
  481. aarch64_insn_is_stp_pre(insn) ||
  482. aarch64_insn_is_stp_post(insn);
  483. }
  484. static __always_inline bool aarch64_insn_is_load_single(u32 insn)
  485. {
  486. return aarch64_insn_is_load_imm(insn) ||
  487. aarch64_insn_is_load_pre(insn) ||
  488. aarch64_insn_is_load_post(insn);
  489. }
  490. static __always_inline bool aarch64_insn_is_load_pair(u32 insn)
  491. {
  492. return aarch64_insn_is_ldp(insn) ||
  493. aarch64_insn_is_ldp_pre(insn) ||
  494. aarch64_insn_is_ldp_post(insn);
  495. }
  496. static __always_inline bool aarch64_insn_uses_literal(u32 insn)
  497. {
  498. /* ldr/ldrsw (literal), prfm */
  499. return aarch64_insn_is_ldr_lit(insn) ||
  500. aarch64_insn_is_ldrsw_lit(insn) ||
  501. aarch64_insn_is_adr_adrp(insn) ||
  502. aarch64_insn_is_prfm_lit(insn);
  503. }
  504. enum aarch64_insn_encoding_class aarch64_get_insn_class(u32 insn);
  505. u64 aarch64_insn_decode_immediate(enum aarch64_insn_imm_type type, u32 insn);
  506. u32 aarch64_insn_encode_immediate(enum aarch64_insn_imm_type type,
  507. u32 insn, u64 imm);
  508. u32 aarch64_insn_decode_register(enum aarch64_insn_register_type type,
  509. u32 insn);
  510. u32 aarch64_insn_gen_branch_imm(unsigned long pc, unsigned long addr,
  511. enum aarch64_insn_branch_type type);
  512. u32 aarch64_insn_gen_comp_branch_imm(unsigned long pc, unsigned long addr,
  513. enum aarch64_insn_register reg,
  514. enum aarch64_insn_variant variant,
  515. enum aarch64_insn_branch_type type);
  516. u32 aarch64_insn_gen_cond_branch_imm(unsigned long pc, unsigned long addr,
  517. enum aarch64_insn_condition cond);
  518. static __always_inline u32
  519. aarch64_insn_gen_hint(enum aarch64_insn_hint_cr_op op)
  520. {
  521. return aarch64_insn_get_hint_value() | op;
  522. }
  523. static __always_inline u32 aarch64_insn_gen_nop(void)
  524. {
  525. return aarch64_insn_gen_hint(AARCH64_INSN_HINT_NOP);
  526. }
  527. u32 aarch64_insn_gen_branch_reg(enum aarch64_insn_register reg,
  528. enum aarch64_insn_branch_type type);
  529. u32 aarch64_insn_gen_load_store_reg(enum aarch64_insn_register reg,
  530. enum aarch64_insn_register base,
  531. enum aarch64_insn_register offset,
  532. enum aarch64_insn_size_type size,
  533. enum aarch64_insn_ldst_type type);
  534. u32 aarch64_insn_gen_load_store_imm(enum aarch64_insn_register reg,
  535. enum aarch64_insn_register base,
  536. unsigned int imm,
  537. enum aarch64_insn_size_type size,
  538. enum aarch64_insn_ldst_type type);
  539. u32 aarch64_insn_gen_load_literal(unsigned long pc, unsigned long addr,
  540. enum aarch64_insn_register reg,
  541. bool is64bit);
  542. u32 aarch64_insn_gen_load_store_pair(enum aarch64_insn_register reg1,
  543. enum aarch64_insn_register reg2,
  544. enum aarch64_insn_register base,
  545. int offset,
  546. enum aarch64_insn_variant variant,
  547. enum aarch64_insn_ldst_type type);
  548. u32 aarch64_insn_gen_load_store_ex(enum aarch64_insn_register reg,
  549. enum aarch64_insn_register base,
  550. enum aarch64_insn_register state,
  551. enum aarch64_insn_size_type size,
  552. enum aarch64_insn_ldst_type type);
  553. u32 aarch64_insn_gen_add_sub_imm(enum aarch64_insn_register dst,
  554. enum aarch64_insn_register src,
  555. int imm, enum aarch64_insn_variant variant,
  556. enum aarch64_insn_adsb_type type);
  557. u32 aarch64_insn_gen_adr(unsigned long pc, unsigned long addr,
  558. enum aarch64_insn_register reg,
  559. enum aarch64_insn_adr_type type);
  560. u32 aarch64_insn_gen_bitfield(enum aarch64_insn_register dst,
  561. enum aarch64_insn_register src,
  562. int immr, int imms,
  563. enum aarch64_insn_variant variant,
  564. enum aarch64_insn_bitfield_type type);
  565. u32 aarch64_insn_gen_movewide(enum aarch64_insn_register dst,
  566. int imm, int shift,
  567. enum aarch64_insn_variant variant,
  568. enum aarch64_insn_movewide_type type);
  569. u32 aarch64_insn_gen_add_sub_shifted_reg(enum aarch64_insn_register dst,
  570. enum aarch64_insn_register src,
  571. enum aarch64_insn_register reg,
  572. int shift,
  573. enum aarch64_insn_variant variant,
  574. enum aarch64_insn_adsb_type type);
  575. u32 aarch64_insn_gen_data1(enum aarch64_insn_register dst,
  576. enum aarch64_insn_register src,
  577. enum aarch64_insn_variant variant,
  578. enum aarch64_insn_data1_type type);
  579. u32 aarch64_insn_gen_data2(enum aarch64_insn_register dst,
  580. enum aarch64_insn_register src,
  581. enum aarch64_insn_register reg,
  582. enum aarch64_insn_variant variant,
  583. enum aarch64_insn_data2_type type);
  584. u32 aarch64_insn_gen_data3(enum aarch64_insn_register dst,
  585. enum aarch64_insn_register src,
  586. enum aarch64_insn_register reg1,
  587. enum aarch64_insn_register reg2,
  588. enum aarch64_insn_variant variant,
  589. enum aarch64_insn_data3_type type);
  590. u32 aarch64_insn_gen_logical_shifted_reg(enum aarch64_insn_register dst,
  591. enum aarch64_insn_register src,
  592. enum aarch64_insn_register reg,
  593. int shift,
  594. enum aarch64_insn_variant variant,
  595. enum aarch64_insn_logic_type type);
  596. u32 aarch64_insn_gen_move_reg(enum aarch64_insn_register dst,
  597. enum aarch64_insn_register src,
  598. enum aarch64_insn_variant variant);
  599. u32 aarch64_insn_gen_logical_immediate(enum aarch64_insn_logic_type type,
  600. enum aarch64_insn_variant variant,
  601. enum aarch64_insn_register Rn,
  602. enum aarch64_insn_register Rd,
  603. u64 imm);
  604. u32 aarch64_insn_gen_extr(enum aarch64_insn_variant variant,
  605. enum aarch64_insn_register Rm,
  606. enum aarch64_insn_register Rn,
  607. enum aarch64_insn_register Rd,
  608. u8 lsb);
  609. #ifdef CONFIG_ARM64_LSE_ATOMICS
  610. u32 aarch64_insn_gen_atomic_ld_op(enum aarch64_insn_register result,
  611. enum aarch64_insn_register address,
  612. enum aarch64_insn_register value,
  613. enum aarch64_insn_size_type size,
  614. enum aarch64_insn_mem_atomic_op op,
  615. enum aarch64_insn_mem_order_type order);
  616. u32 aarch64_insn_gen_cas(enum aarch64_insn_register result,
  617. enum aarch64_insn_register address,
  618. enum aarch64_insn_register value,
  619. enum aarch64_insn_size_type size,
  620. enum aarch64_insn_mem_order_type order);
  621. #else
  622. static inline
  623. u32 aarch64_insn_gen_atomic_ld_op(enum aarch64_insn_register result,
  624. enum aarch64_insn_register address,
  625. enum aarch64_insn_register value,
  626. enum aarch64_insn_size_type size,
  627. enum aarch64_insn_mem_atomic_op op,
  628. enum aarch64_insn_mem_order_type order)
  629. {
  630. return AARCH64_BREAK_FAULT;
  631. }
  632. static inline
  633. u32 aarch64_insn_gen_cas(enum aarch64_insn_register result,
  634. enum aarch64_insn_register address,
  635. enum aarch64_insn_register value,
  636. enum aarch64_insn_size_type size,
  637. enum aarch64_insn_mem_order_type order)
  638. {
  639. return AARCH64_BREAK_FAULT;
  640. }
  641. #endif
  642. u32 aarch64_insn_gen_dmb(enum aarch64_insn_mb_type type);
  643. u32 aarch64_insn_gen_mrs(enum aarch64_insn_register result,
  644. enum aarch64_insn_system_register sysreg);
  645. s32 aarch64_get_branch_offset(u32 insn);
  646. u32 aarch64_set_branch_offset(u32 insn, s32 offset);
  647. s32 aarch64_insn_adrp_get_offset(u32 insn);
  648. u32 aarch64_insn_adrp_set_offset(u32 insn, s32 offset);
  649. bool aarch32_insn_is_wide(u32 insn);
  650. #define A32_RN_OFFSET 16
  651. #define A32_RT_OFFSET 12
  652. #define A32_RT2_OFFSET 0
  653. u32 aarch64_insn_extract_system_reg(u32 insn);
  654. u32 aarch32_insn_extract_reg_num(u32 insn, int offset);
  655. u32 aarch32_insn_mcr_extract_opc2(u32 insn);
  656. u32 aarch32_insn_mcr_extract_crm(u32 insn);
  657. typedef bool (pstate_check_t)(unsigned long);
  658. extern pstate_check_t * const aarch32_opcode_cond_checks[16];
  659. #endif /* __ASSEMBLY__ */
  660. #endif /* __ASM_INSN_H */