kvm_arm.h 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441
  1. /* SPDX-License-Identifier: GPL-2.0-only */
  2. /*
  3. * Copyright (C) 2012,2013 - ARM Ltd
  4. * Author: Marc Zyngier <marc.zyngier@arm.com>
  5. */
  6. #ifndef __ARM64_KVM_ARM_H__
  7. #define __ARM64_KVM_ARM_H__
  8. #include <asm/esr.h>
  9. #include <asm/memory.h>
  10. #include <asm/sysreg.h>
  11. #include <asm/types.h>
  12. /* Hyp Configuration Register (HCR) bits */
  13. #define HCR_TID5 (UL(1) << 58)
  14. #define HCR_DCT (UL(1) << 57)
  15. #define HCR_ATA_SHIFT 56
  16. #define HCR_ATA (UL(1) << HCR_ATA_SHIFT)
  17. #define HCR_TTLBOS (UL(1) << 55)
  18. #define HCR_TTLBIS (UL(1) << 54)
  19. #define HCR_ENSCXT (UL(1) << 53)
  20. #define HCR_TOCU (UL(1) << 52)
  21. #define HCR_AMVOFFEN (UL(1) << 51)
  22. #define HCR_TICAB (UL(1) << 50)
  23. #define HCR_TID4 (UL(1) << 49)
  24. #define HCR_FIEN (UL(1) << 47)
  25. #define HCR_FWB (UL(1) << 46)
  26. #define HCR_NV2 (UL(1) << 45)
  27. #define HCR_AT (UL(1) << 44)
  28. #define HCR_NV1 (UL(1) << 43)
  29. #define HCR_NV (UL(1) << 42)
  30. #define HCR_API (UL(1) << 41)
  31. #define HCR_APK (UL(1) << 40)
  32. #define HCR_TEA (UL(1) << 37)
  33. #define HCR_TERR (UL(1) << 36)
  34. #define HCR_TLOR (UL(1) << 35)
  35. #define HCR_E2H (UL(1) << 34)
  36. #define HCR_ID (UL(1) << 33)
  37. #define HCR_CD (UL(1) << 32)
  38. #define HCR_RW_SHIFT 31
  39. #define HCR_RW (UL(1) << HCR_RW_SHIFT)
  40. #define HCR_TRVM (UL(1) << 30)
  41. #define HCR_HCD (UL(1) << 29)
  42. #define HCR_TDZ (UL(1) << 28)
  43. #define HCR_TGE (UL(1) << 27)
  44. #define HCR_TVM (UL(1) << 26)
  45. #define HCR_TTLB (UL(1) << 25)
  46. #define HCR_TPU (UL(1) << 24)
  47. #define HCR_TPC (UL(1) << 23) /* HCR_TPCP if FEAT_DPB */
  48. #define HCR_TSW (UL(1) << 22)
  49. #define HCR_TACR (UL(1) << 21)
  50. #define HCR_TIDCP (UL(1) << 20)
  51. #define HCR_TSC (UL(1) << 19)
  52. #define HCR_TID3 (UL(1) << 18)
  53. #define HCR_TID2 (UL(1) << 17)
  54. #define HCR_TID1 (UL(1) << 16)
  55. #define HCR_TID0 (UL(1) << 15)
  56. #define HCR_TWE (UL(1) << 14)
  57. #define HCR_TWI (UL(1) << 13)
  58. #define HCR_DC (UL(1) << 12)
  59. #define HCR_BSU (3 << 10)
  60. #define HCR_BSU_IS (UL(1) << 10)
  61. #define HCR_FB (UL(1) << 9)
  62. #define HCR_VSE (UL(1) << 8)
  63. #define HCR_VI (UL(1) << 7)
  64. #define HCR_VF (UL(1) << 6)
  65. #define HCR_AMO (UL(1) << 5)
  66. #define HCR_IMO (UL(1) << 4)
  67. #define HCR_FMO (UL(1) << 3)
  68. #define HCR_PTW (UL(1) << 2)
  69. #define HCR_SWIO (UL(1) << 1)
  70. #define HCR_VM (UL(1) << 0)
  71. #define HCR_RES0 ((UL(1) << 48) | (UL(1) << 39))
  72. /*
  73. * The bits we set in HCR:
  74. * TLOR: Trap LORegion register accesses
  75. * RW: 64bit by default, can be overridden for 32bit VMs
  76. * TACR: Trap ACTLR
  77. * TSC: Trap SMC
  78. * TSW: Trap cache operations by set/way
  79. * TWE: Trap WFE
  80. * TWI: Trap WFI
  81. * TIDCP: Trap L2CTLR/L2ECTLR
  82. * BSU_IS: Upgrade barriers to the inner shareable domain
  83. * FB: Force broadcast of all maintenance operations
  84. * AMO: Override CPSR.A and enable signaling with VA
  85. * IMO: Override CPSR.I and enable signaling with VI
  86. * FMO: Override CPSR.F and enable signaling with VF
  87. * SWIO: Turn set/way invalidates into set/way clean+invalidate
  88. * PTW: Take a stage2 fault if a stage1 walk steps in device memory
  89. * TID3: Trap EL1 reads of group 3 ID registers
  90. * TID2: Trap CTR_EL0, CCSIDR2_EL1, CLIDR_EL1, and CSSELR_EL1
  91. */
  92. #define HCR_GUEST_FLAGS (HCR_TSC | HCR_TSW | HCR_TWE | HCR_TWI | HCR_VM | \
  93. HCR_BSU_IS | HCR_FB | HCR_TACR | \
  94. HCR_AMO | HCR_SWIO | HCR_TIDCP | HCR_RW | HCR_TLOR | \
  95. HCR_FMO | HCR_IMO | HCR_PTW | HCR_TID3)
  96. #define HCR_HOST_NVHE_FLAGS (HCR_RW | HCR_API | HCR_APK | HCR_ATA)
  97. #define HCR_HOST_NVHE_PROTECTED_FLAGS (HCR_HOST_NVHE_FLAGS | HCR_TSC)
  98. #define HCR_HOST_VHE_FLAGS (HCR_RW | HCR_TGE | HCR_E2H)
  99. #define HCRX_HOST_FLAGS (HCRX_EL2_MSCEn | HCRX_EL2_TCR2En | HCRX_EL2_EnFPM)
  100. /* TCR_EL2 Registers bits */
  101. #define TCR_EL2_DS (1UL << 32)
  102. #define TCR_EL2_RES1 ((1U << 31) | (1 << 23))
  103. #define TCR_EL2_HPD (1 << 24)
  104. #define TCR_EL2_TBI (1 << 20)
  105. #define TCR_EL2_PS_SHIFT 16
  106. #define TCR_EL2_PS_MASK (7 << TCR_EL2_PS_SHIFT)
  107. #define TCR_EL2_PS_40B (2 << TCR_EL2_PS_SHIFT)
  108. #define TCR_EL2_TG0_MASK TCR_TG0_MASK
  109. #define TCR_EL2_SH0_MASK TCR_SH0_MASK
  110. #define TCR_EL2_ORGN0_MASK TCR_ORGN0_MASK
  111. #define TCR_EL2_IRGN0_MASK TCR_IRGN0_MASK
  112. #define TCR_EL2_T0SZ_MASK 0x3f
  113. #define TCR_EL2_MASK (TCR_EL2_TG0_MASK | TCR_EL2_SH0_MASK | \
  114. TCR_EL2_ORGN0_MASK | TCR_EL2_IRGN0_MASK | TCR_EL2_T0SZ_MASK)
  115. /* VTCR_EL2 Registers bits */
  116. #define VTCR_EL2_DS TCR_EL2_DS
  117. #define VTCR_EL2_RES1 (1U << 31)
  118. #define VTCR_EL2_HD (1 << 22)
  119. #define VTCR_EL2_HA (1 << 21)
  120. #define VTCR_EL2_PS_SHIFT TCR_EL2_PS_SHIFT
  121. #define VTCR_EL2_PS_MASK TCR_EL2_PS_MASK
  122. #define VTCR_EL2_TG0_MASK TCR_TG0_MASK
  123. #define VTCR_EL2_TG0_4K TCR_TG0_4K
  124. #define VTCR_EL2_TG0_16K TCR_TG0_16K
  125. #define VTCR_EL2_TG0_64K TCR_TG0_64K
  126. #define VTCR_EL2_SH0_MASK TCR_SH0_MASK
  127. #define VTCR_EL2_SH0_INNER TCR_SH0_INNER
  128. #define VTCR_EL2_ORGN0_MASK TCR_ORGN0_MASK
  129. #define VTCR_EL2_ORGN0_WBWA TCR_ORGN0_WBWA
  130. #define VTCR_EL2_IRGN0_MASK TCR_IRGN0_MASK
  131. #define VTCR_EL2_IRGN0_WBWA TCR_IRGN0_WBWA
  132. #define VTCR_EL2_SL0_SHIFT 6
  133. #define VTCR_EL2_SL0_MASK (3 << VTCR_EL2_SL0_SHIFT)
  134. #define VTCR_EL2_T0SZ_MASK 0x3f
  135. #define VTCR_EL2_VS_SHIFT 19
  136. #define VTCR_EL2_VS_8BIT (0 << VTCR_EL2_VS_SHIFT)
  137. #define VTCR_EL2_VS_16BIT (1 << VTCR_EL2_VS_SHIFT)
  138. #define VTCR_EL2_T0SZ(x) TCR_T0SZ(x)
  139. /*
  140. * We configure the Stage-2 page tables to always restrict the IPA space to be
  141. * 40 bits wide (T0SZ = 24). Systems with a PARange smaller than 40 bits are
  142. * not known to exist and will break with this configuration.
  143. *
  144. * The VTCR_EL2 is configured per VM and is initialised in kvm_init_stage2_mmu.
  145. *
  146. * Note that when using 4K pages, we concatenate two first level page tables
  147. * together. With 16K pages, we concatenate 16 first level page tables.
  148. *
  149. */
  150. #define VTCR_EL2_COMMON_BITS (VTCR_EL2_SH0_INNER | VTCR_EL2_ORGN0_WBWA | \
  151. VTCR_EL2_IRGN0_WBWA | VTCR_EL2_RES1)
  152. /*
  153. * VTCR_EL2:SL0 indicates the entry level for Stage2 translation.
  154. * Interestingly, it depends on the page size.
  155. * See D.10.2.121, VTCR_EL2, in ARM DDI 0487C.a
  156. *
  157. * -----------------------------------------
  158. * | Entry level | 4K | 16K/64K |
  159. * ------------------------------------------
  160. * | Level: 0 | 2 | - |
  161. * ------------------------------------------
  162. * | Level: 1 | 1 | 2 |
  163. * ------------------------------------------
  164. * | Level: 2 | 0 | 1 |
  165. * ------------------------------------------
  166. * | Level: 3 | - | 0 |
  167. * ------------------------------------------
  168. *
  169. * The table roughly translates to :
  170. *
  171. * SL0(PAGE_SIZE, Entry_level) = TGRAN_SL0_BASE - Entry_Level
  172. *
  173. * Where TGRAN_SL0_BASE is a magic number depending on the page size:
  174. * TGRAN_SL0_BASE(4K) = 2
  175. * TGRAN_SL0_BASE(16K) = 3
  176. * TGRAN_SL0_BASE(64K) = 3
  177. * provided we take care of ruling out the unsupported cases and
  178. * Entry_Level = 4 - Number_of_levels.
  179. *
  180. */
  181. #ifdef CONFIG_ARM64_64K_PAGES
  182. #define VTCR_EL2_TGRAN VTCR_EL2_TG0_64K
  183. #define VTCR_EL2_TGRAN_SL0_BASE 3UL
  184. #elif defined(CONFIG_ARM64_16K_PAGES)
  185. #define VTCR_EL2_TGRAN VTCR_EL2_TG0_16K
  186. #define VTCR_EL2_TGRAN_SL0_BASE 3UL
  187. #else /* 4K */
  188. #define VTCR_EL2_TGRAN VTCR_EL2_TG0_4K
  189. #define VTCR_EL2_TGRAN_SL0_BASE 2UL
  190. #endif
  191. #define VTCR_EL2_LVLS_TO_SL0(levels) \
  192. ((VTCR_EL2_TGRAN_SL0_BASE - (4 - (levels))) << VTCR_EL2_SL0_SHIFT)
  193. #define VTCR_EL2_SL0_TO_LVLS(sl0) \
  194. ((sl0) + 4 - VTCR_EL2_TGRAN_SL0_BASE)
  195. #define VTCR_EL2_LVLS(vtcr) \
  196. VTCR_EL2_SL0_TO_LVLS(((vtcr) & VTCR_EL2_SL0_MASK) >> VTCR_EL2_SL0_SHIFT)
  197. #define VTCR_EL2_FLAGS (VTCR_EL2_COMMON_BITS | VTCR_EL2_TGRAN)
  198. #define VTCR_EL2_IPA(vtcr) (64 - ((vtcr) & VTCR_EL2_T0SZ_MASK))
  199. /*
  200. * ARM VMSAv8-64 defines an algorithm for finding the translation table
  201. * descriptors in section D4.2.8 in ARM DDI 0487C.a.
  202. *
  203. * The algorithm defines the expectations on the translation table
  204. * addresses for each level, based on PAGE_SIZE, entry level
  205. * and the translation table size (T0SZ). The variable "x" in the
  206. * algorithm determines the alignment of a table base address at a given
  207. * level and thus determines the alignment of VTTBR:BADDR for stage2
  208. * page table entry level.
  209. * Since the number of bits resolved at the entry level could vary
  210. * depending on the T0SZ, the value of "x" is defined based on a
  211. * Magic constant for a given PAGE_SIZE and Entry Level. The
  212. * intermediate levels must be always aligned to the PAGE_SIZE (i.e,
  213. * x = PAGE_SHIFT).
  214. *
  215. * The value of "x" for entry level is calculated as :
  216. * x = Magic_N - T0SZ
  217. *
  218. * where Magic_N is an integer depending on the page size and the entry
  219. * level of the page table as below:
  220. *
  221. * --------------------------------------------
  222. * | Entry level | 4K 16K 64K |
  223. * --------------------------------------------
  224. * | Level: 0 (4 levels) | 28 | - | - |
  225. * --------------------------------------------
  226. * | Level: 1 (3 levels) | 37 | 31 | 25 |
  227. * --------------------------------------------
  228. * | Level: 2 (2 levels) | 46 | 42 | 38 |
  229. * --------------------------------------------
  230. * | Level: 3 (1 level) | - | 53 | 51 |
  231. * --------------------------------------------
  232. *
  233. * We have a magic formula for the Magic_N below:
  234. *
  235. * Magic_N(PAGE_SIZE, Level) = 64 - ((PAGE_SHIFT - 3) * Number_of_levels)
  236. *
  237. * where Number_of_levels = (4 - Level). We are only interested in the
  238. * value for Entry_Level for the stage2 page table.
  239. *
  240. * So, given that T0SZ = (64 - IPA_SHIFT), we can compute 'x' as follows:
  241. *
  242. * x = (64 - ((PAGE_SHIFT - 3) * Number_of_levels)) - (64 - IPA_SHIFT)
  243. * = IPA_SHIFT - ((PAGE_SHIFT - 3) * Number of levels)
  244. *
  245. * Here is one way to explain the Magic Formula:
  246. *
  247. * x = log2(Size_of_Entry_Level_Table)
  248. *
  249. * Since, we can resolve (PAGE_SHIFT - 3) bits at each level, and another
  250. * PAGE_SHIFT bits in the PTE, we have :
  251. *
  252. * Bits_Entry_level = IPA_SHIFT - ((PAGE_SHIFT - 3) * (n - 1) + PAGE_SHIFT)
  253. * = IPA_SHIFT - (PAGE_SHIFT - 3) * n - 3
  254. * where n = number of levels, and since each pointer is 8bytes, we have:
  255. *
  256. * x = Bits_Entry_Level + 3
  257. * = IPA_SHIFT - (PAGE_SHIFT - 3) * n
  258. *
  259. * The only constraint here is that, we have to find the number of page table
  260. * levels for a given IPA size (which we do, see stage2_pt_levels())
  261. */
  262. #define ARM64_VTTBR_X(ipa, levels) ((ipa) - ((levels) * (PAGE_SHIFT - 3)))
  263. #define VTTBR_CNP_BIT (UL(1))
  264. #define VTTBR_VMID_SHIFT (UL(48))
  265. #define VTTBR_VMID_MASK(size) (_AT(u64, (1 << size) - 1) << VTTBR_VMID_SHIFT)
  266. /* Hyp System Trap Register */
  267. #define HSTR_EL2_T(x) (1 << x)
  268. /* Hyp Coprocessor Trap Register Shifts */
  269. #define CPTR_EL2_TFP_SHIFT 10
  270. /* Hyp Coprocessor Trap Register */
  271. #define CPTR_EL2_TCPAC (1U << 31)
  272. #define CPTR_EL2_TAM (1 << 30)
  273. #define CPTR_EL2_TTA (1 << 20)
  274. #define CPTR_EL2_TSM (1 << 12)
  275. #define CPTR_EL2_TFP (1 << CPTR_EL2_TFP_SHIFT)
  276. #define CPTR_EL2_TZ (1 << 8)
  277. #define CPTR_NVHE_EL2_RES1 0x000032ff /* known RES1 bits in CPTR_EL2 (nVHE) */
  278. #define CPTR_NVHE_EL2_RES0 (GENMASK(63, 32) | \
  279. GENMASK(29, 21) | \
  280. GENMASK(19, 14) | \
  281. BIT(11))
  282. #define CPTR_VHE_EL2_RES0 (GENMASK(63, 32) | \
  283. GENMASK(27, 26) | \
  284. GENMASK(23, 22) | \
  285. GENMASK(19, 18) | \
  286. GENMASK(15, 0))
  287. /* Hyp Debug Configuration Register bits */
  288. #define MDCR_EL2_E2TB_MASK (UL(0x3))
  289. #define MDCR_EL2_E2TB_SHIFT (UL(24))
  290. #define MDCR_EL2_HPMFZS (UL(1) << 36)
  291. #define MDCR_EL2_HPMFZO (UL(1) << 29)
  292. #define MDCR_EL2_MTPME (UL(1) << 28)
  293. #define MDCR_EL2_TDCC (UL(1) << 27)
  294. #define MDCR_EL2_HLP (UL(1) << 26)
  295. #define MDCR_EL2_HCCD (UL(1) << 23)
  296. #define MDCR_EL2_TTRF (UL(1) << 19)
  297. #define MDCR_EL2_HPMD (UL(1) << 17)
  298. #define MDCR_EL2_TPMS (UL(1) << 14)
  299. #define MDCR_EL2_E2PB_MASK (UL(0x3))
  300. #define MDCR_EL2_E2PB_SHIFT (UL(12))
  301. #define MDCR_EL2_TDRA (UL(1) << 11)
  302. #define MDCR_EL2_TDOSA (UL(1) << 10)
  303. #define MDCR_EL2_TDA (UL(1) << 9)
  304. #define MDCR_EL2_TDE (UL(1) << 8)
  305. #define MDCR_EL2_HPME (UL(1) << 7)
  306. #define MDCR_EL2_TPM (UL(1) << 6)
  307. #define MDCR_EL2_TPMCR (UL(1) << 5)
  308. #define MDCR_EL2_HPMN_MASK (UL(0x1F))
  309. #define MDCR_EL2_RES0 (GENMASK(63, 37) | \
  310. GENMASK(35, 30) | \
  311. GENMASK(25, 24) | \
  312. GENMASK(22, 20) | \
  313. BIT(18) | \
  314. GENMASK(16, 15))
  315. /*
  316. * FGT register definitions
  317. *
  318. * RES0 and polarity masks as of DDI0487J.a, to be updated as needed.
  319. * We're not using the generated masks as they are usually ahead of
  320. * the published ARM ARM, which we use as a reference.
  321. *
  322. * Once we get to a point where the two describe the same thing, we'll
  323. * merge the definitions. One day.
  324. */
  325. #define __HFGRTR_EL2_RES0 HFGxTR_EL2_RES0
  326. #define __HFGRTR_EL2_MASK GENMASK(49, 0)
  327. #define __HFGRTR_EL2_nMASK ~(__HFGRTR_EL2_RES0 | __HFGRTR_EL2_MASK)
  328. /*
  329. * The HFGWTR bits are a subset of HFGRTR bits. To ensure we don't miss any
  330. * future additions, define __HFGWTR* macros relative to __HFGRTR* ones.
  331. */
  332. #define __HFGRTR_ONLY_MASK (BIT(46) | BIT(42) | BIT(40) | BIT(28) | \
  333. GENMASK(26, 25) | BIT(21) | BIT(18) | \
  334. GENMASK(15, 14) | GENMASK(10, 9) | BIT(2))
  335. #define __HFGWTR_EL2_RES0 (__HFGRTR_EL2_RES0 | __HFGRTR_ONLY_MASK)
  336. #define __HFGWTR_EL2_MASK (__HFGRTR_EL2_MASK & ~__HFGRTR_ONLY_MASK)
  337. #define __HFGWTR_EL2_nMASK ~(__HFGWTR_EL2_RES0 | __HFGWTR_EL2_MASK)
  338. #define __HFGITR_EL2_RES0 HFGITR_EL2_RES0
  339. #define __HFGITR_EL2_MASK (BIT(62) | BIT(60) | GENMASK(54, 0))
  340. #define __HFGITR_EL2_nMASK ~(__HFGITR_EL2_RES0 | __HFGITR_EL2_MASK)
  341. #define __HDFGRTR_EL2_RES0 HDFGRTR_EL2_RES0
  342. #define __HDFGRTR_EL2_MASK (BIT(63) | GENMASK(58, 50) | GENMASK(48, 43) | \
  343. GENMASK(41, 40) | GENMASK(37, 22) | \
  344. GENMASK(19, 9) | GENMASK(7, 0))
  345. #define __HDFGRTR_EL2_nMASK ~(__HDFGRTR_EL2_RES0 | __HDFGRTR_EL2_MASK)
  346. #define __HDFGWTR_EL2_RES0 HDFGWTR_EL2_RES0
  347. #define __HDFGWTR_EL2_MASK (GENMASK(57, 52) | GENMASK(50, 48) | \
  348. GENMASK(46, 44) | GENMASK(42, 41) | \
  349. GENMASK(37, 35) | GENMASK(33, 31) | \
  350. GENMASK(29, 23) | GENMASK(21, 10) | \
  351. GENMASK(8, 7) | GENMASK(5, 0))
  352. #define __HDFGWTR_EL2_nMASK ~(__HDFGWTR_EL2_RES0 | __HDFGWTR_EL2_MASK)
  353. #define __HAFGRTR_EL2_RES0 HAFGRTR_EL2_RES0
  354. #define __HAFGRTR_EL2_MASK (GENMASK(49, 17) | GENMASK(4, 0))
  355. #define __HAFGRTR_EL2_nMASK ~(__HAFGRTR_EL2_RES0 | __HAFGRTR_EL2_MASK)
  356. /* Similar definitions for HCRX_EL2 */
  357. #define __HCRX_EL2_RES0 HCRX_EL2_RES0
  358. #define __HCRX_EL2_MASK (BIT(6))
  359. #define __HCRX_EL2_nMASK ~(__HCRX_EL2_RES0 | __HCRX_EL2_MASK)
  360. /* Hyp Prefetch Fault Address Register (HPFAR/HDFAR) */
  361. #define HPFAR_MASK (~UL(0xf))
  362. /*
  363. * We have
  364. * PAR [PA_Shift - 1 : 12] = PA [PA_Shift - 1 : 12]
  365. * HPFAR [PA_Shift - 9 : 4] = FIPA [PA_Shift - 1 : 12]
  366. *
  367. * Always assume 52 bit PA since at this point, we don't know how many PA bits
  368. * the page table has been set up for. This should be safe since unused address
  369. * bits in PAR are res0.
  370. */
  371. #define PAR_TO_HPFAR(par) \
  372. (((par) & GENMASK_ULL(52 - 1, 12)) >> 8)
  373. #define ECN(x) { ESR_ELx_EC_##x, #x }
  374. #define kvm_arm_exception_class \
  375. ECN(UNKNOWN), ECN(WFx), ECN(CP15_32), ECN(CP15_64), ECN(CP14_MR), \
  376. ECN(CP14_LS), ECN(FP_ASIMD), ECN(CP10_ID), ECN(PAC), ECN(CP14_64), \
  377. ECN(SVC64), ECN(HVC64), ECN(SMC64), ECN(SYS64), ECN(SVE), \
  378. ECN(IMP_DEF), ECN(IABT_LOW), ECN(IABT_CUR), \
  379. ECN(PC_ALIGN), ECN(DABT_LOW), ECN(DABT_CUR), \
  380. ECN(SP_ALIGN), ECN(FP_EXC32), ECN(FP_EXC64), ECN(SERROR), \
  381. ECN(BREAKPT_LOW), ECN(BREAKPT_CUR), ECN(SOFTSTP_LOW), \
  382. ECN(SOFTSTP_CUR), ECN(WATCHPT_LOW), ECN(WATCHPT_CUR), \
  383. ECN(BKPT32), ECN(VECTOR32), ECN(BRK64), ECN(ERET)
  384. #define CPACR_EL1_TTA (1 << 28)
  385. #define kvm_mode_names \
  386. { PSR_MODE_EL0t, "EL0t" }, \
  387. { PSR_MODE_EL1t, "EL1t" }, \
  388. { PSR_MODE_EL1h, "EL1h" }, \
  389. { PSR_MODE_EL2t, "EL2t" }, \
  390. { PSR_MODE_EL2h, "EL2h" }, \
  391. { PSR_MODE_EL3t, "EL3t" }, \
  392. { PSR_MODE_EL3h, "EL3h" }, \
  393. { PSR_AA32_MODE_USR, "32-bit USR" }, \
  394. { PSR_AA32_MODE_FIQ, "32-bit FIQ" }, \
  395. { PSR_AA32_MODE_IRQ, "32-bit IRQ" }, \
  396. { PSR_AA32_MODE_SVC, "32-bit SVC" }, \
  397. { PSR_AA32_MODE_ABT, "32-bit ABT" }, \
  398. { PSR_AA32_MODE_HYP, "32-bit HYP" }, \
  399. { PSR_AA32_MODE_UND, "32-bit UND" }, \
  400. { PSR_AA32_MODE_SYS, "32-bit SYS" }
  401. #endif /* __ARM64_KVM_ARM_H__ */