processor.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412
  1. /* SPDX-License-Identifier: GPL-2.0-only */
  2. /*
  3. * Based on arch/arm/include/asm/processor.h
  4. *
  5. * Copyright (C) 1995-1999 Russell King
  6. * Copyright (C) 2012 ARM Ltd.
  7. */
  8. #ifndef __ASM_PROCESSOR_H
  9. #define __ASM_PROCESSOR_H
  10. /*
  11. * On arm64 systems, unaligned accesses by the CPU are cheap, and so there is
  12. * no point in shifting all network buffers by 2 bytes just to make some IP
  13. * header fields appear aligned in memory, potentially sacrificing some DMA
  14. * performance on some platforms.
  15. */
  16. #define NET_IP_ALIGN 0
  17. #define MTE_CTRL_GCR_USER_EXCL_SHIFT 0
  18. #define MTE_CTRL_GCR_USER_EXCL_MASK 0xffff
  19. #define MTE_CTRL_TCF_SYNC (1UL << 16)
  20. #define MTE_CTRL_TCF_ASYNC (1UL << 17)
  21. #define MTE_CTRL_TCF_ASYMM (1UL << 18)
  22. #ifndef __ASSEMBLY__
  23. #include <linux/build_bug.h>
  24. #include <linux/cache.h>
  25. #include <linux/init.h>
  26. #include <linux/stddef.h>
  27. #include <linux/string.h>
  28. #include <linux/thread_info.h>
  29. #include <vdso/processor.h>
  30. #include <asm/alternative.h>
  31. #include <asm/cpufeature.h>
  32. #include <asm/hw_breakpoint.h>
  33. #include <asm/kasan.h>
  34. #include <asm/lse.h>
  35. #include <asm/pgtable-hwdef.h>
  36. #include <asm/pointer_auth.h>
  37. #include <asm/ptrace.h>
  38. #include <asm/spectre.h>
  39. #include <asm/types.h>
  40. /*
  41. * TASK_SIZE - the maximum size of a user space task.
  42. * TASK_UNMAPPED_BASE - the lower boundary of the mmap VM area.
  43. */
  44. #define DEFAULT_MAP_WINDOW_64 (UL(1) << VA_BITS_MIN)
  45. #define TASK_SIZE_64 (UL(1) << vabits_actual)
  46. #define TASK_SIZE_MAX (UL(1) << VA_BITS)
  47. #ifdef CONFIG_COMPAT
  48. #if defined(CONFIG_ARM64_64K_PAGES) && defined(CONFIG_KUSER_HELPERS)
  49. /*
  50. * With CONFIG_ARM64_64K_PAGES enabled, the last page is occupied
  51. * by the compat vectors page.
  52. */
  53. #define TASK_SIZE_32 UL(0x100000000)
  54. #else
  55. #define TASK_SIZE_32 (UL(0x100000000) - PAGE_SIZE)
  56. #endif /* CONFIG_ARM64_64K_PAGES */
  57. #define TASK_SIZE (test_thread_flag(TIF_32BIT) ? \
  58. TASK_SIZE_32 : TASK_SIZE_64)
  59. #define TASK_SIZE_OF(tsk) (test_tsk_thread_flag(tsk, TIF_32BIT) ? \
  60. TASK_SIZE_32 : TASK_SIZE_64)
  61. #define DEFAULT_MAP_WINDOW (test_thread_flag(TIF_32BIT) ? \
  62. TASK_SIZE_32 : DEFAULT_MAP_WINDOW_64)
  63. #else
  64. #define TASK_SIZE TASK_SIZE_64
  65. #define DEFAULT_MAP_WINDOW DEFAULT_MAP_WINDOW_64
  66. #endif /* CONFIG_COMPAT */
  67. #ifdef CONFIG_ARM64_FORCE_52BIT
  68. #define STACK_TOP_MAX TASK_SIZE_64
  69. #define TASK_UNMAPPED_BASE (PAGE_ALIGN(TASK_SIZE / 4))
  70. #else
  71. #define STACK_TOP_MAX DEFAULT_MAP_WINDOW_64
  72. #define TASK_UNMAPPED_BASE (PAGE_ALIGN(DEFAULT_MAP_WINDOW / 4))
  73. #endif /* CONFIG_ARM64_FORCE_52BIT */
  74. #ifdef CONFIG_COMPAT
  75. #define AARCH32_VECTORS_BASE 0xffff0000
  76. #define STACK_TOP (test_thread_flag(TIF_32BIT) ? \
  77. AARCH32_VECTORS_BASE : STACK_TOP_MAX)
  78. #else
  79. #define STACK_TOP STACK_TOP_MAX
  80. #endif /* CONFIG_COMPAT */
  81. #ifndef CONFIG_ARM64_FORCE_52BIT
  82. #define arch_get_mmap_end(addr, len, flags) \
  83. (((addr) > DEFAULT_MAP_WINDOW) ? TASK_SIZE : DEFAULT_MAP_WINDOW)
  84. #define arch_get_mmap_base(addr, base) ((addr > DEFAULT_MAP_WINDOW) ? \
  85. base + TASK_SIZE - DEFAULT_MAP_WINDOW :\
  86. base)
  87. #endif /* CONFIG_ARM64_FORCE_52BIT */
  88. extern phys_addr_t arm64_dma_phys_limit;
  89. #define ARCH_LOW_ADDRESS_LIMIT (arm64_dma_phys_limit - 1)
  90. struct debug_info {
  91. #ifdef CONFIG_HAVE_HW_BREAKPOINT
  92. /* Have we suspended stepping by a debugger? */
  93. int suspended_step;
  94. /* Allow breakpoints and watchpoints to be disabled for this thread. */
  95. int bps_disabled;
  96. int wps_disabled;
  97. /* Hardware breakpoints pinned to this task. */
  98. struct perf_event *hbp_break[ARM_MAX_BRP];
  99. struct perf_event *hbp_watch[ARM_MAX_WRP];
  100. #endif
  101. };
  102. enum vec_type {
  103. ARM64_VEC_SVE = 0,
  104. ARM64_VEC_SME,
  105. ARM64_VEC_MAX,
  106. };
  107. enum fp_type {
  108. FP_STATE_CURRENT, /* Save based on current task state. */
  109. FP_STATE_FPSIMD,
  110. FP_STATE_SVE,
  111. };
  112. struct cpu_context {
  113. unsigned long x19;
  114. unsigned long x20;
  115. unsigned long x21;
  116. unsigned long x22;
  117. unsigned long x23;
  118. unsigned long x24;
  119. unsigned long x25;
  120. unsigned long x26;
  121. unsigned long x27;
  122. unsigned long x28;
  123. unsigned long fp;
  124. unsigned long sp;
  125. unsigned long pc;
  126. };
  127. struct thread_struct {
  128. struct cpu_context cpu_context; /* cpu context */
  129. /*
  130. * Whitelisted fields for hardened usercopy:
  131. * Maintainers must ensure manually that this contains no
  132. * implicit padding.
  133. */
  134. struct {
  135. unsigned long tp_value; /* TLS register */
  136. unsigned long tp2_value;
  137. u64 fpmr;
  138. unsigned long pad;
  139. struct user_fpsimd_state fpsimd_state;
  140. } uw;
  141. enum fp_type fp_type; /* registers FPSIMD or SVE? */
  142. unsigned int fpsimd_cpu;
  143. void *sve_state; /* SVE registers, if any */
  144. void *sme_state; /* ZA and ZT state, if any */
  145. unsigned int vl[ARM64_VEC_MAX]; /* vector length */
  146. unsigned int vl_onexec[ARM64_VEC_MAX]; /* vl after next exec */
  147. unsigned long fault_address; /* fault info */
  148. unsigned long fault_code; /* ESR_EL1 value */
  149. struct debug_info debug; /* debugging */
  150. struct user_fpsimd_state kernel_fpsimd_state;
  151. unsigned int kernel_fpsimd_cpu;
  152. #ifdef CONFIG_ARM64_PTR_AUTH
  153. struct ptrauth_keys_user keys_user;
  154. #ifdef CONFIG_ARM64_PTR_AUTH_KERNEL
  155. struct ptrauth_keys_kernel keys_kernel;
  156. #endif
  157. #endif
  158. #ifdef CONFIG_ARM64_MTE
  159. u64 mte_ctrl;
  160. #endif
  161. u64 sctlr_user;
  162. u64 svcr;
  163. u64 tpidr2_el0;
  164. u64 por_el0;
  165. };
  166. static inline unsigned int thread_get_vl(struct thread_struct *thread,
  167. enum vec_type type)
  168. {
  169. return thread->vl[type];
  170. }
  171. static inline unsigned int thread_get_sve_vl(struct thread_struct *thread)
  172. {
  173. return thread_get_vl(thread, ARM64_VEC_SVE);
  174. }
  175. static inline unsigned int thread_get_sme_vl(struct thread_struct *thread)
  176. {
  177. return thread_get_vl(thread, ARM64_VEC_SME);
  178. }
  179. static inline unsigned int thread_get_cur_vl(struct thread_struct *thread)
  180. {
  181. if (system_supports_sme() && (thread->svcr & SVCR_SM_MASK))
  182. return thread_get_sme_vl(thread);
  183. else
  184. return thread_get_sve_vl(thread);
  185. }
  186. unsigned int task_get_vl(const struct task_struct *task, enum vec_type type);
  187. void task_set_vl(struct task_struct *task, enum vec_type type,
  188. unsigned long vl);
  189. void task_set_vl_onexec(struct task_struct *task, enum vec_type type,
  190. unsigned long vl);
  191. unsigned int task_get_vl_onexec(const struct task_struct *task,
  192. enum vec_type type);
  193. static inline unsigned int task_get_sve_vl(const struct task_struct *task)
  194. {
  195. return task_get_vl(task, ARM64_VEC_SVE);
  196. }
  197. static inline unsigned int task_get_sme_vl(const struct task_struct *task)
  198. {
  199. return task_get_vl(task, ARM64_VEC_SME);
  200. }
  201. static inline void task_set_sve_vl(struct task_struct *task, unsigned long vl)
  202. {
  203. task_set_vl(task, ARM64_VEC_SVE, vl);
  204. }
  205. static inline unsigned int task_get_sve_vl_onexec(const struct task_struct *task)
  206. {
  207. return task_get_vl_onexec(task, ARM64_VEC_SVE);
  208. }
  209. static inline void task_set_sve_vl_onexec(struct task_struct *task,
  210. unsigned long vl)
  211. {
  212. task_set_vl_onexec(task, ARM64_VEC_SVE, vl);
  213. }
  214. #define SCTLR_USER_MASK \
  215. (SCTLR_ELx_ENIA | SCTLR_ELx_ENIB | SCTLR_ELx_ENDA | SCTLR_ELx_ENDB | \
  216. SCTLR_EL1_TCF0_MASK)
  217. static inline void arch_thread_struct_whitelist(unsigned long *offset,
  218. unsigned long *size)
  219. {
  220. /* Verify that there is no padding among the whitelisted fields: */
  221. BUILD_BUG_ON(sizeof_field(struct thread_struct, uw) !=
  222. sizeof_field(struct thread_struct, uw.tp_value) +
  223. sizeof_field(struct thread_struct, uw.tp2_value) +
  224. sizeof_field(struct thread_struct, uw.fpmr) +
  225. sizeof_field(struct thread_struct, uw.pad) +
  226. sizeof_field(struct thread_struct, uw.fpsimd_state));
  227. *offset = offsetof(struct thread_struct, uw);
  228. *size = sizeof_field(struct thread_struct, uw);
  229. }
  230. #ifdef CONFIG_COMPAT
  231. #define task_user_tls(t) \
  232. ({ \
  233. unsigned long *__tls; \
  234. if (is_compat_thread(task_thread_info(t))) \
  235. __tls = &(t)->thread.uw.tp2_value; \
  236. else \
  237. __tls = &(t)->thread.uw.tp_value; \
  238. __tls; \
  239. })
  240. #else
  241. #define task_user_tls(t) (&(t)->thread.uw.tp_value)
  242. #endif
  243. /* Sync TPIDR_EL0 back to thread_struct for current */
  244. void tls_preserve_current_state(void);
  245. #define INIT_THREAD { \
  246. .fpsimd_cpu = NR_CPUS, \
  247. }
  248. static inline void start_thread_common(struct pt_regs *regs, unsigned long pc)
  249. {
  250. s32 previous_syscall = regs->syscallno;
  251. memset(regs, 0, sizeof(*regs));
  252. regs->syscallno = previous_syscall;
  253. regs->pc = pc;
  254. if (system_uses_irq_prio_masking())
  255. regs->pmr_save = GIC_PRIO_IRQON;
  256. }
  257. static inline void start_thread(struct pt_regs *regs, unsigned long pc,
  258. unsigned long sp)
  259. {
  260. start_thread_common(regs, pc);
  261. regs->pstate = PSR_MODE_EL0t;
  262. spectre_v4_enable_task_mitigation(current);
  263. regs->sp = sp;
  264. }
  265. #ifdef CONFIG_COMPAT
  266. static inline void compat_start_thread(struct pt_regs *regs, unsigned long pc,
  267. unsigned long sp)
  268. {
  269. start_thread_common(regs, pc);
  270. regs->pstate = PSR_AA32_MODE_USR;
  271. if (pc & 1)
  272. regs->pstate |= PSR_AA32_T_BIT;
  273. #ifdef __AARCH64EB__
  274. regs->pstate |= PSR_AA32_E_BIT;
  275. #endif
  276. spectre_v4_enable_task_mitigation(current);
  277. regs->compat_sp = sp;
  278. }
  279. #endif
  280. static __always_inline bool is_ttbr0_addr(unsigned long addr)
  281. {
  282. /* entry assembly clears tags for TTBR0 addrs */
  283. return addr < TASK_SIZE;
  284. }
  285. static __always_inline bool is_ttbr1_addr(unsigned long addr)
  286. {
  287. /* TTBR1 addresses may have a tag if KASAN_SW_TAGS is in use */
  288. return arch_kasan_reset_tag(addr) >= PAGE_OFFSET;
  289. }
  290. /* Forward declaration, a strange C thing */
  291. struct task_struct;
  292. unsigned long __get_wchan(struct task_struct *p);
  293. void update_sctlr_el1(u64 sctlr);
  294. /* Thread switching */
  295. extern struct task_struct *cpu_switch_to(struct task_struct *prev,
  296. struct task_struct *next);
  297. #define task_pt_regs(p) \
  298. ((struct pt_regs *)(THREAD_SIZE + task_stack_page(p)) - 1)
  299. #define KSTK_EIP(tsk) ((unsigned long)task_pt_regs(tsk)->pc)
  300. #define KSTK_ESP(tsk) user_stack_pointer(task_pt_regs(tsk))
  301. /*
  302. * Prefetching support
  303. */
  304. #define ARCH_HAS_PREFETCH
  305. static inline void prefetch(const void *ptr)
  306. {
  307. asm volatile("prfm pldl1keep, %a0\n" : : "p" (ptr));
  308. }
  309. #define ARCH_HAS_PREFETCHW
  310. static inline void prefetchw(const void *ptr)
  311. {
  312. asm volatile("prfm pstl1keep, %a0\n" : : "p" (ptr));
  313. }
  314. extern unsigned long __ro_after_init signal_minsigstksz; /* sigframe size */
  315. extern void __init minsigstksz_setup(void);
  316. /*
  317. * Not at the top of the file due to a direct #include cycle between
  318. * <asm/fpsimd.h> and <asm/processor.h>. Deferring this #include
  319. * ensures that contents of processor.h are visible to fpsimd.h even if
  320. * processor.h is included first.
  321. *
  322. * These prctl helpers are the only things in this file that require
  323. * fpsimd.h. The core code expects them to be in this header.
  324. */
  325. #include <asm/fpsimd.h>
  326. /* Userspace interface for PR_S[MV]E_{SET,GET}_VL prctl()s: */
  327. #define SVE_SET_VL(arg) sve_set_current_vl(arg)
  328. #define SVE_GET_VL() sve_get_current_vl()
  329. #define SME_SET_VL(arg) sme_set_current_vl(arg)
  330. #define SME_GET_VL() sme_get_current_vl()
  331. /* PR_PAC_RESET_KEYS prctl */
  332. #define PAC_RESET_KEYS(tsk, arg) ptrauth_prctl_reset_keys(tsk, arg)
  333. /* PR_PAC_{SET,GET}_ENABLED_KEYS prctl */
  334. #define PAC_SET_ENABLED_KEYS(tsk, keys, enabled) \
  335. ptrauth_set_enabled_keys(tsk, keys, enabled)
  336. #define PAC_GET_ENABLED_KEYS(tsk) ptrauth_get_enabled_keys(tsk)
  337. #ifdef CONFIG_ARM64_TAGGED_ADDR_ABI
  338. /* PR_{SET,GET}_TAGGED_ADDR_CTRL prctl */
  339. long set_tagged_addr_ctrl(struct task_struct *task, unsigned long arg);
  340. long get_tagged_addr_ctrl(struct task_struct *task);
  341. #define SET_TAGGED_ADDR_CTRL(arg) set_tagged_addr_ctrl(current, arg)
  342. #define GET_TAGGED_ADDR_CTRL() get_tagged_addr_ctrl(current)
  343. #endif
  344. int get_tsc_mode(unsigned long adr);
  345. int set_tsc_mode(unsigned int val);
  346. #define GET_TSC_CTL(adr) get_tsc_mode((adr))
  347. #define SET_TSC_CTL(val) set_tsc_mode((val))
  348. #endif /* __ASSEMBLY__ */
  349. #endif /* __ASM_PROCESSOR_H */