emulate-nested.c 89 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (C) 2016 - Linaro and Columbia University
  4. * Author: Jintack Lim <jintack.lim@linaro.org>
  5. */
  6. #include <linux/kvm.h>
  7. #include <linux/kvm_host.h>
  8. #include <asm/kvm_emulate.h>
  9. #include <asm/kvm_nested.h>
  10. #include "hyp/include/hyp/adjust_pc.h"
  11. #include "trace.h"
  12. enum trap_behaviour {
  13. BEHAVE_HANDLE_LOCALLY = 0,
  14. BEHAVE_FORWARD_READ = BIT(0),
  15. BEHAVE_FORWARD_WRITE = BIT(1),
  16. BEHAVE_FORWARD_ANY = BEHAVE_FORWARD_READ | BEHAVE_FORWARD_WRITE,
  17. };
  18. struct trap_bits {
  19. const enum vcpu_sysreg index;
  20. const enum trap_behaviour behaviour;
  21. const u64 value;
  22. const u64 mask;
  23. };
  24. /* Coarse Grained Trap definitions */
  25. enum cgt_group_id {
  26. /* Indicates no coarse trap control */
  27. __RESERVED__,
  28. /*
  29. * The first batch of IDs denote coarse trapping that are used
  30. * on their own instead of being part of a combination of
  31. * trap controls.
  32. */
  33. CGT_HCR_TID1,
  34. CGT_HCR_TID2,
  35. CGT_HCR_TID3,
  36. CGT_HCR_IMO,
  37. CGT_HCR_FMO,
  38. CGT_HCR_TIDCP,
  39. CGT_HCR_TACR,
  40. CGT_HCR_TSW,
  41. CGT_HCR_TPC,
  42. CGT_HCR_TPU,
  43. CGT_HCR_TTLB,
  44. CGT_HCR_TVM,
  45. CGT_HCR_TDZ,
  46. CGT_HCR_TRVM,
  47. CGT_HCR_TLOR,
  48. CGT_HCR_TERR,
  49. CGT_HCR_APK,
  50. CGT_HCR_NV,
  51. CGT_HCR_NV_nNV2,
  52. CGT_HCR_NV1_nNV2,
  53. CGT_HCR_AT,
  54. CGT_HCR_nFIEN,
  55. CGT_HCR_TID4,
  56. CGT_HCR_TICAB,
  57. CGT_HCR_TOCU,
  58. CGT_HCR_ENSCXT,
  59. CGT_HCR_TTLBIS,
  60. CGT_HCR_TTLBOS,
  61. CGT_MDCR_TPMCR,
  62. CGT_MDCR_TPM,
  63. CGT_MDCR_TDE,
  64. CGT_MDCR_TDA,
  65. CGT_MDCR_TDOSA,
  66. CGT_MDCR_TDRA,
  67. CGT_MDCR_E2PB,
  68. CGT_MDCR_TPMS,
  69. CGT_MDCR_TTRF,
  70. CGT_MDCR_E2TB,
  71. CGT_MDCR_TDCC,
  72. CGT_CPACR_E0POE,
  73. CGT_CPTR_TAM,
  74. CGT_CPTR_TCPAC,
  75. CGT_HCRX_EnFPM,
  76. CGT_HCRX_TCR2En,
  77. CGT_ICH_HCR_TC,
  78. CGT_ICH_HCR_TALL0,
  79. CGT_ICH_HCR_TALL1,
  80. CGT_ICH_HCR_TDIR,
  81. /*
  82. * Anything after this point is a combination of coarse trap
  83. * controls, which must all be evaluated to decide what to do.
  84. */
  85. __MULTIPLE_CONTROL_BITS__,
  86. CGT_HCR_IMO_FMO_ICH_HCR_TC = __MULTIPLE_CONTROL_BITS__,
  87. CGT_HCR_TID2_TID4,
  88. CGT_HCR_TTLB_TTLBIS,
  89. CGT_HCR_TTLB_TTLBOS,
  90. CGT_HCR_TVM_TRVM,
  91. CGT_HCR_TVM_TRVM_HCRX_TCR2En,
  92. CGT_HCR_TPU_TICAB,
  93. CGT_HCR_TPU_TOCU,
  94. CGT_HCR_NV1_nNV2_ENSCXT,
  95. CGT_MDCR_TPM_TPMCR,
  96. CGT_MDCR_TDE_TDA,
  97. CGT_MDCR_TDE_TDOSA,
  98. CGT_MDCR_TDE_TDRA,
  99. CGT_MDCR_TDCC_TDE_TDA,
  100. CGT_ICH_HCR_TC_TDIR,
  101. /*
  102. * Anything after this point requires a callback evaluating a
  103. * complex trap condition. Ugly stuff.
  104. */
  105. __COMPLEX_CONDITIONS__,
  106. CGT_CNTHCTL_EL1PCTEN = __COMPLEX_CONDITIONS__,
  107. CGT_CNTHCTL_EL1PTEN,
  108. CGT_CPTR_TTA,
  109. /* Must be last */
  110. __NR_CGT_GROUP_IDS__
  111. };
  112. static const struct trap_bits coarse_trap_bits[] = {
  113. [CGT_HCR_TID1] = {
  114. .index = HCR_EL2,
  115. .value = HCR_TID1,
  116. .mask = HCR_TID1,
  117. .behaviour = BEHAVE_FORWARD_READ,
  118. },
  119. [CGT_HCR_TID2] = {
  120. .index = HCR_EL2,
  121. .value = HCR_TID2,
  122. .mask = HCR_TID2,
  123. .behaviour = BEHAVE_FORWARD_ANY,
  124. },
  125. [CGT_HCR_TID3] = {
  126. .index = HCR_EL2,
  127. .value = HCR_TID3,
  128. .mask = HCR_TID3,
  129. .behaviour = BEHAVE_FORWARD_READ,
  130. },
  131. [CGT_HCR_IMO] = {
  132. .index = HCR_EL2,
  133. .value = HCR_IMO,
  134. .mask = HCR_IMO,
  135. .behaviour = BEHAVE_FORWARD_WRITE,
  136. },
  137. [CGT_HCR_FMO] = {
  138. .index = HCR_EL2,
  139. .value = HCR_FMO,
  140. .mask = HCR_FMO,
  141. .behaviour = BEHAVE_FORWARD_WRITE,
  142. },
  143. [CGT_HCR_TIDCP] = {
  144. .index = HCR_EL2,
  145. .value = HCR_TIDCP,
  146. .mask = HCR_TIDCP,
  147. .behaviour = BEHAVE_FORWARD_ANY,
  148. },
  149. [CGT_HCR_TACR] = {
  150. .index = HCR_EL2,
  151. .value = HCR_TACR,
  152. .mask = HCR_TACR,
  153. .behaviour = BEHAVE_FORWARD_ANY,
  154. },
  155. [CGT_HCR_TSW] = {
  156. .index = HCR_EL2,
  157. .value = HCR_TSW,
  158. .mask = HCR_TSW,
  159. .behaviour = BEHAVE_FORWARD_ANY,
  160. },
  161. [CGT_HCR_TPC] = { /* Also called TCPC when FEAT_DPB is implemented */
  162. .index = HCR_EL2,
  163. .value = HCR_TPC,
  164. .mask = HCR_TPC,
  165. .behaviour = BEHAVE_FORWARD_ANY,
  166. },
  167. [CGT_HCR_TPU] = {
  168. .index = HCR_EL2,
  169. .value = HCR_TPU,
  170. .mask = HCR_TPU,
  171. .behaviour = BEHAVE_FORWARD_ANY,
  172. },
  173. [CGT_HCR_TTLB] = {
  174. .index = HCR_EL2,
  175. .value = HCR_TTLB,
  176. .mask = HCR_TTLB,
  177. .behaviour = BEHAVE_FORWARD_ANY,
  178. },
  179. [CGT_HCR_TVM] = {
  180. .index = HCR_EL2,
  181. .value = HCR_TVM,
  182. .mask = HCR_TVM,
  183. .behaviour = BEHAVE_FORWARD_WRITE,
  184. },
  185. [CGT_HCR_TDZ] = {
  186. .index = HCR_EL2,
  187. .value = HCR_TDZ,
  188. .mask = HCR_TDZ,
  189. .behaviour = BEHAVE_FORWARD_ANY,
  190. },
  191. [CGT_HCR_TRVM] = {
  192. .index = HCR_EL2,
  193. .value = HCR_TRVM,
  194. .mask = HCR_TRVM,
  195. .behaviour = BEHAVE_FORWARD_READ,
  196. },
  197. [CGT_HCR_TLOR] = {
  198. .index = HCR_EL2,
  199. .value = HCR_TLOR,
  200. .mask = HCR_TLOR,
  201. .behaviour = BEHAVE_FORWARD_ANY,
  202. },
  203. [CGT_HCR_TERR] = {
  204. .index = HCR_EL2,
  205. .value = HCR_TERR,
  206. .mask = HCR_TERR,
  207. .behaviour = BEHAVE_FORWARD_ANY,
  208. },
  209. [CGT_HCR_APK] = {
  210. .index = HCR_EL2,
  211. .value = 0,
  212. .mask = HCR_APK,
  213. .behaviour = BEHAVE_FORWARD_ANY,
  214. },
  215. [CGT_HCR_NV] = {
  216. .index = HCR_EL2,
  217. .value = HCR_NV,
  218. .mask = HCR_NV,
  219. .behaviour = BEHAVE_FORWARD_ANY,
  220. },
  221. [CGT_HCR_NV_nNV2] = {
  222. .index = HCR_EL2,
  223. .value = HCR_NV,
  224. .mask = HCR_NV | HCR_NV2,
  225. .behaviour = BEHAVE_FORWARD_ANY,
  226. },
  227. [CGT_HCR_NV1_nNV2] = {
  228. .index = HCR_EL2,
  229. .value = HCR_NV | HCR_NV1,
  230. .mask = HCR_NV | HCR_NV1 | HCR_NV2,
  231. .behaviour = BEHAVE_FORWARD_ANY,
  232. },
  233. [CGT_HCR_AT] = {
  234. .index = HCR_EL2,
  235. .value = HCR_AT,
  236. .mask = HCR_AT,
  237. .behaviour = BEHAVE_FORWARD_ANY,
  238. },
  239. [CGT_HCR_nFIEN] = {
  240. .index = HCR_EL2,
  241. .value = 0,
  242. .mask = HCR_FIEN,
  243. .behaviour = BEHAVE_FORWARD_ANY,
  244. },
  245. [CGT_HCR_TID4] = {
  246. .index = HCR_EL2,
  247. .value = HCR_TID4,
  248. .mask = HCR_TID4,
  249. .behaviour = BEHAVE_FORWARD_ANY,
  250. },
  251. [CGT_HCR_TICAB] = {
  252. .index = HCR_EL2,
  253. .value = HCR_TICAB,
  254. .mask = HCR_TICAB,
  255. .behaviour = BEHAVE_FORWARD_ANY,
  256. },
  257. [CGT_HCR_TOCU] = {
  258. .index = HCR_EL2,
  259. .value = HCR_TOCU,
  260. .mask = HCR_TOCU,
  261. .behaviour = BEHAVE_FORWARD_ANY,
  262. },
  263. [CGT_HCR_ENSCXT] = {
  264. .index = HCR_EL2,
  265. .value = 0,
  266. .mask = HCR_ENSCXT,
  267. .behaviour = BEHAVE_FORWARD_ANY,
  268. },
  269. [CGT_HCR_TTLBIS] = {
  270. .index = HCR_EL2,
  271. .value = HCR_TTLBIS,
  272. .mask = HCR_TTLBIS,
  273. .behaviour = BEHAVE_FORWARD_ANY,
  274. },
  275. [CGT_HCR_TTLBOS] = {
  276. .index = HCR_EL2,
  277. .value = HCR_TTLBOS,
  278. .mask = HCR_TTLBOS,
  279. .behaviour = BEHAVE_FORWARD_ANY,
  280. },
  281. [CGT_MDCR_TPMCR] = {
  282. .index = MDCR_EL2,
  283. .value = MDCR_EL2_TPMCR,
  284. .mask = MDCR_EL2_TPMCR,
  285. .behaviour = BEHAVE_FORWARD_ANY,
  286. },
  287. [CGT_MDCR_TPM] = {
  288. .index = MDCR_EL2,
  289. .value = MDCR_EL2_TPM,
  290. .mask = MDCR_EL2_TPM,
  291. .behaviour = BEHAVE_FORWARD_ANY,
  292. },
  293. [CGT_MDCR_TDE] = {
  294. .index = MDCR_EL2,
  295. .value = MDCR_EL2_TDE,
  296. .mask = MDCR_EL2_TDE,
  297. .behaviour = BEHAVE_FORWARD_ANY,
  298. },
  299. [CGT_MDCR_TDA] = {
  300. .index = MDCR_EL2,
  301. .value = MDCR_EL2_TDA,
  302. .mask = MDCR_EL2_TDA,
  303. .behaviour = BEHAVE_FORWARD_ANY,
  304. },
  305. [CGT_MDCR_TDOSA] = {
  306. .index = MDCR_EL2,
  307. .value = MDCR_EL2_TDOSA,
  308. .mask = MDCR_EL2_TDOSA,
  309. .behaviour = BEHAVE_FORWARD_ANY,
  310. },
  311. [CGT_MDCR_TDRA] = {
  312. .index = MDCR_EL2,
  313. .value = MDCR_EL2_TDRA,
  314. .mask = MDCR_EL2_TDRA,
  315. .behaviour = BEHAVE_FORWARD_ANY,
  316. },
  317. [CGT_MDCR_E2PB] = {
  318. .index = MDCR_EL2,
  319. .value = 0,
  320. .mask = BIT(MDCR_EL2_E2PB_SHIFT),
  321. .behaviour = BEHAVE_FORWARD_ANY,
  322. },
  323. [CGT_MDCR_TPMS] = {
  324. .index = MDCR_EL2,
  325. .value = MDCR_EL2_TPMS,
  326. .mask = MDCR_EL2_TPMS,
  327. .behaviour = BEHAVE_FORWARD_ANY,
  328. },
  329. [CGT_MDCR_TTRF] = {
  330. .index = MDCR_EL2,
  331. .value = MDCR_EL2_TTRF,
  332. .mask = MDCR_EL2_TTRF,
  333. .behaviour = BEHAVE_FORWARD_ANY,
  334. },
  335. [CGT_MDCR_E2TB] = {
  336. .index = MDCR_EL2,
  337. .value = 0,
  338. .mask = BIT(MDCR_EL2_E2TB_SHIFT),
  339. .behaviour = BEHAVE_FORWARD_ANY,
  340. },
  341. [CGT_MDCR_TDCC] = {
  342. .index = MDCR_EL2,
  343. .value = MDCR_EL2_TDCC,
  344. .mask = MDCR_EL2_TDCC,
  345. .behaviour = BEHAVE_FORWARD_ANY,
  346. },
  347. [CGT_CPACR_E0POE] = {
  348. .index = CPTR_EL2,
  349. .value = CPACR_ELx_E0POE,
  350. .mask = CPACR_ELx_E0POE,
  351. .behaviour = BEHAVE_FORWARD_ANY,
  352. },
  353. [CGT_CPTR_TAM] = {
  354. .index = CPTR_EL2,
  355. .value = CPTR_EL2_TAM,
  356. .mask = CPTR_EL2_TAM,
  357. .behaviour = BEHAVE_FORWARD_ANY,
  358. },
  359. [CGT_CPTR_TCPAC] = {
  360. .index = CPTR_EL2,
  361. .value = CPTR_EL2_TCPAC,
  362. .mask = CPTR_EL2_TCPAC,
  363. .behaviour = BEHAVE_FORWARD_ANY,
  364. },
  365. [CGT_HCRX_EnFPM] = {
  366. .index = HCRX_EL2,
  367. .value = 0,
  368. .mask = HCRX_EL2_EnFPM,
  369. .behaviour = BEHAVE_FORWARD_ANY,
  370. },
  371. [CGT_HCRX_TCR2En] = {
  372. .index = HCRX_EL2,
  373. .value = 0,
  374. .mask = HCRX_EL2_TCR2En,
  375. .behaviour = BEHAVE_FORWARD_ANY,
  376. },
  377. [CGT_ICH_HCR_TC] = {
  378. .index = ICH_HCR_EL2,
  379. .value = ICH_HCR_TC,
  380. .mask = ICH_HCR_TC,
  381. .behaviour = BEHAVE_FORWARD_ANY,
  382. },
  383. [CGT_ICH_HCR_TALL0] = {
  384. .index = ICH_HCR_EL2,
  385. .value = ICH_HCR_TALL0,
  386. .mask = ICH_HCR_TALL0,
  387. .behaviour = BEHAVE_FORWARD_ANY,
  388. },
  389. [CGT_ICH_HCR_TALL1] = {
  390. .index = ICH_HCR_EL2,
  391. .value = ICH_HCR_TALL1,
  392. .mask = ICH_HCR_TALL1,
  393. .behaviour = BEHAVE_FORWARD_ANY,
  394. },
  395. [CGT_ICH_HCR_TDIR] = {
  396. .index = ICH_HCR_EL2,
  397. .value = ICH_HCR_TDIR,
  398. .mask = ICH_HCR_TDIR,
  399. .behaviour = BEHAVE_FORWARD_ANY,
  400. },
  401. };
  402. #define MCB(id, ...) \
  403. [id - __MULTIPLE_CONTROL_BITS__] = \
  404. (const enum cgt_group_id[]){ \
  405. __VA_ARGS__, __RESERVED__ \
  406. }
  407. static const enum cgt_group_id *coarse_control_combo[] = {
  408. MCB(CGT_HCR_TID2_TID4, CGT_HCR_TID2, CGT_HCR_TID4),
  409. MCB(CGT_HCR_TTLB_TTLBIS, CGT_HCR_TTLB, CGT_HCR_TTLBIS),
  410. MCB(CGT_HCR_TTLB_TTLBOS, CGT_HCR_TTLB, CGT_HCR_TTLBOS),
  411. MCB(CGT_HCR_TVM_TRVM, CGT_HCR_TVM, CGT_HCR_TRVM),
  412. MCB(CGT_HCR_TVM_TRVM_HCRX_TCR2En,
  413. CGT_HCR_TVM, CGT_HCR_TRVM, CGT_HCRX_TCR2En),
  414. MCB(CGT_HCR_TPU_TICAB, CGT_HCR_TPU, CGT_HCR_TICAB),
  415. MCB(CGT_HCR_TPU_TOCU, CGT_HCR_TPU, CGT_HCR_TOCU),
  416. MCB(CGT_HCR_NV1_nNV2_ENSCXT, CGT_HCR_NV1_nNV2, CGT_HCR_ENSCXT),
  417. MCB(CGT_MDCR_TPM_TPMCR, CGT_MDCR_TPM, CGT_MDCR_TPMCR),
  418. MCB(CGT_MDCR_TDE_TDA, CGT_MDCR_TDE, CGT_MDCR_TDA),
  419. MCB(CGT_MDCR_TDE_TDOSA, CGT_MDCR_TDE, CGT_MDCR_TDOSA),
  420. MCB(CGT_MDCR_TDE_TDRA, CGT_MDCR_TDE, CGT_MDCR_TDRA),
  421. MCB(CGT_MDCR_TDCC_TDE_TDA, CGT_MDCR_TDCC, CGT_MDCR_TDE, CGT_MDCR_TDA),
  422. MCB(CGT_HCR_IMO_FMO_ICH_HCR_TC, CGT_HCR_IMO, CGT_HCR_FMO, CGT_ICH_HCR_TC),
  423. MCB(CGT_ICH_HCR_TC_TDIR, CGT_ICH_HCR_TC, CGT_ICH_HCR_TDIR),
  424. };
  425. typedef enum trap_behaviour (*complex_condition_check)(struct kvm_vcpu *);
  426. /*
  427. * Warning, maximum confusion ahead.
  428. *
  429. * When E2H=0, CNTHCTL_EL2[1:0] are defined as EL1PCEN:EL1PCTEN
  430. * When E2H=1, CNTHCTL_EL2[11:10] are defined as EL1PTEN:EL1PCTEN
  431. *
  432. * Note the single letter difference? Yet, the bits have the same
  433. * function despite a different layout and a different name.
  434. *
  435. * We don't try to reconcile this mess. We just use the E2H=0 bits
  436. * to generate something that is in the E2H=1 format, and live with
  437. * it. You're welcome.
  438. */
  439. static u64 get_sanitized_cnthctl(struct kvm_vcpu *vcpu)
  440. {
  441. u64 val = __vcpu_sys_reg(vcpu, CNTHCTL_EL2);
  442. if (!vcpu_el2_e2h_is_set(vcpu))
  443. val = (val & (CNTHCTL_EL1PCEN | CNTHCTL_EL1PCTEN)) << 10;
  444. return val & ((CNTHCTL_EL1PCEN | CNTHCTL_EL1PCTEN) << 10);
  445. }
  446. static enum trap_behaviour check_cnthctl_el1pcten(struct kvm_vcpu *vcpu)
  447. {
  448. if (get_sanitized_cnthctl(vcpu) & (CNTHCTL_EL1PCTEN << 10))
  449. return BEHAVE_HANDLE_LOCALLY;
  450. return BEHAVE_FORWARD_ANY;
  451. }
  452. static enum trap_behaviour check_cnthctl_el1pten(struct kvm_vcpu *vcpu)
  453. {
  454. if (get_sanitized_cnthctl(vcpu) & (CNTHCTL_EL1PCEN << 10))
  455. return BEHAVE_HANDLE_LOCALLY;
  456. return BEHAVE_FORWARD_ANY;
  457. }
  458. static enum trap_behaviour check_cptr_tta(struct kvm_vcpu *vcpu)
  459. {
  460. u64 val = __vcpu_sys_reg(vcpu, CPTR_EL2);
  461. if (!vcpu_el2_e2h_is_set(vcpu))
  462. val = translate_cptr_el2_to_cpacr_el1(val);
  463. if (val & CPACR_ELx_TTA)
  464. return BEHAVE_FORWARD_ANY;
  465. return BEHAVE_HANDLE_LOCALLY;
  466. }
  467. #define CCC(id, fn) \
  468. [id - __COMPLEX_CONDITIONS__] = fn
  469. static const complex_condition_check ccc[] = {
  470. CCC(CGT_CNTHCTL_EL1PCTEN, check_cnthctl_el1pcten),
  471. CCC(CGT_CNTHCTL_EL1PTEN, check_cnthctl_el1pten),
  472. CCC(CGT_CPTR_TTA, check_cptr_tta),
  473. };
  474. /*
  475. * Bit assignment for the trap controls. We use a 64bit word with the
  476. * following layout for each trapped sysreg:
  477. *
  478. * [9:0] enum cgt_group_id (10 bits)
  479. * [13:10] enum fgt_group_id (4 bits)
  480. * [19:14] bit number in the FGT register (6 bits)
  481. * [20] trap polarity (1 bit)
  482. * [25:21] FG filter (5 bits)
  483. * [35:26] Main SysReg table index (10 bits)
  484. * [62:36] Unused (27 bits)
  485. * [63] RES0 - Must be zero, as lost on insertion in the xarray
  486. */
  487. #define TC_CGT_BITS 10
  488. #define TC_FGT_BITS 4
  489. #define TC_FGF_BITS 5
  490. #define TC_SRI_BITS 10
  491. union trap_config {
  492. u64 val;
  493. struct {
  494. unsigned long cgt:TC_CGT_BITS; /* Coarse Grained Trap id */
  495. unsigned long fgt:TC_FGT_BITS; /* Fine Grained Trap id */
  496. unsigned long bit:6; /* Bit number */
  497. unsigned long pol:1; /* Polarity */
  498. unsigned long fgf:TC_FGF_BITS; /* Fine Grained Filter */
  499. unsigned long sri:TC_SRI_BITS; /* SysReg Index */
  500. unsigned long unused:27; /* Unused, should be zero */
  501. unsigned long mbz:1; /* Must Be Zero */
  502. };
  503. };
  504. struct encoding_to_trap_config {
  505. const u32 encoding;
  506. const u32 end;
  507. const union trap_config tc;
  508. const unsigned int line;
  509. };
  510. #define SR_RANGE_TRAP(sr_start, sr_end, trap_id) \
  511. { \
  512. .encoding = sr_start, \
  513. .end = sr_end, \
  514. .tc = { \
  515. .cgt = trap_id, \
  516. }, \
  517. .line = __LINE__, \
  518. }
  519. #define SR_TRAP(sr, trap_id) SR_RANGE_TRAP(sr, sr, trap_id)
  520. /*
  521. * Map encoding to trap bits for exception reported with EC=0x18.
  522. * These must only be evaluated when running a nested hypervisor, but
  523. * that the current context is not a hypervisor context. When the
  524. * trapped access matches one of the trap controls, the exception is
  525. * re-injected in the nested hypervisor.
  526. */
  527. static const struct encoding_to_trap_config encoding_to_cgt[] __initconst = {
  528. SR_TRAP(SYS_REVIDR_EL1, CGT_HCR_TID1),
  529. SR_TRAP(SYS_AIDR_EL1, CGT_HCR_TID1),
  530. SR_TRAP(SYS_SMIDR_EL1, CGT_HCR_TID1),
  531. SR_TRAP(SYS_CTR_EL0, CGT_HCR_TID2),
  532. SR_TRAP(SYS_CCSIDR_EL1, CGT_HCR_TID2_TID4),
  533. SR_TRAP(SYS_CCSIDR2_EL1, CGT_HCR_TID2_TID4),
  534. SR_TRAP(SYS_CLIDR_EL1, CGT_HCR_TID2_TID4),
  535. SR_TRAP(SYS_CSSELR_EL1, CGT_HCR_TID2_TID4),
  536. SR_RANGE_TRAP(SYS_ID_PFR0_EL1,
  537. sys_reg(3, 0, 0, 7, 7), CGT_HCR_TID3),
  538. SR_TRAP(SYS_ICC_SGI0R_EL1, CGT_HCR_IMO_FMO_ICH_HCR_TC),
  539. SR_TRAP(SYS_ICC_ASGI1R_EL1, CGT_HCR_IMO_FMO_ICH_HCR_TC),
  540. SR_TRAP(SYS_ICC_SGI1R_EL1, CGT_HCR_IMO_FMO_ICH_HCR_TC),
  541. SR_RANGE_TRAP(sys_reg(3, 0, 11, 0, 0),
  542. sys_reg(3, 0, 11, 15, 7), CGT_HCR_TIDCP),
  543. SR_RANGE_TRAP(sys_reg(3, 1, 11, 0, 0),
  544. sys_reg(3, 1, 11, 15, 7), CGT_HCR_TIDCP),
  545. SR_RANGE_TRAP(sys_reg(3, 2, 11, 0, 0),
  546. sys_reg(3, 2, 11, 15, 7), CGT_HCR_TIDCP),
  547. SR_RANGE_TRAP(sys_reg(3, 3, 11, 0, 0),
  548. sys_reg(3, 3, 11, 15, 7), CGT_HCR_TIDCP),
  549. SR_RANGE_TRAP(sys_reg(3, 4, 11, 0, 0),
  550. sys_reg(3, 4, 11, 15, 7), CGT_HCR_TIDCP),
  551. SR_RANGE_TRAP(sys_reg(3, 5, 11, 0, 0),
  552. sys_reg(3, 5, 11, 15, 7), CGT_HCR_TIDCP),
  553. SR_RANGE_TRAP(sys_reg(3, 6, 11, 0, 0),
  554. sys_reg(3, 6, 11, 15, 7), CGT_HCR_TIDCP),
  555. SR_RANGE_TRAP(sys_reg(3, 7, 11, 0, 0),
  556. sys_reg(3, 7, 11, 15, 7), CGT_HCR_TIDCP),
  557. SR_RANGE_TRAP(sys_reg(3, 0, 15, 0, 0),
  558. sys_reg(3, 0, 15, 15, 7), CGT_HCR_TIDCP),
  559. SR_RANGE_TRAP(sys_reg(3, 1, 15, 0, 0),
  560. sys_reg(3, 1, 15, 15, 7), CGT_HCR_TIDCP),
  561. SR_RANGE_TRAP(sys_reg(3, 2, 15, 0, 0),
  562. sys_reg(3, 2, 15, 15, 7), CGT_HCR_TIDCP),
  563. SR_RANGE_TRAP(sys_reg(3, 3, 15, 0, 0),
  564. sys_reg(3, 3, 15, 15, 7), CGT_HCR_TIDCP),
  565. SR_RANGE_TRAP(sys_reg(3, 4, 15, 0, 0),
  566. sys_reg(3, 4, 15, 15, 7), CGT_HCR_TIDCP),
  567. SR_RANGE_TRAP(sys_reg(3, 5, 15, 0, 0),
  568. sys_reg(3, 5, 15, 15, 7), CGT_HCR_TIDCP),
  569. SR_RANGE_TRAP(sys_reg(3, 6, 15, 0, 0),
  570. sys_reg(3, 6, 15, 15, 7), CGT_HCR_TIDCP),
  571. SR_RANGE_TRAP(sys_reg(3, 7, 15, 0, 0),
  572. sys_reg(3, 7, 15, 15, 7), CGT_HCR_TIDCP),
  573. SR_TRAP(SYS_ACTLR_EL1, CGT_HCR_TACR),
  574. SR_TRAP(SYS_DC_ISW, CGT_HCR_TSW),
  575. SR_TRAP(SYS_DC_CSW, CGT_HCR_TSW),
  576. SR_TRAP(SYS_DC_CISW, CGT_HCR_TSW),
  577. SR_TRAP(SYS_DC_IGSW, CGT_HCR_TSW),
  578. SR_TRAP(SYS_DC_IGDSW, CGT_HCR_TSW),
  579. SR_TRAP(SYS_DC_CGSW, CGT_HCR_TSW),
  580. SR_TRAP(SYS_DC_CGDSW, CGT_HCR_TSW),
  581. SR_TRAP(SYS_DC_CIGSW, CGT_HCR_TSW),
  582. SR_TRAP(SYS_DC_CIGDSW, CGT_HCR_TSW),
  583. SR_TRAP(SYS_DC_CIVAC, CGT_HCR_TPC),
  584. SR_TRAP(SYS_DC_CVAC, CGT_HCR_TPC),
  585. SR_TRAP(SYS_DC_CVAP, CGT_HCR_TPC),
  586. SR_TRAP(SYS_DC_CVADP, CGT_HCR_TPC),
  587. SR_TRAP(SYS_DC_IVAC, CGT_HCR_TPC),
  588. SR_TRAP(SYS_DC_CIGVAC, CGT_HCR_TPC),
  589. SR_TRAP(SYS_DC_CIGDVAC, CGT_HCR_TPC),
  590. SR_TRAP(SYS_DC_IGVAC, CGT_HCR_TPC),
  591. SR_TRAP(SYS_DC_IGDVAC, CGT_HCR_TPC),
  592. SR_TRAP(SYS_DC_CGVAC, CGT_HCR_TPC),
  593. SR_TRAP(SYS_DC_CGDVAC, CGT_HCR_TPC),
  594. SR_TRAP(SYS_DC_CGVAP, CGT_HCR_TPC),
  595. SR_TRAP(SYS_DC_CGDVAP, CGT_HCR_TPC),
  596. SR_TRAP(SYS_DC_CGVADP, CGT_HCR_TPC),
  597. SR_TRAP(SYS_DC_CGDVADP, CGT_HCR_TPC),
  598. SR_TRAP(SYS_IC_IVAU, CGT_HCR_TPU_TOCU),
  599. SR_TRAP(SYS_IC_IALLU, CGT_HCR_TPU_TOCU),
  600. SR_TRAP(SYS_IC_IALLUIS, CGT_HCR_TPU_TICAB),
  601. SR_TRAP(SYS_DC_CVAU, CGT_HCR_TPU_TOCU),
  602. SR_TRAP(OP_TLBI_RVAE1, CGT_HCR_TTLB),
  603. SR_TRAP(OP_TLBI_RVAAE1, CGT_HCR_TTLB),
  604. SR_TRAP(OP_TLBI_RVALE1, CGT_HCR_TTLB),
  605. SR_TRAP(OP_TLBI_RVAALE1, CGT_HCR_TTLB),
  606. SR_TRAP(OP_TLBI_VMALLE1, CGT_HCR_TTLB),
  607. SR_TRAP(OP_TLBI_VAE1, CGT_HCR_TTLB),
  608. SR_TRAP(OP_TLBI_ASIDE1, CGT_HCR_TTLB),
  609. SR_TRAP(OP_TLBI_VAAE1, CGT_HCR_TTLB),
  610. SR_TRAP(OP_TLBI_VALE1, CGT_HCR_TTLB),
  611. SR_TRAP(OP_TLBI_VAALE1, CGT_HCR_TTLB),
  612. SR_TRAP(OP_TLBI_RVAE1NXS, CGT_HCR_TTLB),
  613. SR_TRAP(OP_TLBI_RVAAE1NXS, CGT_HCR_TTLB),
  614. SR_TRAP(OP_TLBI_RVALE1NXS, CGT_HCR_TTLB),
  615. SR_TRAP(OP_TLBI_RVAALE1NXS, CGT_HCR_TTLB),
  616. SR_TRAP(OP_TLBI_VMALLE1NXS, CGT_HCR_TTLB),
  617. SR_TRAP(OP_TLBI_VAE1NXS, CGT_HCR_TTLB),
  618. SR_TRAP(OP_TLBI_ASIDE1NXS, CGT_HCR_TTLB),
  619. SR_TRAP(OP_TLBI_VAAE1NXS, CGT_HCR_TTLB),
  620. SR_TRAP(OP_TLBI_VALE1NXS, CGT_HCR_TTLB),
  621. SR_TRAP(OP_TLBI_VAALE1NXS, CGT_HCR_TTLB),
  622. SR_TRAP(OP_TLBI_RVAE1IS, CGT_HCR_TTLB_TTLBIS),
  623. SR_TRAP(OP_TLBI_RVAAE1IS, CGT_HCR_TTLB_TTLBIS),
  624. SR_TRAP(OP_TLBI_RVALE1IS, CGT_HCR_TTLB_TTLBIS),
  625. SR_TRAP(OP_TLBI_RVAALE1IS, CGT_HCR_TTLB_TTLBIS),
  626. SR_TRAP(OP_TLBI_VMALLE1IS, CGT_HCR_TTLB_TTLBIS),
  627. SR_TRAP(OP_TLBI_VAE1IS, CGT_HCR_TTLB_TTLBIS),
  628. SR_TRAP(OP_TLBI_ASIDE1IS, CGT_HCR_TTLB_TTLBIS),
  629. SR_TRAP(OP_TLBI_VAAE1IS, CGT_HCR_TTLB_TTLBIS),
  630. SR_TRAP(OP_TLBI_VALE1IS, CGT_HCR_TTLB_TTLBIS),
  631. SR_TRAP(OP_TLBI_VAALE1IS, CGT_HCR_TTLB_TTLBIS),
  632. SR_TRAP(OP_TLBI_RVAE1ISNXS, CGT_HCR_TTLB_TTLBIS),
  633. SR_TRAP(OP_TLBI_RVAAE1ISNXS, CGT_HCR_TTLB_TTLBIS),
  634. SR_TRAP(OP_TLBI_RVALE1ISNXS, CGT_HCR_TTLB_TTLBIS),
  635. SR_TRAP(OP_TLBI_RVAALE1ISNXS, CGT_HCR_TTLB_TTLBIS),
  636. SR_TRAP(OP_TLBI_VMALLE1ISNXS, CGT_HCR_TTLB_TTLBIS),
  637. SR_TRAP(OP_TLBI_VAE1ISNXS, CGT_HCR_TTLB_TTLBIS),
  638. SR_TRAP(OP_TLBI_ASIDE1ISNXS, CGT_HCR_TTLB_TTLBIS),
  639. SR_TRAP(OP_TLBI_VAAE1ISNXS, CGT_HCR_TTLB_TTLBIS),
  640. SR_TRAP(OP_TLBI_VALE1ISNXS, CGT_HCR_TTLB_TTLBIS),
  641. SR_TRAP(OP_TLBI_VAALE1ISNXS, CGT_HCR_TTLB_TTLBIS),
  642. SR_TRAP(OP_TLBI_VMALLE1OS, CGT_HCR_TTLB_TTLBOS),
  643. SR_TRAP(OP_TLBI_VAE1OS, CGT_HCR_TTLB_TTLBOS),
  644. SR_TRAP(OP_TLBI_ASIDE1OS, CGT_HCR_TTLB_TTLBOS),
  645. SR_TRAP(OP_TLBI_VAAE1OS, CGT_HCR_TTLB_TTLBOS),
  646. SR_TRAP(OP_TLBI_VALE1OS, CGT_HCR_TTLB_TTLBOS),
  647. SR_TRAP(OP_TLBI_VAALE1OS, CGT_HCR_TTLB_TTLBOS),
  648. SR_TRAP(OP_TLBI_RVAE1OS, CGT_HCR_TTLB_TTLBOS),
  649. SR_TRAP(OP_TLBI_RVAAE1OS, CGT_HCR_TTLB_TTLBOS),
  650. SR_TRAP(OP_TLBI_RVALE1OS, CGT_HCR_TTLB_TTLBOS),
  651. SR_TRAP(OP_TLBI_RVAALE1OS, CGT_HCR_TTLB_TTLBOS),
  652. SR_TRAP(OP_TLBI_VMALLE1OSNXS, CGT_HCR_TTLB_TTLBOS),
  653. SR_TRAP(OP_TLBI_VAE1OSNXS, CGT_HCR_TTLB_TTLBOS),
  654. SR_TRAP(OP_TLBI_ASIDE1OSNXS, CGT_HCR_TTLB_TTLBOS),
  655. SR_TRAP(OP_TLBI_VAAE1OSNXS, CGT_HCR_TTLB_TTLBOS),
  656. SR_TRAP(OP_TLBI_VALE1OSNXS, CGT_HCR_TTLB_TTLBOS),
  657. SR_TRAP(OP_TLBI_VAALE1OSNXS, CGT_HCR_TTLB_TTLBOS),
  658. SR_TRAP(OP_TLBI_RVAE1OSNXS, CGT_HCR_TTLB_TTLBOS),
  659. SR_TRAP(OP_TLBI_RVAAE1OSNXS, CGT_HCR_TTLB_TTLBOS),
  660. SR_TRAP(OP_TLBI_RVALE1OSNXS, CGT_HCR_TTLB_TTLBOS),
  661. SR_TRAP(OP_TLBI_RVAALE1OSNXS, CGT_HCR_TTLB_TTLBOS),
  662. SR_TRAP(SYS_SCTLR_EL1, CGT_HCR_TVM_TRVM),
  663. SR_TRAP(SYS_TTBR0_EL1, CGT_HCR_TVM_TRVM),
  664. SR_TRAP(SYS_TTBR1_EL1, CGT_HCR_TVM_TRVM),
  665. SR_TRAP(SYS_TCR_EL1, CGT_HCR_TVM_TRVM),
  666. SR_TRAP(SYS_ESR_EL1, CGT_HCR_TVM_TRVM),
  667. SR_TRAP(SYS_FAR_EL1, CGT_HCR_TVM_TRVM),
  668. SR_TRAP(SYS_AFSR0_EL1, CGT_HCR_TVM_TRVM),
  669. SR_TRAP(SYS_AFSR1_EL1, CGT_HCR_TVM_TRVM),
  670. SR_TRAP(SYS_MAIR_EL1, CGT_HCR_TVM_TRVM),
  671. SR_TRAP(SYS_AMAIR_EL1, CGT_HCR_TVM_TRVM),
  672. SR_TRAP(SYS_CONTEXTIDR_EL1, CGT_HCR_TVM_TRVM),
  673. SR_TRAP(SYS_TCR2_EL1, CGT_HCR_TVM_TRVM_HCRX_TCR2En),
  674. SR_TRAP(SYS_DC_ZVA, CGT_HCR_TDZ),
  675. SR_TRAP(SYS_DC_GVA, CGT_HCR_TDZ),
  676. SR_TRAP(SYS_DC_GZVA, CGT_HCR_TDZ),
  677. SR_TRAP(SYS_LORSA_EL1, CGT_HCR_TLOR),
  678. SR_TRAP(SYS_LOREA_EL1, CGT_HCR_TLOR),
  679. SR_TRAP(SYS_LORN_EL1, CGT_HCR_TLOR),
  680. SR_TRAP(SYS_LORC_EL1, CGT_HCR_TLOR),
  681. SR_TRAP(SYS_LORID_EL1, CGT_HCR_TLOR),
  682. SR_TRAP(SYS_ERRIDR_EL1, CGT_HCR_TERR),
  683. SR_TRAP(SYS_ERRSELR_EL1, CGT_HCR_TERR),
  684. SR_TRAP(SYS_ERXADDR_EL1, CGT_HCR_TERR),
  685. SR_TRAP(SYS_ERXCTLR_EL1, CGT_HCR_TERR),
  686. SR_TRAP(SYS_ERXFR_EL1, CGT_HCR_TERR),
  687. SR_TRAP(SYS_ERXMISC0_EL1, CGT_HCR_TERR),
  688. SR_TRAP(SYS_ERXMISC1_EL1, CGT_HCR_TERR),
  689. SR_TRAP(SYS_ERXMISC2_EL1, CGT_HCR_TERR),
  690. SR_TRAP(SYS_ERXMISC3_EL1, CGT_HCR_TERR),
  691. SR_TRAP(SYS_ERXSTATUS_EL1, CGT_HCR_TERR),
  692. SR_TRAP(SYS_APIAKEYLO_EL1, CGT_HCR_APK),
  693. SR_TRAP(SYS_APIAKEYHI_EL1, CGT_HCR_APK),
  694. SR_TRAP(SYS_APIBKEYLO_EL1, CGT_HCR_APK),
  695. SR_TRAP(SYS_APIBKEYHI_EL1, CGT_HCR_APK),
  696. SR_TRAP(SYS_APDAKEYLO_EL1, CGT_HCR_APK),
  697. SR_TRAP(SYS_APDAKEYHI_EL1, CGT_HCR_APK),
  698. SR_TRAP(SYS_APDBKEYLO_EL1, CGT_HCR_APK),
  699. SR_TRAP(SYS_APDBKEYHI_EL1, CGT_HCR_APK),
  700. SR_TRAP(SYS_APGAKEYLO_EL1, CGT_HCR_APK),
  701. SR_TRAP(SYS_APGAKEYHI_EL1, CGT_HCR_APK),
  702. /* All _EL2 registers */
  703. SR_TRAP(SYS_BRBCR_EL2, CGT_HCR_NV),
  704. SR_TRAP(SYS_VPIDR_EL2, CGT_HCR_NV),
  705. SR_TRAP(SYS_VMPIDR_EL2, CGT_HCR_NV),
  706. SR_TRAP(SYS_SCTLR_EL2, CGT_HCR_NV),
  707. SR_TRAP(SYS_ACTLR_EL2, CGT_HCR_NV),
  708. SR_TRAP(SYS_SCTLR2_EL2, CGT_HCR_NV),
  709. SR_RANGE_TRAP(SYS_HCR_EL2,
  710. SYS_HCRX_EL2, CGT_HCR_NV),
  711. SR_TRAP(SYS_SMPRIMAP_EL2, CGT_HCR_NV),
  712. SR_TRAP(SYS_SMCR_EL2, CGT_HCR_NV),
  713. SR_RANGE_TRAP(SYS_TTBR0_EL2,
  714. SYS_TCR2_EL2, CGT_HCR_NV),
  715. SR_TRAP(SYS_VTTBR_EL2, CGT_HCR_NV),
  716. SR_TRAP(SYS_VTCR_EL2, CGT_HCR_NV),
  717. SR_TRAP(SYS_VNCR_EL2, CGT_HCR_NV),
  718. SR_RANGE_TRAP(SYS_HDFGRTR_EL2,
  719. SYS_HAFGRTR_EL2, CGT_HCR_NV),
  720. /* Skip the SP_EL1 encoding... */
  721. SR_TRAP(SYS_SPSR_EL2, CGT_HCR_NV),
  722. SR_TRAP(SYS_ELR_EL2, CGT_HCR_NV),
  723. /* Skip SPSR_irq, SPSR_abt, SPSR_und, SPSR_fiq */
  724. SR_TRAP(SYS_AFSR0_EL2, CGT_HCR_NV),
  725. SR_TRAP(SYS_AFSR1_EL2, CGT_HCR_NV),
  726. SR_TRAP(SYS_ESR_EL2, CGT_HCR_NV),
  727. SR_TRAP(SYS_VSESR_EL2, CGT_HCR_NV),
  728. SR_TRAP(SYS_TFSR_EL2, CGT_HCR_NV),
  729. SR_TRAP(SYS_FAR_EL2, CGT_HCR_NV),
  730. SR_TRAP(SYS_HPFAR_EL2, CGT_HCR_NV),
  731. SR_TRAP(SYS_PMSCR_EL2, CGT_HCR_NV),
  732. SR_TRAP(SYS_MAIR_EL2, CGT_HCR_NV),
  733. SR_TRAP(SYS_AMAIR_EL2, CGT_HCR_NV),
  734. SR_TRAP(SYS_MPAMHCR_EL2, CGT_HCR_NV),
  735. SR_TRAP(SYS_MPAMVPMV_EL2, CGT_HCR_NV),
  736. SR_TRAP(SYS_MPAM2_EL2, CGT_HCR_NV),
  737. SR_RANGE_TRAP(SYS_MPAMVPM0_EL2,
  738. SYS_MPAMVPM7_EL2, CGT_HCR_NV),
  739. /*
  740. * Note that the spec. describes a group of MEC registers
  741. * whose access should not trap, therefore skip the following:
  742. * MECID_A0_EL2, MECID_A1_EL2, MECID_P0_EL2,
  743. * MECID_P1_EL2, MECIDR_EL2, VMECID_A_EL2,
  744. * VMECID_P_EL2.
  745. */
  746. SR_RANGE_TRAP(SYS_VBAR_EL2,
  747. SYS_RMR_EL2, CGT_HCR_NV),
  748. SR_TRAP(SYS_VDISR_EL2, CGT_HCR_NV),
  749. /* ICH_AP0R<m>_EL2 */
  750. SR_RANGE_TRAP(SYS_ICH_AP0R0_EL2,
  751. SYS_ICH_AP0R3_EL2, CGT_HCR_NV),
  752. /* ICH_AP1R<m>_EL2 */
  753. SR_RANGE_TRAP(SYS_ICH_AP1R0_EL2,
  754. SYS_ICH_AP1R3_EL2, CGT_HCR_NV),
  755. SR_TRAP(SYS_ICC_SRE_EL2, CGT_HCR_NV),
  756. SR_RANGE_TRAP(SYS_ICH_HCR_EL2,
  757. SYS_ICH_EISR_EL2, CGT_HCR_NV),
  758. SR_TRAP(SYS_ICH_ELRSR_EL2, CGT_HCR_NV),
  759. SR_TRAP(SYS_ICH_VMCR_EL2, CGT_HCR_NV),
  760. /* ICH_LR<m>_EL2 */
  761. SR_RANGE_TRAP(SYS_ICH_LR0_EL2,
  762. SYS_ICH_LR15_EL2, CGT_HCR_NV),
  763. SR_TRAP(SYS_CONTEXTIDR_EL2, CGT_HCR_NV),
  764. SR_TRAP(SYS_TPIDR_EL2, CGT_HCR_NV),
  765. SR_TRAP(SYS_SCXTNUM_EL2, CGT_HCR_NV),
  766. /* AMEVCNTVOFF0<n>_EL2, AMEVCNTVOFF1<n>_EL2 */
  767. SR_RANGE_TRAP(SYS_AMEVCNTVOFF0n_EL2(0),
  768. SYS_AMEVCNTVOFF1n_EL2(15), CGT_HCR_NV),
  769. /* CNT*_EL2 */
  770. SR_TRAP(SYS_CNTVOFF_EL2, CGT_HCR_NV),
  771. SR_TRAP(SYS_CNTPOFF_EL2, CGT_HCR_NV),
  772. SR_TRAP(SYS_CNTHCTL_EL2, CGT_HCR_NV),
  773. SR_RANGE_TRAP(SYS_CNTHP_TVAL_EL2,
  774. SYS_CNTHP_CVAL_EL2, CGT_HCR_NV),
  775. SR_RANGE_TRAP(SYS_CNTHV_TVAL_EL2,
  776. SYS_CNTHV_CVAL_EL2, CGT_HCR_NV),
  777. /* All _EL02, _EL12 registers */
  778. SR_RANGE_TRAP(sys_reg(3, 5, 0, 0, 0),
  779. sys_reg(3, 5, 10, 15, 7), CGT_HCR_NV),
  780. SR_RANGE_TRAP(sys_reg(3, 5, 12, 0, 0),
  781. sys_reg(3, 5, 14, 15, 7), CGT_HCR_NV),
  782. SR_TRAP(OP_AT_S1E2R, CGT_HCR_NV),
  783. SR_TRAP(OP_AT_S1E2W, CGT_HCR_NV),
  784. SR_TRAP(OP_AT_S12E1R, CGT_HCR_NV),
  785. SR_TRAP(OP_AT_S12E1W, CGT_HCR_NV),
  786. SR_TRAP(OP_AT_S12E0R, CGT_HCR_NV),
  787. SR_TRAP(OP_AT_S12E0W, CGT_HCR_NV),
  788. SR_TRAP(OP_AT_S1E2A, CGT_HCR_NV),
  789. SR_TRAP(OP_TLBI_IPAS2E1, CGT_HCR_NV),
  790. SR_TRAP(OP_TLBI_RIPAS2E1, CGT_HCR_NV),
  791. SR_TRAP(OP_TLBI_IPAS2LE1, CGT_HCR_NV),
  792. SR_TRAP(OP_TLBI_RIPAS2LE1, CGT_HCR_NV),
  793. SR_TRAP(OP_TLBI_RVAE2, CGT_HCR_NV),
  794. SR_TRAP(OP_TLBI_RVALE2, CGT_HCR_NV),
  795. SR_TRAP(OP_TLBI_ALLE2, CGT_HCR_NV),
  796. SR_TRAP(OP_TLBI_VAE2, CGT_HCR_NV),
  797. SR_TRAP(OP_TLBI_ALLE1, CGT_HCR_NV),
  798. SR_TRAP(OP_TLBI_VALE2, CGT_HCR_NV),
  799. SR_TRAP(OP_TLBI_VMALLS12E1, CGT_HCR_NV),
  800. SR_TRAP(OP_TLBI_IPAS2E1NXS, CGT_HCR_NV),
  801. SR_TRAP(OP_TLBI_RIPAS2E1NXS, CGT_HCR_NV),
  802. SR_TRAP(OP_TLBI_IPAS2LE1NXS, CGT_HCR_NV),
  803. SR_TRAP(OP_TLBI_RIPAS2LE1NXS, CGT_HCR_NV),
  804. SR_TRAP(OP_TLBI_RVAE2NXS, CGT_HCR_NV),
  805. SR_TRAP(OP_TLBI_RVALE2NXS, CGT_HCR_NV),
  806. SR_TRAP(OP_TLBI_ALLE2NXS, CGT_HCR_NV),
  807. SR_TRAP(OP_TLBI_VAE2NXS, CGT_HCR_NV),
  808. SR_TRAP(OP_TLBI_ALLE1NXS, CGT_HCR_NV),
  809. SR_TRAP(OP_TLBI_VALE2NXS, CGT_HCR_NV),
  810. SR_TRAP(OP_TLBI_VMALLS12E1NXS, CGT_HCR_NV),
  811. SR_TRAP(OP_TLBI_IPAS2E1IS, CGT_HCR_NV),
  812. SR_TRAP(OP_TLBI_RIPAS2E1IS, CGT_HCR_NV),
  813. SR_TRAP(OP_TLBI_IPAS2LE1IS, CGT_HCR_NV),
  814. SR_TRAP(OP_TLBI_RIPAS2LE1IS, CGT_HCR_NV),
  815. SR_TRAP(OP_TLBI_RVAE2IS, CGT_HCR_NV),
  816. SR_TRAP(OP_TLBI_RVALE2IS, CGT_HCR_NV),
  817. SR_TRAP(OP_TLBI_ALLE2IS, CGT_HCR_NV),
  818. SR_TRAP(OP_TLBI_VAE2IS, CGT_HCR_NV),
  819. SR_TRAP(OP_TLBI_ALLE1IS, CGT_HCR_NV),
  820. SR_TRAP(OP_TLBI_VALE2IS, CGT_HCR_NV),
  821. SR_TRAP(OP_TLBI_VMALLS12E1IS, CGT_HCR_NV),
  822. SR_TRAP(OP_TLBI_IPAS2E1ISNXS, CGT_HCR_NV),
  823. SR_TRAP(OP_TLBI_RIPAS2E1ISNXS, CGT_HCR_NV),
  824. SR_TRAP(OP_TLBI_IPAS2LE1ISNXS, CGT_HCR_NV),
  825. SR_TRAP(OP_TLBI_RIPAS2LE1ISNXS, CGT_HCR_NV),
  826. SR_TRAP(OP_TLBI_RVAE2ISNXS, CGT_HCR_NV),
  827. SR_TRAP(OP_TLBI_RVALE2ISNXS, CGT_HCR_NV),
  828. SR_TRAP(OP_TLBI_ALLE2ISNXS, CGT_HCR_NV),
  829. SR_TRAP(OP_TLBI_VAE2ISNXS, CGT_HCR_NV),
  830. SR_TRAP(OP_TLBI_ALLE1ISNXS, CGT_HCR_NV),
  831. SR_TRAP(OP_TLBI_VALE2ISNXS, CGT_HCR_NV),
  832. SR_TRAP(OP_TLBI_VMALLS12E1ISNXS,CGT_HCR_NV),
  833. SR_TRAP(OP_TLBI_ALLE2OS, CGT_HCR_NV),
  834. SR_TRAP(OP_TLBI_VAE2OS, CGT_HCR_NV),
  835. SR_TRAP(OP_TLBI_ALLE1OS, CGT_HCR_NV),
  836. SR_TRAP(OP_TLBI_VALE2OS, CGT_HCR_NV),
  837. SR_TRAP(OP_TLBI_VMALLS12E1OS, CGT_HCR_NV),
  838. SR_TRAP(OP_TLBI_IPAS2E1OS, CGT_HCR_NV),
  839. SR_TRAP(OP_TLBI_RIPAS2E1OS, CGT_HCR_NV),
  840. SR_TRAP(OP_TLBI_IPAS2LE1OS, CGT_HCR_NV),
  841. SR_TRAP(OP_TLBI_RIPAS2LE1OS, CGT_HCR_NV),
  842. SR_TRAP(OP_TLBI_RVAE2OS, CGT_HCR_NV),
  843. SR_TRAP(OP_TLBI_RVALE2OS, CGT_HCR_NV),
  844. SR_TRAP(OP_TLBI_ALLE2OSNXS, CGT_HCR_NV),
  845. SR_TRAP(OP_TLBI_VAE2OSNXS, CGT_HCR_NV),
  846. SR_TRAP(OP_TLBI_ALLE1OSNXS, CGT_HCR_NV),
  847. SR_TRAP(OP_TLBI_VALE2OSNXS, CGT_HCR_NV),
  848. SR_TRAP(OP_TLBI_VMALLS12E1OSNXS,CGT_HCR_NV),
  849. SR_TRAP(OP_TLBI_IPAS2E1OSNXS, CGT_HCR_NV),
  850. SR_TRAP(OP_TLBI_RIPAS2E1OSNXS, CGT_HCR_NV),
  851. SR_TRAP(OP_TLBI_IPAS2LE1OSNXS, CGT_HCR_NV),
  852. SR_TRAP(OP_TLBI_RIPAS2LE1OSNXS, CGT_HCR_NV),
  853. SR_TRAP(OP_TLBI_RVAE2OSNXS, CGT_HCR_NV),
  854. SR_TRAP(OP_TLBI_RVALE2OSNXS, CGT_HCR_NV),
  855. SR_TRAP(OP_CPP_RCTX, CGT_HCR_NV),
  856. SR_TRAP(OP_DVP_RCTX, CGT_HCR_NV),
  857. SR_TRAP(OP_CFP_RCTX, CGT_HCR_NV),
  858. SR_TRAP(SYS_SP_EL1, CGT_HCR_NV_nNV2),
  859. SR_TRAP(SYS_VBAR_EL1, CGT_HCR_NV1_nNV2),
  860. SR_TRAP(SYS_ELR_EL1, CGT_HCR_NV1_nNV2),
  861. SR_TRAP(SYS_SPSR_EL1, CGT_HCR_NV1_nNV2),
  862. SR_TRAP(SYS_SCXTNUM_EL1, CGT_HCR_NV1_nNV2_ENSCXT),
  863. SR_TRAP(SYS_SCXTNUM_EL0, CGT_HCR_ENSCXT),
  864. SR_TRAP(OP_AT_S1E1R, CGT_HCR_AT),
  865. SR_TRAP(OP_AT_S1E1W, CGT_HCR_AT),
  866. SR_TRAP(OP_AT_S1E0R, CGT_HCR_AT),
  867. SR_TRAP(OP_AT_S1E0W, CGT_HCR_AT),
  868. SR_TRAP(OP_AT_S1E1RP, CGT_HCR_AT),
  869. SR_TRAP(OP_AT_S1E1WP, CGT_HCR_AT),
  870. SR_TRAP(OP_AT_S1E1A, CGT_HCR_AT),
  871. SR_TRAP(SYS_ERXPFGF_EL1, CGT_HCR_nFIEN),
  872. SR_TRAP(SYS_ERXPFGCTL_EL1, CGT_HCR_nFIEN),
  873. SR_TRAP(SYS_ERXPFGCDN_EL1, CGT_HCR_nFIEN),
  874. SR_TRAP(SYS_PMCR_EL0, CGT_MDCR_TPM_TPMCR),
  875. SR_TRAP(SYS_PMCNTENSET_EL0, CGT_MDCR_TPM),
  876. SR_TRAP(SYS_PMCNTENCLR_EL0, CGT_MDCR_TPM),
  877. SR_TRAP(SYS_PMOVSSET_EL0, CGT_MDCR_TPM),
  878. SR_TRAP(SYS_PMOVSCLR_EL0, CGT_MDCR_TPM),
  879. SR_TRAP(SYS_PMCEID0_EL0, CGT_MDCR_TPM),
  880. SR_TRAP(SYS_PMCEID1_EL0, CGT_MDCR_TPM),
  881. SR_TRAP(SYS_PMXEVTYPER_EL0, CGT_MDCR_TPM),
  882. SR_TRAP(SYS_PMSWINC_EL0, CGT_MDCR_TPM),
  883. SR_TRAP(SYS_PMSELR_EL0, CGT_MDCR_TPM),
  884. SR_TRAP(SYS_PMXEVCNTR_EL0, CGT_MDCR_TPM),
  885. SR_TRAP(SYS_PMCCNTR_EL0, CGT_MDCR_TPM),
  886. SR_TRAP(SYS_PMUSERENR_EL0, CGT_MDCR_TPM),
  887. SR_TRAP(SYS_PMINTENSET_EL1, CGT_MDCR_TPM),
  888. SR_TRAP(SYS_PMINTENCLR_EL1, CGT_MDCR_TPM),
  889. SR_TRAP(SYS_PMMIR_EL1, CGT_MDCR_TPM),
  890. SR_TRAP(SYS_PMEVCNTRn_EL0(0), CGT_MDCR_TPM),
  891. SR_TRAP(SYS_PMEVCNTRn_EL0(1), CGT_MDCR_TPM),
  892. SR_TRAP(SYS_PMEVCNTRn_EL0(2), CGT_MDCR_TPM),
  893. SR_TRAP(SYS_PMEVCNTRn_EL0(3), CGT_MDCR_TPM),
  894. SR_TRAP(SYS_PMEVCNTRn_EL0(4), CGT_MDCR_TPM),
  895. SR_TRAP(SYS_PMEVCNTRn_EL0(5), CGT_MDCR_TPM),
  896. SR_TRAP(SYS_PMEVCNTRn_EL0(6), CGT_MDCR_TPM),
  897. SR_TRAP(SYS_PMEVCNTRn_EL0(7), CGT_MDCR_TPM),
  898. SR_TRAP(SYS_PMEVCNTRn_EL0(8), CGT_MDCR_TPM),
  899. SR_TRAP(SYS_PMEVCNTRn_EL0(9), CGT_MDCR_TPM),
  900. SR_TRAP(SYS_PMEVCNTRn_EL0(10), CGT_MDCR_TPM),
  901. SR_TRAP(SYS_PMEVCNTRn_EL0(11), CGT_MDCR_TPM),
  902. SR_TRAP(SYS_PMEVCNTRn_EL0(12), CGT_MDCR_TPM),
  903. SR_TRAP(SYS_PMEVCNTRn_EL0(13), CGT_MDCR_TPM),
  904. SR_TRAP(SYS_PMEVCNTRn_EL0(14), CGT_MDCR_TPM),
  905. SR_TRAP(SYS_PMEVCNTRn_EL0(15), CGT_MDCR_TPM),
  906. SR_TRAP(SYS_PMEVCNTRn_EL0(16), CGT_MDCR_TPM),
  907. SR_TRAP(SYS_PMEVCNTRn_EL0(17), CGT_MDCR_TPM),
  908. SR_TRAP(SYS_PMEVCNTRn_EL0(18), CGT_MDCR_TPM),
  909. SR_TRAP(SYS_PMEVCNTRn_EL0(19), CGT_MDCR_TPM),
  910. SR_TRAP(SYS_PMEVCNTRn_EL0(20), CGT_MDCR_TPM),
  911. SR_TRAP(SYS_PMEVCNTRn_EL0(21), CGT_MDCR_TPM),
  912. SR_TRAP(SYS_PMEVCNTRn_EL0(22), CGT_MDCR_TPM),
  913. SR_TRAP(SYS_PMEVCNTRn_EL0(23), CGT_MDCR_TPM),
  914. SR_TRAP(SYS_PMEVCNTRn_EL0(24), CGT_MDCR_TPM),
  915. SR_TRAP(SYS_PMEVCNTRn_EL0(25), CGT_MDCR_TPM),
  916. SR_TRAP(SYS_PMEVCNTRn_EL0(26), CGT_MDCR_TPM),
  917. SR_TRAP(SYS_PMEVCNTRn_EL0(27), CGT_MDCR_TPM),
  918. SR_TRAP(SYS_PMEVCNTRn_EL0(28), CGT_MDCR_TPM),
  919. SR_TRAP(SYS_PMEVCNTRn_EL0(29), CGT_MDCR_TPM),
  920. SR_TRAP(SYS_PMEVCNTRn_EL0(30), CGT_MDCR_TPM),
  921. SR_TRAP(SYS_PMEVTYPERn_EL0(0), CGT_MDCR_TPM),
  922. SR_TRAP(SYS_PMEVTYPERn_EL0(1), CGT_MDCR_TPM),
  923. SR_TRAP(SYS_PMEVTYPERn_EL0(2), CGT_MDCR_TPM),
  924. SR_TRAP(SYS_PMEVTYPERn_EL0(3), CGT_MDCR_TPM),
  925. SR_TRAP(SYS_PMEVTYPERn_EL0(4), CGT_MDCR_TPM),
  926. SR_TRAP(SYS_PMEVTYPERn_EL0(5), CGT_MDCR_TPM),
  927. SR_TRAP(SYS_PMEVTYPERn_EL0(6), CGT_MDCR_TPM),
  928. SR_TRAP(SYS_PMEVTYPERn_EL0(7), CGT_MDCR_TPM),
  929. SR_TRAP(SYS_PMEVTYPERn_EL0(8), CGT_MDCR_TPM),
  930. SR_TRAP(SYS_PMEVTYPERn_EL0(9), CGT_MDCR_TPM),
  931. SR_TRAP(SYS_PMEVTYPERn_EL0(10), CGT_MDCR_TPM),
  932. SR_TRAP(SYS_PMEVTYPERn_EL0(11), CGT_MDCR_TPM),
  933. SR_TRAP(SYS_PMEVTYPERn_EL0(12), CGT_MDCR_TPM),
  934. SR_TRAP(SYS_PMEVTYPERn_EL0(13), CGT_MDCR_TPM),
  935. SR_TRAP(SYS_PMEVTYPERn_EL0(14), CGT_MDCR_TPM),
  936. SR_TRAP(SYS_PMEVTYPERn_EL0(15), CGT_MDCR_TPM),
  937. SR_TRAP(SYS_PMEVTYPERn_EL0(16), CGT_MDCR_TPM),
  938. SR_TRAP(SYS_PMEVTYPERn_EL0(17), CGT_MDCR_TPM),
  939. SR_TRAP(SYS_PMEVTYPERn_EL0(18), CGT_MDCR_TPM),
  940. SR_TRAP(SYS_PMEVTYPERn_EL0(19), CGT_MDCR_TPM),
  941. SR_TRAP(SYS_PMEVTYPERn_EL0(20), CGT_MDCR_TPM),
  942. SR_TRAP(SYS_PMEVTYPERn_EL0(21), CGT_MDCR_TPM),
  943. SR_TRAP(SYS_PMEVTYPERn_EL0(22), CGT_MDCR_TPM),
  944. SR_TRAP(SYS_PMEVTYPERn_EL0(23), CGT_MDCR_TPM),
  945. SR_TRAP(SYS_PMEVTYPERn_EL0(24), CGT_MDCR_TPM),
  946. SR_TRAP(SYS_PMEVTYPERn_EL0(25), CGT_MDCR_TPM),
  947. SR_TRAP(SYS_PMEVTYPERn_EL0(26), CGT_MDCR_TPM),
  948. SR_TRAP(SYS_PMEVTYPERn_EL0(27), CGT_MDCR_TPM),
  949. SR_TRAP(SYS_PMEVTYPERn_EL0(28), CGT_MDCR_TPM),
  950. SR_TRAP(SYS_PMEVTYPERn_EL0(29), CGT_MDCR_TPM),
  951. SR_TRAP(SYS_PMEVTYPERn_EL0(30), CGT_MDCR_TPM),
  952. SR_TRAP(SYS_PMCCFILTR_EL0, CGT_MDCR_TPM),
  953. SR_TRAP(SYS_MDCCSR_EL0, CGT_MDCR_TDCC_TDE_TDA),
  954. SR_TRAP(SYS_MDCCINT_EL1, CGT_MDCR_TDCC_TDE_TDA),
  955. SR_TRAP(SYS_OSDTRRX_EL1, CGT_MDCR_TDCC_TDE_TDA),
  956. SR_TRAP(SYS_OSDTRTX_EL1, CGT_MDCR_TDCC_TDE_TDA),
  957. SR_TRAP(SYS_DBGDTR_EL0, CGT_MDCR_TDCC_TDE_TDA),
  958. /*
  959. * Also covers DBGDTRRX_EL0, which has the same encoding as
  960. * SYS_DBGDTRTX_EL0...
  961. */
  962. SR_TRAP(SYS_DBGDTRTX_EL0, CGT_MDCR_TDCC_TDE_TDA),
  963. SR_TRAP(SYS_MDSCR_EL1, CGT_MDCR_TDE_TDA),
  964. SR_TRAP(SYS_OSECCR_EL1, CGT_MDCR_TDE_TDA),
  965. SR_TRAP(SYS_DBGBVRn_EL1(0), CGT_MDCR_TDE_TDA),
  966. SR_TRAP(SYS_DBGBVRn_EL1(1), CGT_MDCR_TDE_TDA),
  967. SR_TRAP(SYS_DBGBVRn_EL1(2), CGT_MDCR_TDE_TDA),
  968. SR_TRAP(SYS_DBGBVRn_EL1(3), CGT_MDCR_TDE_TDA),
  969. SR_TRAP(SYS_DBGBVRn_EL1(4), CGT_MDCR_TDE_TDA),
  970. SR_TRAP(SYS_DBGBVRn_EL1(5), CGT_MDCR_TDE_TDA),
  971. SR_TRAP(SYS_DBGBVRn_EL1(6), CGT_MDCR_TDE_TDA),
  972. SR_TRAP(SYS_DBGBVRn_EL1(7), CGT_MDCR_TDE_TDA),
  973. SR_TRAP(SYS_DBGBVRn_EL1(8), CGT_MDCR_TDE_TDA),
  974. SR_TRAP(SYS_DBGBVRn_EL1(9), CGT_MDCR_TDE_TDA),
  975. SR_TRAP(SYS_DBGBVRn_EL1(10), CGT_MDCR_TDE_TDA),
  976. SR_TRAP(SYS_DBGBVRn_EL1(11), CGT_MDCR_TDE_TDA),
  977. SR_TRAP(SYS_DBGBVRn_EL1(12), CGT_MDCR_TDE_TDA),
  978. SR_TRAP(SYS_DBGBVRn_EL1(13), CGT_MDCR_TDE_TDA),
  979. SR_TRAP(SYS_DBGBVRn_EL1(14), CGT_MDCR_TDE_TDA),
  980. SR_TRAP(SYS_DBGBVRn_EL1(15), CGT_MDCR_TDE_TDA),
  981. SR_TRAP(SYS_DBGBCRn_EL1(0), CGT_MDCR_TDE_TDA),
  982. SR_TRAP(SYS_DBGBCRn_EL1(1), CGT_MDCR_TDE_TDA),
  983. SR_TRAP(SYS_DBGBCRn_EL1(2), CGT_MDCR_TDE_TDA),
  984. SR_TRAP(SYS_DBGBCRn_EL1(3), CGT_MDCR_TDE_TDA),
  985. SR_TRAP(SYS_DBGBCRn_EL1(4), CGT_MDCR_TDE_TDA),
  986. SR_TRAP(SYS_DBGBCRn_EL1(5), CGT_MDCR_TDE_TDA),
  987. SR_TRAP(SYS_DBGBCRn_EL1(6), CGT_MDCR_TDE_TDA),
  988. SR_TRAP(SYS_DBGBCRn_EL1(7), CGT_MDCR_TDE_TDA),
  989. SR_TRAP(SYS_DBGBCRn_EL1(8), CGT_MDCR_TDE_TDA),
  990. SR_TRAP(SYS_DBGBCRn_EL1(9), CGT_MDCR_TDE_TDA),
  991. SR_TRAP(SYS_DBGBCRn_EL1(10), CGT_MDCR_TDE_TDA),
  992. SR_TRAP(SYS_DBGBCRn_EL1(11), CGT_MDCR_TDE_TDA),
  993. SR_TRAP(SYS_DBGBCRn_EL1(12), CGT_MDCR_TDE_TDA),
  994. SR_TRAP(SYS_DBGBCRn_EL1(13), CGT_MDCR_TDE_TDA),
  995. SR_TRAP(SYS_DBGBCRn_EL1(14), CGT_MDCR_TDE_TDA),
  996. SR_TRAP(SYS_DBGBCRn_EL1(15), CGT_MDCR_TDE_TDA),
  997. SR_TRAP(SYS_DBGWVRn_EL1(0), CGT_MDCR_TDE_TDA),
  998. SR_TRAP(SYS_DBGWVRn_EL1(1), CGT_MDCR_TDE_TDA),
  999. SR_TRAP(SYS_DBGWVRn_EL1(2), CGT_MDCR_TDE_TDA),
  1000. SR_TRAP(SYS_DBGWVRn_EL1(3), CGT_MDCR_TDE_TDA),
  1001. SR_TRAP(SYS_DBGWVRn_EL1(4), CGT_MDCR_TDE_TDA),
  1002. SR_TRAP(SYS_DBGWVRn_EL1(5), CGT_MDCR_TDE_TDA),
  1003. SR_TRAP(SYS_DBGWVRn_EL1(6), CGT_MDCR_TDE_TDA),
  1004. SR_TRAP(SYS_DBGWVRn_EL1(7), CGT_MDCR_TDE_TDA),
  1005. SR_TRAP(SYS_DBGWVRn_EL1(8), CGT_MDCR_TDE_TDA),
  1006. SR_TRAP(SYS_DBGWVRn_EL1(9), CGT_MDCR_TDE_TDA),
  1007. SR_TRAP(SYS_DBGWVRn_EL1(10), CGT_MDCR_TDE_TDA),
  1008. SR_TRAP(SYS_DBGWVRn_EL1(11), CGT_MDCR_TDE_TDA),
  1009. SR_TRAP(SYS_DBGWVRn_EL1(12), CGT_MDCR_TDE_TDA),
  1010. SR_TRAP(SYS_DBGWVRn_EL1(13), CGT_MDCR_TDE_TDA),
  1011. SR_TRAP(SYS_DBGWVRn_EL1(14), CGT_MDCR_TDE_TDA),
  1012. SR_TRAP(SYS_DBGWVRn_EL1(15), CGT_MDCR_TDE_TDA),
  1013. SR_TRAP(SYS_DBGWCRn_EL1(0), CGT_MDCR_TDE_TDA),
  1014. SR_TRAP(SYS_DBGWCRn_EL1(1), CGT_MDCR_TDE_TDA),
  1015. SR_TRAP(SYS_DBGWCRn_EL1(2), CGT_MDCR_TDE_TDA),
  1016. SR_TRAP(SYS_DBGWCRn_EL1(3), CGT_MDCR_TDE_TDA),
  1017. SR_TRAP(SYS_DBGWCRn_EL1(4), CGT_MDCR_TDE_TDA),
  1018. SR_TRAP(SYS_DBGWCRn_EL1(5), CGT_MDCR_TDE_TDA),
  1019. SR_TRAP(SYS_DBGWCRn_EL1(6), CGT_MDCR_TDE_TDA),
  1020. SR_TRAP(SYS_DBGWCRn_EL1(7), CGT_MDCR_TDE_TDA),
  1021. SR_TRAP(SYS_DBGWCRn_EL1(8), CGT_MDCR_TDE_TDA),
  1022. SR_TRAP(SYS_DBGWCRn_EL1(9), CGT_MDCR_TDE_TDA),
  1023. SR_TRAP(SYS_DBGWCRn_EL1(10), CGT_MDCR_TDE_TDA),
  1024. SR_TRAP(SYS_DBGWCRn_EL1(11), CGT_MDCR_TDE_TDA),
  1025. SR_TRAP(SYS_DBGWCRn_EL1(12), CGT_MDCR_TDE_TDA),
  1026. SR_TRAP(SYS_DBGWCRn_EL1(13), CGT_MDCR_TDE_TDA),
  1027. SR_TRAP(SYS_DBGWCRn_EL1(14), CGT_MDCR_TDE_TDA),
  1028. SR_TRAP(SYS_DBGCLAIMSET_EL1, CGT_MDCR_TDE_TDA),
  1029. SR_TRAP(SYS_DBGCLAIMCLR_EL1, CGT_MDCR_TDE_TDA),
  1030. SR_TRAP(SYS_DBGAUTHSTATUS_EL1, CGT_MDCR_TDE_TDA),
  1031. SR_TRAP(SYS_OSLAR_EL1, CGT_MDCR_TDE_TDOSA),
  1032. SR_TRAP(SYS_OSLSR_EL1, CGT_MDCR_TDE_TDOSA),
  1033. SR_TRAP(SYS_OSDLR_EL1, CGT_MDCR_TDE_TDOSA),
  1034. SR_TRAP(SYS_DBGPRCR_EL1, CGT_MDCR_TDE_TDOSA),
  1035. SR_TRAP(SYS_MDRAR_EL1, CGT_MDCR_TDE_TDRA),
  1036. SR_TRAP(SYS_PMBLIMITR_EL1, CGT_MDCR_E2PB),
  1037. SR_TRAP(SYS_PMBPTR_EL1, CGT_MDCR_E2PB),
  1038. SR_TRAP(SYS_PMBSR_EL1, CGT_MDCR_E2PB),
  1039. SR_TRAP(SYS_PMSCR_EL1, CGT_MDCR_TPMS),
  1040. SR_TRAP(SYS_PMSEVFR_EL1, CGT_MDCR_TPMS),
  1041. SR_TRAP(SYS_PMSFCR_EL1, CGT_MDCR_TPMS),
  1042. SR_TRAP(SYS_PMSICR_EL1, CGT_MDCR_TPMS),
  1043. SR_TRAP(SYS_PMSIDR_EL1, CGT_MDCR_TPMS),
  1044. SR_TRAP(SYS_PMSIRR_EL1, CGT_MDCR_TPMS),
  1045. SR_TRAP(SYS_PMSLATFR_EL1, CGT_MDCR_TPMS),
  1046. SR_TRAP(SYS_PMSNEVFR_EL1, CGT_MDCR_TPMS),
  1047. SR_TRAP(SYS_TRFCR_EL1, CGT_MDCR_TTRF),
  1048. SR_TRAP(SYS_TRBBASER_EL1, CGT_MDCR_E2TB),
  1049. SR_TRAP(SYS_TRBLIMITR_EL1, CGT_MDCR_E2TB),
  1050. SR_TRAP(SYS_TRBMAR_EL1, CGT_MDCR_E2TB),
  1051. SR_TRAP(SYS_TRBPTR_EL1, CGT_MDCR_E2TB),
  1052. SR_TRAP(SYS_TRBSR_EL1, CGT_MDCR_E2TB),
  1053. SR_TRAP(SYS_TRBTRG_EL1, CGT_MDCR_E2TB),
  1054. SR_TRAP(SYS_CPACR_EL1, CGT_CPTR_TCPAC),
  1055. SR_TRAP(SYS_AMUSERENR_EL0, CGT_CPTR_TAM),
  1056. SR_TRAP(SYS_AMCFGR_EL0, CGT_CPTR_TAM),
  1057. SR_TRAP(SYS_AMCGCR_EL0, CGT_CPTR_TAM),
  1058. SR_TRAP(SYS_AMCNTENCLR0_EL0, CGT_CPTR_TAM),
  1059. SR_TRAP(SYS_AMCNTENCLR1_EL0, CGT_CPTR_TAM),
  1060. SR_TRAP(SYS_AMCNTENSET0_EL0, CGT_CPTR_TAM),
  1061. SR_TRAP(SYS_AMCNTENSET1_EL0, CGT_CPTR_TAM),
  1062. SR_TRAP(SYS_AMCR_EL0, CGT_CPTR_TAM),
  1063. SR_TRAP(SYS_AMEVCNTR0_EL0(0), CGT_CPTR_TAM),
  1064. SR_TRAP(SYS_AMEVCNTR0_EL0(1), CGT_CPTR_TAM),
  1065. SR_TRAP(SYS_AMEVCNTR0_EL0(2), CGT_CPTR_TAM),
  1066. SR_TRAP(SYS_AMEVCNTR0_EL0(3), CGT_CPTR_TAM),
  1067. SR_TRAP(SYS_AMEVCNTR1_EL0(0), CGT_CPTR_TAM),
  1068. SR_TRAP(SYS_AMEVCNTR1_EL0(1), CGT_CPTR_TAM),
  1069. SR_TRAP(SYS_AMEVCNTR1_EL0(2), CGT_CPTR_TAM),
  1070. SR_TRAP(SYS_AMEVCNTR1_EL0(3), CGT_CPTR_TAM),
  1071. SR_TRAP(SYS_AMEVCNTR1_EL0(4), CGT_CPTR_TAM),
  1072. SR_TRAP(SYS_AMEVCNTR1_EL0(5), CGT_CPTR_TAM),
  1073. SR_TRAP(SYS_AMEVCNTR1_EL0(6), CGT_CPTR_TAM),
  1074. SR_TRAP(SYS_AMEVCNTR1_EL0(7), CGT_CPTR_TAM),
  1075. SR_TRAP(SYS_AMEVCNTR1_EL0(8), CGT_CPTR_TAM),
  1076. SR_TRAP(SYS_AMEVCNTR1_EL0(9), CGT_CPTR_TAM),
  1077. SR_TRAP(SYS_AMEVCNTR1_EL0(10), CGT_CPTR_TAM),
  1078. SR_TRAP(SYS_AMEVCNTR1_EL0(11), CGT_CPTR_TAM),
  1079. SR_TRAP(SYS_AMEVCNTR1_EL0(12), CGT_CPTR_TAM),
  1080. SR_TRAP(SYS_AMEVCNTR1_EL0(13), CGT_CPTR_TAM),
  1081. SR_TRAP(SYS_AMEVCNTR1_EL0(14), CGT_CPTR_TAM),
  1082. SR_TRAP(SYS_AMEVCNTR1_EL0(15), CGT_CPTR_TAM),
  1083. SR_TRAP(SYS_AMEVTYPER0_EL0(0), CGT_CPTR_TAM),
  1084. SR_TRAP(SYS_AMEVTYPER0_EL0(1), CGT_CPTR_TAM),
  1085. SR_TRAP(SYS_AMEVTYPER0_EL0(2), CGT_CPTR_TAM),
  1086. SR_TRAP(SYS_AMEVTYPER0_EL0(3), CGT_CPTR_TAM),
  1087. SR_TRAP(SYS_AMEVTYPER1_EL0(0), CGT_CPTR_TAM),
  1088. SR_TRAP(SYS_AMEVTYPER1_EL0(1), CGT_CPTR_TAM),
  1089. SR_TRAP(SYS_AMEVTYPER1_EL0(2), CGT_CPTR_TAM),
  1090. SR_TRAP(SYS_AMEVTYPER1_EL0(3), CGT_CPTR_TAM),
  1091. SR_TRAP(SYS_AMEVTYPER1_EL0(4), CGT_CPTR_TAM),
  1092. SR_TRAP(SYS_AMEVTYPER1_EL0(5), CGT_CPTR_TAM),
  1093. SR_TRAP(SYS_AMEVTYPER1_EL0(6), CGT_CPTR_TAM),
  1094. SR_TRAP(SYS_AMEVTYPER1_EL0(7), CGT_CPTR_TAM),
  1095. SR_TRAP(SYS_AMEVTYPER1_EL0(8), CGT_CPTR_TAM),
  1096. SR_TRAP(SYS_AMEVTYPER1_EL0(9), CGT_CPTR_TAM),
  1097. SR_TRAP(SYS_AMEVTYPER1_EL0(10), CGT_CPTR_TAM),
  1098. SR_TRAP(SYS_AMEVTYPER1_EL0(11), CGT_CPTR_TAM),
  1099. SR_TRAP(SYS_AMEVTYPER1_EL0(12), CGT_CPTR_TAM),
  1100. SR_TRAP(SYS_AMEVTYPER1_EL0(13), CGT_CPTR_TAM),
  1101. SR_TRAP(SYS_AMEVTYPER1_EL0(14), CGT_CPTR_TAM),
  1102. SR_TRAP(SYS_AMEVTYPER1_EL0(15), CGT_CPTR_TAM),
  1103. SR_TRAP(SYS_POR_EL0, CGT_CPACR_E0POE),
  1104. /* op0=2, op1=1, and CRn<0b1000 */
  1105. SR_RANGE_TRAP(sys_reg(2, 1, 0, 0, 0),
  1106. sys_reg(2, 1, 7, 15, 7), CGT_CPTR_TTA),
  1107. SR_TRAP(SYS_CNTP_TVAL_EL0, CGT_CNTHCTL_EL1PTEN),
  1108. SR_TRAP(SYS_CNTP_CVAL_EL0, CGT_CNTHCTL_EL1PTEN),
  1109. SR_TRAP(SYS_CNTP_CTL_EL0, CGT_CNTHCTL_EL1PTEN),
  1110. SR_TRAP(SYS_CNTPCT_EL0, CGT_CNTHCTL_EL1PCTEN),
  1111. SR_TRAP(SYS_CNTPCTSS_EL0, CGT_CNTHCTL_EL1PCTEN),
  1112. SR_TRAP(SYS_FPMR, CGT_HCRX_EnFPM),
  1113. /*
  1114. * IMPDEF choice:
  1115. * We treat ICC_SRE_EL2.{SRE,Enable) and ICV_SRE_EL1.SRE as
  1116. * RAO/WI. We therefore never consider ICC_SRE_EL2.Enable for
  1117. * ICC_SRE_EL1 access, and always handle it locally.
  1118. */
  1119. SR_TRAP(SYS_ICC_AP0R0_EL1, CGT_ICH_HCR_TALL0),
  1120. SR_TRAP(SYS_ICC_AP0R1_EL1, CGT_ICH_HCR_TALL0),
  1121. SR_TRAP(SYS_ICC_AP0R2_EL1, CGT_ICH_HCR_TALL0),
  1122. SR_TRAP(SYS_ICC_AP0R3_EL1, CGT_ICH_HCR_TALL0),
  1123. SR_TRAP(SYS_ICC_AP1R0_EL1, CGT_ICH_HCR_TALL1),
  1124. SR_TRAP(SYS_ICC_AP1R1_EL1, CGT_ICH_HCR_TALL1),
  1125. SR_TRAP(SYS_ICC_AP1R2_EL1, CGT_ICH_HCR_TALL1),
  1126. SR_TRAP(SYS_ICC_AP1R3_EL1, CGT_ICH_HCR_TALL1),
  1127. SR_TRAP(SYS_ICC_BPR0_EL1, CGT_ICH_HCR_TALL0),
  1128. SR_TRAP(SYS_ICC_BPR1_EL1, CGT_ICH_HCR_TALL1),
  1129. SR_TRAP(SYS_ICC_CTLR_EL1, CGT_ICH_HCR_TC),
  1130. SR_TRAP(SYS_ICC_DIR_EL1, CGT_ICH_HCR_TC_TDIR),
  1131. SR_TRAP(SYS_ICC_EOIR0_EL1, CGT_ICH_HCR_TALL0),
  1132. SR_TRAP(SYS_ICC_EOIR1_EL1, CGT_ICH_HCR_TALL1),
  1133. SR_TRAP(SYS_ICC_HPPIR0_EL1, CGT_ICH_HCR_TALL0),
  1134. SR_TRAP(SYS_ICC_HPPIR1_EL1, CGT_ICH_HCR_TALL1),
  1135. SR_TRAP(SYS_ICC_IAR0_EL1, CGT_ICH_HCR_TALL0),
  1136. SR_TRAP(SYS_ICC_IAR1_EL1, CGT_ICH_HCR_TALL1),
  1137. SR_TRAP(SYS_ICC_IGRPEN0_EL1, CGT_ICH_HCR_TALL0),
  1138. SR_TRAP(SYS_ICC_IGRPEN1_EL1, CGT_ICH_HCR_TALL1),
  1139. SR_TRAP(SYS_ICC_PMR_EL1, CGT_ICH_HCR_TC),
  1140. SR_TRAP(SYS_ICC_RPR_EL1, CGT_ICH_HCR_TC),
  1141. };
  1142. static DEFINE_XARRAY(sr_forward_xa);
  1143. enum fg_filter_id {
  1144. __NO_FGF__,
  1145. HCRX_FGTnXS,
  1146. /* Must be last */
  1147. __NR_FG_FILTER_IDS__
  1148. };
  1149. #define SR_FGF(sr, g, b, p, f) \
  1150. { \
  1151. .encoding = sr, \
  1152. .end = sr, \
  1153. .tc = { \
  1154. .fgt = g ## _GROUP, \
  1155. .bit = g ## _EL2_ ## b ## _SHIFT, \
  1156. .pol = p, \
  1157. .fgf = f, \
  1158. }, \
  1159. .line = __LINE__, \
  1160. }
  1161. #define SR_FGT(sr, g, b, p) SR_FGF(sr, g, b, p, __NO_FGF__)
  1162. static const struct encoding_to_trap_config encoding_to_fgt[] __initconst = {
  1163. /* HFGRTR_EL2, HFGWTR_EL2 */
  1164. SR_FGT(SYS_AMAIR2_EL1, HFGxTR, nAMAIR2_EL1, 0),
  1165. SR_FGT(SYS_MAIR2_EL1, HFGxTR, nMAIR2_EL1, 0),
  1166. SR_FGT(SYS_S2POR_EL1, HFGxTR, nS2POR_EL1, 0),
  1167. SR_FGT(SYS_POR_EL1, HFGxTR, nPOR_EL1, 0),
  1168. SR_FGT(SYS_POR_EL0, HFGxTR, nPOR_EL0, 0),
  1169. SR_FGT(SYS_PIR_EL1, HFGxTR, nPIR_EL1, 0),
  1170. SR_FGT(SYS_PIRE0_EL1, HFGxTR, nPIRE0_EL1, 0),
  1171. SR_FGT(SYS_RCWMASK_EL1, HFGxTR, nRCWMASK_EL1, 0),
  1172. SR_FGT(SYS_TPIDR2_EL0, HFGxTR, nTPIDR2_EL0, 0),
  1173. SR_FGT(SYS_SMPRI_EL1, HFGxTR, nSMPRI_EL1, 0),
  1174. SR_FGT(SYS_GCSCR_EL1, HFGxTR, nGCS_EL1, 0),
  1175. SR_FGT(SYS_GCSPR_EL1, HFGxTR, nGCS_EL1, 0),
  1176. SR_FGT(SYS_GCSCRE0_EL1, HFGxTR, nGCS_EL0, 0),
  1177. SR_FGT(SYS_GCSPR_EL0, HFGxTR, nGCS_EL0, 0),
  1178. SR_FGT(SYS_ACCDATA_EL1, HFGxTR, nACCDATA_EL1, 0),
  1179. SR_FGT(SYS_ERXADDR_EL1, HFGxTR, ERXADDR_EL1, 1),
  1180. SR_FGT(SYS_ERXPFGCDN_EL1, HFGxTR, ERXPFGCDN_EL1, 1),
  1181. SR_FGT(SYS_ERXPFGCTL_EL1, HFGxTR, ERXPFGCTL_EL1, 1),
  1182. SR_FGT(SYS_ERXPFGF_EL1, HFGxTR, ERXPFGF_EL1, 1),
  1183. SR_FGT(SYS_ERXMISC0_EL1, HFGxTR, ERXMISCn_EL1, 1),
  1184. SR_FGT(SYS_ERXMISC1_EL1, HFGxTR, ERXMISCn_EL1, 1),
  1185. SR_FGT(SYS_ERXMISC2_EL1, HFGxTR, ERXMISCn_EL1, 1),
  1186. SR_FGT(SYS_ERXMISC3_EL1, HFGxTR, ERXMISCn_EL1, 1),
  1187. SR_FGT(SYS_ERXSTATUS_EL1, HFGxTR, ERXSTATUS_EL1, 1),
  1188. SR_FGT(SYS_ERXCTLR_EL1, HFGxTR, ERXCTLR_EL1, 1),
  1189. SR_FGT(SYS_ERXFR_EL1, HFGxTR, ERXFR_EL1, 1),
  1190. SR_FGT(SYS_ERRSELR_EL1, HFGxTR, ERRSELR_EL1, 1),
  1191. SR_FGT(SYS_ERRIDR_EL1, HFGxTR, ERRIDR_EL1, 1),
  1192. SR_FGT(SYS_ICC_IGRPEN0_EL1, HFGxTR, ICC_IGRPENn_EL1, 1),
  1193. SR_FGT(SYS_ICC_IGRPEN1_EL1, HFGxTR, ICC_IGRPENn_EL1, 1),
  1194. SR_FGT(SYS_VBAR_EL1, HFGxTR, VBAR_EL1, 1),
  1195. SR_FGT(SYS_TTBR1_EL1, HFGxTR, TTBR1_EL1, 1),
  1196. SR_FGT(SYS_TTBR0_EL1, HFGxTR, TTBR0_EL1, 1),
  1197. SR_FGT(SYS_TPIDR_EL0, HFGxTR, TPIDR_EL0, 1),
  1198. SR_FGT(SYS_TPIDRRO_EL0, HFGxTR, TPIDRRO_EL0, 1),
  1199. SR_FGT(SYS_TPIDR_EL1, HFGxTR, TPIDR_EL1, 1),
  1200. SR_FGT(SYS_TCR_EL1, HFGxTR, TCR_EL1, 1),
  1201. SR_FGT(SYS_TCR2_EL1, HFGxTR, TCR_EL1, 1),
  1202. SR_FGT(SYS_SCXTNUM_EL0, HFGxTR, SCXTNUM_EL0, 1),
  1203. SR_FGT(SYS_SCXTNUM_EL1, HFGxTR, SCXTNUM_EL1, 1),
  1204. SR_FGT(SYS_SCTLR_EL1, HFGxTR, SCTLR_EL1, 1),
  1205. SR_FGT(SYS_REVIDR_EL1, HFGxTR, REVIDR_EL1, 1),
  1206. SR_FGT(SYS_PAR_EL1, HFGxTR, PAR_EL1, 1),
  1207. SR_FGT(SYS_MPIDR_EL1, HFGxTR, MPIDR_EL1, 1),
  1208. SR_FGT(SYS_MIDR_EL1, HFGxTR, MIDR_EL1, 1),
  1209. SR_FGT(SYS_MAIR_EL1, HFGxTR, MAIR_EL1, 1),
  1210. SR_FGT(SYS_LORSA_EL1, HFGxTR, LORSA_EL1, 1),
  1211. SR_FGT(SYS_LORN_EL1, HFGxTR, LORN_EL1, 1),
  1212. SR_FGT(SYS_LORID_EL1, HFGxTR, LORID_EL1, 1),
  1213. SR_FGT(SYS_LOREA_EL1, HFGxTR, LOREA_EL1, 1),
  1214. SR_FGT(SYS_LORC_EL1, HFGxTR, LORC_EL1, 1),
  1215. SR_FGT(SYS_ISR_EL1, HFGxTR, ISR_EL1, 1),
  1216. SR_FGT(SYS_FAR_EL1, HFGxTR, FAR_EL1, 1),
  1217. SR_FGT(SYS_ESR_EL1, HFGxTR, ESR_EL1, 1),
  1218. SR_FGT(SYS_DCZID_EL0, HFGxTR, DCZID_EL0, 1),
  1219. SR_FGT(SYS_CTR_EL0, HFGxTR, CTR_EL0, 1),
  1220. SR_FGT(SYS_CSSELR_EL1, HFGxTR, CSSELR_EL1, 1),
  1221. SR_FGT(SYS_CPACR_EL1, HFGxTR, CPACR_EL1, 1),
  1222. SR_FGT(SYS_CONTEXTIDR_EL1, HFGxTR, CONTEXTIDR_EL1, 1),
  1223. SR_FGT(SYS_CLIDR_EL1, HFGxTR, CLIDR_EL1, 1),
  1224. SR_FGT(SYS_CCSIDR_EL1, HFGxTR, CCSIDR_EL1, 1),
  1225. SR_FGT(SYS_APIBKEYLO_EL1, HFGxTR, APIBKey, 1),
  1226. SR_FGT(SYS_APIBKEYHI_EL1, HFGxTR, APIBKey, 1),
  1227. SR_FGT(SYS_APIAKEYLO_EL1, HFGxTR, APIAKey, 1),
  1228. SR_FGT(SYS_APIAKEYHI_EL1, HFGxTR, APIAKey, 1),
  1229. SR_FGT(SYS_APGAKEYLO_EL1, HFGxTR, APGAKey, 1),
  1230. SR_FGT(SYS_APGAKEYHI_EL1, HFGxTR, APGAKey, 1),
  1231. SR_FGT(SYS_APDBKEYLO_EL1, HFGxTR, APDBKey, 1),
  1232. SR_FGT(SYS_APDBKEYHI_EL1, HFGxTR, APDBKey, 1),
  1233. SR_FGT(SYS_APDAKEYLO_EL1, HFGxTR, APDAKey, 1),
  1234. SR_FGT(SYS_APDAKEYHI_EL1, HFGxTR, APDAKey, 1),
  1235. SR_FGT(SYS_AMAIR_EL1, HFGxTR, AMAIR_EL1, 1),
  1236. SR_FGT(SYS_AIDR_EL1, HFGxTR, AIDR_EL1, 1),
  1237. SR_FGT(SYS_AFSR1_EL1, HFGxTR, AFSR1_EL1, 1),
  1238. SR_FGT(SYS_AFSR0_EL1, HFGxTR, AFSR0_EL1, 1),
  1239. /* HFGITR_EL2 */
  1240. SR_FGT(OP_AT_S1E1A, HFGITR, ATS1E1A, 1),
  1241. SR_FGT(OP_COSP_RCTX, HFGITR, COSPRCTX, 1),
  1242. SR_FGT(OP_GCSPUSHX, HFGITR, nGCSEPP, 0),
  1243. SR_FGT(OP_GCSPOPX, HFGITR, nGCSEPP, 0),
  1244. SR_FGT(OP_GCSPUSHM, HFGITR, nGCSPUSHM_EL1, 0),
  1245. SR_FGT(OP_BRB_IALL, HFGITR, nBRBIALL, 0),
  1246. SR_FGT(OP_BRB_INJ, HFGITR, nBRBINJ, 0),
  1247. SR_FGT(SYS_DC_CVAC, HFGITR, DCCVAC, 1),
  1248. SR_FGT(SYS_DC_CGVAC, HFGITR, DCCVAC, 1),
  1249. SR_FGT(SYS_DC_CGDVAC, HFGITR, DCCVAC, 1),
  1250. SR_FGT(OP_CPP_RCTX, HFGITR, CPPRCTX, 1),
  1251. SR_FGT(OP_DVP_RCTX, HFGITR, DVPRCTX, 1),
  1252. SR_FGT(OP_CFP_RCTX, HFGITR, CFPRCTX, 1),
  1253. SR_FGT(OP_TLBI_VAALE1, HFGITR, TLBIVAALE1, 1),
  1254. SR_FGT(OP_TLBI_VALE1, HFGITR, TLBIVALE1, 1),
  1255. SR_FGT(OP_TLBI_VAAE1, HFGITR, TLBIVAAE1, 1),
  1256. SR_FGT(OP_TLBI_ASIDE1, HFGITR, TLBIASIDE1, 1),
  1257. SR_FGT(OP_TLBI_VAE1, HFGITR, TLBIVAE1, 1),
  1258. SR_FGT(OP_TLBI_VMALLE1, HFGITR, TLBIVMALLE1, 1),
  1259. SR_FGT(OP_TLBI_RVAALE1, HFGITR, TLBIRVAALE1, 1),
  1260. SR_FGT(OP_TLBI_RVALE1, HFGITR, TLBIRVALE1, 1),
  1261. SR_FGT(OP_TLBI_RVAAE1, HFGITR, TLBIRVAAE1, 1),
  1262. SR_FGT(OP_TLBI_RVAE1, HFGITR, TLBIRVAE1, 1),
  1263. SR_FGT(OP_TLBI_RVAALE1IS, HFGITR, TLBIRVAALE1IS, 1),
  1264. SR_FGT(OP_TLBI_RVALE1IS, HFGITR, TLBIRVALE1IS, 1),
  1265. SR_FGT(OP_TLBI_RVAAE1IS, HFGITR, TLBIRVAAE1IS, 1),
  1266. SR_FGT(OP_TLBI_RVAE1IS, HFGITR, TLBIRVAE1IS, 1),
  1267. SR_FGT(OP_TLBI_VAALE1IS, HFGITR, TLBIVAALE1IS, 1),
  1268. SR_FGT(OP_TLBI_VALE1IS, HFGITR, TLBIVALE1IS, 1),
  1269. SR_FGT(OP_TLBI_VAAE1IS, HFGITR, TLBIVAAE1IS, 1),
  1270. SR_FGT(OP_TLBI_ASIDE1IS, HFGITR, TLBIASIDE1IS, 1),
  1271. SR_FGT(OP_TLBI_VAE1IS, HFGITR, TLBIVAE1IS, 1),
  1272. SR_FGT(OP_TLBI_VMALLE1IS, HFGITR, TLBIVMALLE1IS, 1),
  1273. SR_FGT(OP_TLBI_RVAALE1OS, HFGITR, TLBIRVAALE1OS, 1),
  1274. SR_FGT(OP_TLBI_RVALE1OS, HFGITR, TLBIRVALE1OS, 1),
  1275. SR_FGT(OP_TLBI_RVAAE1OS, HFGITR, TLBIRVAAE1OS, 1),
  1276. SR_FGT(OP_TLBI_RVAE1OS, HFGITR, TLBIRVAE1OS, 1),
  1277. SR_FGT(OP_TLBI_VAALE1OS, HFGITR, TLBIVAALE1OS, 1),
  1278. SR_FGT(OP_TLBI_VALE1OS, HFGITR, TLBIVALE1OS, 1),
  1279. SR_FGT(OP_TLBI_VAAE1OS, HFGITR, TLBIVAAE1OS, 1),
  1280. SR_FGT(OP_TLBI_ASIDE1OS, HFGITR, TLBIASIDE1OS, 1),
  1281. SR_FGT(OP_TLBI_VAE1OS, HFGITR, TLBIVAE1OS, 1),
  1282. SR_FGT(OP_TLBI_VMALLE1OS, HFGITR, TLBIVMALLE1OS, 1),
  1283. /* nXS variants must be checked against HCRX_EL2.FGTnXS */
  1284. SR_FGF(OP_TLBI_VAALE1NXS, HFGITR, TLBIVAALE1, 1, HCRX_FGTnXS),
  1285. SR_FGF(OP_TLBI_VALE1NXS, HFGITR, TLBIVALE1, 1, HCRX_FGTnXS),
  1286. SR_FGF(OP_TLBI_VAAE1NXS, HFGITR, TLBIVAAE1, 1, HCRX_FGTnXS),
  1287. SR_FGF(OP_TLBI_ASIDE1NXS, HFGITR, TLBIASIDE1, 1, HCRX_FGTnXS),
  1288. SR_FGF(OP_TLBI_VAE1NXS, HFGITR, TLBIVAE1, 1, HCRX_FGTnXS),
  1289. SR_FGF(OP_TLBI_VMALLE1NXS, HFGITR, TLBIVMALLE1, 1, HCRX_FGTnXS),
  1290. SR_FGF(OP_TLBI_RVAALE1NXS, HFGITR, TLBIRVAALE1, 1, HCRX_FGTnXS),
  1291. SR_FGF(OP_TLBI_RVALE1NXS, HFGITR, TLBIRVALE1, 1, HCRX_FGTnXS),
  1292. SR_FGF(OP_TLBI_RVAAE1NXS, HFGITR, TLBIRVAAE1, 1, HCRX_FGTnXS),
  1293. SR_FGF(OP_TLBI_RVAE1NXS, HFGITR, TLBIRVAE1, 1, HCRX_FGTnXS),
  1294. SR_FGF(OP_TLBI_RVAALE1ISNXS, HFGITR, TLBIRVAALE1IS, 1, HCRX_FGTnXS),
  1295. SR_FGF(OP_TLBI_RVALE1ISNXS, HFGITR, TLBIRVALE1IS, 1, HCRX_FGTnXS),
  1296. SR_FGF(OP_TLBI_RVAAE1ISNXS, HFGITR, TLBIRVAAE1IS, 1, HCRX_FGTnXS),
  1297. SR_FGF(OP_TLBI_RVAE1ISNXS, HFGITR, TLBIRVAE1IS, 1, HCRX_FGTnXS),
  1298. SR_FGF(OP_TLBI_VAALE1ISNXS, HFGITR, TLBIVAALE1IS, 1, HCRX_FGTnXS),
  1299. SR_FGF(OP_TLBI_VALE1ISNXS, HFGITR, TLBIVALE1IS, 1, HCRX_FGTnXS),
  1300. SR_FGF(OP_TLBI_VAAE1ISNXS, HFGITR, TLBIVAAE1IS, 1, HCRX_FGTnXS),
  1301. SR_FGF(OP_TLBI_ASIDE1ISNXS, HFGITR, TLBIASIDE1IS, 1, HCRX_FGTnXS),
  1302. SR_FGF(OP_TLBI_VAE1ISNXS, HFGITR, TLBIVAE1IS, 1, HCRX_FGTnXS),
  1303. SR_FGF(OP_TLBI_VMALLE1ISNXS, HFGITR, TLBIVMALLE1IS, 1, HCRX_FGTnXS),
  1304. SR_FGF(OP_TLBI_RVAALE1OSNXS, HFGITR, TLBIRVAALE1OS, 1, HCRX_FGTnXS),
  1305. SR_FGF(OP_TLBI_RVALE1OSNXS, HFGITR, TLBIRVALE1OS, 1, HCRX_FGTnXS),
  1306. SR_FGF(OP_TLBI_RVAAE1OSNXS, HFGITR, TLBIRVAAE1OS, 1, HCRX_FGTnXS),
  1307. SR_FGF(OP_TLBI_RVAE1OSNXS, HFGITR, TLBIRVAE1OS, 1, HCRX_FGTnXS),
  1308. SR_FGF(OP_TLBI_VAALE1OSNXS, HFGITR, TLBIVAALE1OS, 1, HCRX_FGTnXS),
  1309. SR_FGF(OP_TLBI_VALE1OSNXS, HFGITR, TLBIVALE1OS, 1, HCRX_FGTnXS),
  1310. SR_FGF(OP_TLBI_VAAE1OSNXS, HFGITR, TLBIVAAE1OS, 1, HCRX_FGTnXS),
  1311. SR_FGF(OP_TLBI_ASIDE1OSNXS, HFGITR, TLBIASIDE1OS, 1, HCRX_FGTnXS),
  1312. SR_FGF(OP_TLBI_VAE1OSNXS, HFGITR, TLBIVAE1OS, 1, HCRX_FGTnXS),
  1313. SR_FGF(OP_TLBI_VMALLE1OSNXS, HFGITR, TLBIVMALLE1OS, 1, HCRX_FGTnXS),
  1314. SR_FGT(OP_AT_S1E1WP, HFGITR, ATS1E1WP, 1),
  1315. SR_FGT(OP_AT_S1E1RP, HFGITR, ATS1E1RP, 1),
  1316. SR_FGT(OP_AT_S1E0W, HFGITR, ATS1E0W, 1),
  1317. SR_FGT(OP_AT_S1E0R, HFGITR, ATS1E0R, 1),
  1318. SR_FGT(OP_AT_S1E1W, HFGITR, ATS1E1W, 1),
  1319. SR_FGT(OP_AT_S1E1R, HFGITR, ATS1E1R, 1),
  1320. SR_FGT(SYS_DC_ZVA, HFGITR, DCZVA, 1),
  1321. SR_FGT(SYS_DC_GVA, HFGITR, DCZVA, 1),
  1322. SR_FGT(SYS_DC_GZVA, HFGITR, DCZVA, 1),
  1323. SR_FGT(SYS_DC_CIVAC, HFGITR, DCCIVAC, 1),
  1324. SR_FGT(SYS_DC_CIGVAC, HFGITR, DCCIVAC, 1),
  1325. SR_FGT(SYS_DC_CIGDVAC, HFGITR, DCCIVAC, 1),
  1326. SR_FGT(SYS_DC_CVADP, HFGITR, DCCVADP, 1),
  1327. SR_FGT(SYS_DC_CGVADP, HFGITR, DCCVADP, 1),
  1328. SR_FGT(SYS_DC_CGDVADP, HFGITR, DCCVADP, 1),
  1329. SR_FGT(SYS_DC_CVAP, HFGITR, DCCVAP, 1),
  1330. SR_FGT(SYS_DC_CGVAP, HFGITR, DCCVAP, 1),
  1331. SR_FGT(SYS_DC_CGDVAP, HFGITR, DCCVAP, 1),
  1332. SR_FGT(SYS_DC_CVAU, HFGITR, DCCVAU, 1),
  1333. SR_FGT(SYS_DC_CISW, HFGITR, DCCISW, 1),
  1334. SR_FGT(SYS_DC_CIGSW, HFGITR, DCCISW, 1),
  1335. SR_FGT(SYS_DC_CIGDSW, HFGITR, DCCISW, 1),
  1336. SR_FGT(SYS_DC_CSW, HFGITR, DCCSW, 1),
  1337. SR_FGT(SYS_DC_CGSW, HFGITR, DCCSW, 1),
  1338. SR_FGT(SYS_DC_CGDSW, HFGITR, DCCSW, 1),
  1339. SR_FGT(SYS_DC_ISW, HFGITR, DCISW, 1),
  1340. SR_FGT(SYS_DC_IGSW, HFGITR, DCISW, 1),
  1341. SR_FGT(SYS_DC_IGDSW, HFGITR, DCISW, 1),
  1342. SR_FGT(SYS_DC_IVAC, HFGITR, DCIVAC, 1),
  1343. SR_FGT(SYS_DC_IGVAC, HFGITR, DCIVAC, 1),
  1344. SR_FGT(SYS_DC_IGDVAC, HFGITR, DCIVAC, 1),
  1345. SR_FGT(SYS_IC_IVAU, HFGITR, ICIVAU, 1),
  1346. SR_FGT(SYS_IC_IALLU, HFGITR, ICIALLU, 1),
  1347. SR_FGT(SYS_IC_IALLUIS, HFGITR, ICIALLUIS, 1),
  1348. /* HDFGRTR_EL2 */
  1349. SR_FGT(SYS_PMBIDR_EL1, HDFGRTR, PMBIDR_EL1, 1),
  1350. SR_FGT(SYS_PMSNEVFR_EL1, HDFGRTR, nPMSNEVFR_EL1, 0),
  1351. SR_FGT(SYS_BRBINF_EL1(0), HDFGRTR, nBRBDATA, 0),
  1352. SR_FGT(SYS_BRBINF_EL1(1), HDFGRTR, nBRBDATA, 0),
  1353. SR_FGT(SYS_BRBINF_EL1(2), HDFGRTR, nBRBDATA, 0),
  1354. SR_FGT(SYS_BRBINF_EL1(3), HDFGRTR, nBRBDATA, 0),
  1355. SR_FGT(SYS_BRBINF_EL1(4), HDFGRTR, nBRBDATA, 0),
  1356. SR_FGT(SYS_BRBINF_EL1(5), HDFGRTR, nBRBDATA, 0),
  1357. SR_FGT(SYS_BRBINF_EL1(6), HDFGRTR, nBRBDATA, 0),
  1358. SR_FGT(SYS_BRBINF_EL1(7), HDFGRTR, nBRBDATA, 0),
  1359. SR_FGT(SYS_BRBINF_EL1(8), HDFGRTR, nBRBDATA, 0),
  1360. SR_FGT(SYS_BRBINF_EL1(9), HDFGRTR, nBRBDATA, 0),
  1361. SR_FGT(SYS_BRBINF_EL1(10), HDFGRTR, nBRBDATA, 0),
  1362. SR_FGT(SYS_BRBINF_EL1(11), HDFGRTR, nBRBDATA, 0),
  1363. SR_FGT(SYS_BRBINF_EL1(12), HDFGRTR, nBRBDATA, 0),
  1364. SR_FGT(SYS_BRBINF_EL1(13), HDFGRTR, nBRBDATA, 0),
  1365. SR_FGT(SYS_BRBINF_EL1(14), HDFGRTR, nBRBDATA, 0),
  1366. SR_FGT(SYS_BRBINF_EL1(15), HDFGRTR, nBRBDATA, 0),
  1367. SR_FGT(SYS_BRBINF_EL1(16), HDFGRTR, nBRBDATA, 0),
  1368. SR_FGT(SYS_BRBINF_EL1(17), HDFGRTR, nBRBDATA, 0),
  1369. SR_FGT(SYS_BRBINF_EL1(18), HDFGRTR, nBRBDATA, 0),
  1370. SR_FGT(SYS_BRBINF_EL1(19), HDFGRTR, nBRBDATA, 0),
  1371. SR_FGT(SYS_BRBINF_EL1(20), HDFGRTR, nBRBDATA, 0),
  1372. SR_FGT(SYS_BRBINF_EL1(21), HDFGRTR, nBRBDATA, 0),
  1373. SR_FGT(SYS_BRBINF_EL1(22), HDFGRTR, nBRBDATA, 0),
  1374. SR_FGT(SYS_BRBINF_EL1(23), HDFGRTR, nBRBDATA, 0),
  1375. SR_FGT(SYS_BRBINF_EL1(24), HDFGRTR, nBRBDATA, 0),
  1376. SR_FGT(SYS_BRBINF_EL1(25), HDFGRTR, nBRBDATA, 0),
  1377. SR_FGT(SYS_BRBINF_EL1(26), HDFGRTR, nBRBDATA, 0),
  1378. SR_FGT(SYS_BRBINF_EL1(27), HDFGRTR, nBRBDATA, 0),
  1379. SR_FGT(SYS_BRBINF_EL1(28), HDFGRTR, nBRBDATA, 0),
  1380. SR_FGT(SYS_BRBINF_EL1(29), HDFGRTR, nBRBDATA, 0),
  1381. SR_FGT(SYS_BRBINF_EL1(30), HDFGRTR, nBRBDATA, 0),
  1382. SR_FGT(SYS_BRBINF_EL1(31), HDFGRTR, nBRBDATA, 0),
  1383. SR_FGT(SYS_BRBINFINJ_EL1, HDFGRTR, nBRBDATA, 0),
  1384. SR_FGT(SYS_BRBSRC_EL1(0), HDFGRTR, nBRBDATA, 0),
  1385. SR_FGT(SYS_BRBSRC_EL1(1), HDFGRTR, nBRBDATA, 0),
  1386. SR_FGT(SYS_BRBSRC_EL1(2), HDFGRTR, nBRBDATA, 0),
  1387. SR_FGT(SYS_BRBSRC_EL1(3), HDFGRTR, nBRBDATA, 0),
  1388. SR_FGT(SYS_BRBSRC_EL1(4), HDFGRTR, nBRBDATA, 0),
  1389. SR_FGT(SYS_BRBSRC_EL1(5), HDFGRTR, nBRBDATA, 0),
  1390. SR_FGT(SYS_BRBSRC_EL1(6), HDFGRTR, nBRBDATA, 0),
  1391. SR_FGT(SYS_BRBSRC_EL1(7), HDFGRTR, nBRBDATA, 0),
  1392. SR_FGT(SYS_BRBSRC_EL1(8), HDFGRTR, nBRBDATA, 0),
  1393. SR_FGT(SYS_BRBSRC_EL1(9), HDFGRTR, nBRBDATA, 0),
  1394. SR_FGT(SYS_BRBSRC_EL1(10), HDFGRTR, nBRBDATA, 0),
  1395. SR_FGT(SYS_BRBSRC_EL1(11), HDFGRTR, nBRBDATA, 0),
  1396. SR_FGT(SYS_BRBSRC_EL1(12), HDFGRTR, nBRBDATA, 0),
  1397. SR_FGT(SYS_BRBSRC_EL1(13), HDFGRTR, nBRBDATA, 0),
  1398. SR_FGT(SYS_BRBSRC_EL1(14), HDFGRTR, nBRBDATA, 0),
  1399. SR_FGT(SYS_BRBSRC_EL1(15), HDFGRTR, nBRBDATA, 0),
  1400. SR_FGT(SYS_BRBSRC_EL1(16), HDFGRTR, nBRBDATA, 0),
  1401. SR_FGT(SYS_BRBSRC_EL1(17), HDFGRTR, nBRBDATA, 0),
  1402. SR_FGT(SYS_BRBSRC_EL1(18), HDFGRTR, nBRBDATA, 0),
  1403. SR_FGT(SYS_BRBSRC_EL1(19), HDFGRTR, nBRBDATA, 0),
  1404. SR_FGT(SYS_BRBSRC_EL1(20), HDFGRTR, nBRBDATA, 0),
  1405. SR_FGT(SYS_BRBSRC_EL1(21), HDFGRTR, nBRBDATA, 0),
  1406. SR_FGT(SYS_BRBSRC_EL1(22), HDFGRTR, nBRBDATA, 0),
  1407. SR_FGT(SYS_BRBSRC_EL1(23), HDFGRTR, nBRBDATA, 0),
  1408. SR_FGT(SYS_BRBSRC_EL1(24), HDFGRTR, nBRBDATA, 0),
  1409. SR_FGT(SYS_BRBSRC_EL1(25), HDFGRTR, nBRBDATA, 0),
  1410. SR_FGT(SYS_BRBSRC_EL1(26), HDFGRTR, nBRBDATA, 0),
  1411. SR_FGT(SYS_BRBSRC_EL1(27), HDFGRTR, nBRBDATA, 0),
  1412. SR_FGT(SYS_BRBSRC_EL1(28), HDFGRTR, nBRBDATA, 0),
  1413. SR_FGT(SYS_BRBSRC_EL1(29), HDFGRTR, nBRBDATA, 0),
  1414. SR_FGT(SYS_BRBSRC_EL1(30), HDFGRTR, nBRBDATA, 0),
  1415. SR_FGT(SYS_BRBSRC_EL1(31), HDFGRTR, nBRBDATA, 0),
  1416. SR_FGT(SYS_BRBSRCINJ_EL1, HDFGRTR, nBRBDATA, 0),
  1417. SR_FGT(SYS_BRBTGT_EL1(0), HDFGRTR, nBRBDATA, 0),
  1418. SR_FGT(SYS_BRBTGT_EL1(1), HDFGRTR, nBRBDATA, 0),
  1419. SR_FGT(SYS_BRBTGT_EL1(2), HDFGRTR, nBRBDATA, 0),
  1420. SR_FGT(SYS_BRBTGT_EL1(3), HDFGRTR, nBRBDATA, 0),
  1421. SR_FGT(SYS_BRBTGT_EL1(4), HDFGRTR, nBRBDATA, 0),
  1422. SR_FGT(SYS_BRBTGT_EL1(5), HDFGRTR, nBRBDATA, 0),
  1423. SR_FGT(SYS_BRBTGT_EL1(6), HDFGRTR, nBRBDATA, 0),
  1424. SR_FGT(SYS_BRBTGT_EL1(7), HDFGRTR, nBRBDATA, 0),
  1425. SR_FGT(SYS_BRBTGT_EL1(8), HDFGRTR, nBRBDATA, 0),
  1426. SR_FGT(SYS_BRBTGT_EL1(9), HDFGRTR, nBRBDATA, 0),
  1427. SR_FGT(SYS_BRBTGT_EL1(10), HDFGRTR, nBRBDATA, 0),
  1428. SR_FGT(SYS_BRBTGT_EL1(11), HDFGRTR, nBRBDATA, 0),
  1429. SR_FGT(SYS_BRBTGT_EL1(12), HDFGRTR, nBRBDATA, 0),
  1430. SR_FGT(SYS_BRBTGT_EL1(13), HDFGRTR, nBRBDATA, 0),
  1431. SR_FGT(SYS_BRBTGT_EL1(14), HDFGRTR, nBRBDATA, 0),
  1432. SR_FGT(SYS_BRBTGT_EL1(15), HDFGRTR, nBRBDATA, 0),
  1433. SR_FGT(SYS_BRBTGT_EL1(16), HDFGRTR, nBRBDATA, 0),
  1434. SR_FGT(SYS_BRBTGT_EL1(17), HDFGRTR, nBRBDATA, 0),
  1435. SR_FGT(SYS_BRBTGT_EL1(18), HDFGRTR, nBRBDATA, 0),
  1436. SR_FGT(SYS_BRBTGT_EL1(19), HDFGRTR, nBRBDATA, 0),
  1437. SR_FGT(SYS_BRBTGT_EL1(20), HDFGRTR, nBRBDATA, 0),
  1438. SR_FGT(SYS_BRBTGT_EL1(21), HDFGRTR, nBRBDATA, 0),
  1439. SR_FGT(SYS_BRBTGT_EL1(22), HDFGRTR, nBRBDATA, 0),
  1440. SR_FGT(SYS_BRBTGT_EL1(23), HDFGRTR, nBRBDATA, 0),
  1441. SR_FGT(SYS_BRBTGT_EL1(24), HDFGRTR, nBRBDATA, 0),
  1442. SR_FGT(SYS_BRBTGT_EL1(25), HDFGRTR, nBRBDATA, 0),
  1443. SR_FGT(SYS_BRBTGT_EL1(26), HDFGRTR, nBRBDATA, 0),
  1444. SR_FGT(SYS_BRBTGT_EL1(27), HDFGRTR, nBRBDATA, 0),
  1445. SR_FGT(SYS_BRBTGT_EL1(28), HDFGRTR, nBRBDATA, 0),
  1446. SR_FGT(SYS_BRBTGT_EL1(29), HDFGRTR, nBRBDATA, 0),
  1447. SR_FGT(SYS_BRBTGT_EL1(30), HDFGRTR, nBRBDATA, 0),
  1448. SR_FGT(SYS_BRBTGT_EL1(31), HDFGRTR, nBRBDATA, 0),
  1449. SR_FGT(SYS_BRBTGTINJ_EL1, HDFGRTR, nBRBDATA, 0),
  1450. SR_FGT(SYS_BRBTS_EL1, HDFGRTR, nBRBDATA, 0),
  1451. SR_FGT(SYS_BRBCR_EL1, HDFGRTR, nBRBCTL, 0),
  1452. SR_FGT(SYS_BRBFCR_EL1, HDFGRTR, nBRBCTL, 0),
  1453. SR_FGT(SYS_BRBIDR0_EL1, HDFGRTR, nBRBIDR, 0),
  1454. SR_FGT(SYS_PMCEID0_EL0, HDFGRTR, PMCEIDn_EL0, 1),
  1455. SR_FGT(SYS_PMCEID1_EL0, HDFGRTR, PMCEIDn_EL0, 1),
  1456. SR_FGT(SYS_PMUSERENR_EL0, HDFGRTR, PMUSERENR_EL0, 1),
  1457. SR_FGT(SYS_TRBTRG_EL1, HDFGRTR, TRBTRG_EL1, 1),
  1458. SR_FGT(SYS_TRBSR_EL1, HDFGRTR, TRBSR_EL1, 1),
  1459. SR_FGT(SYS_TRBPTR_EL1, HDFGRTR, TRBPTR_EL1, 1),
  1460. SR_FGT(SYS_TRBMAR_EL1, HDFGRTR, TRBMAR_EL1, 1),
  1461. SR_FGT(SYS_TRBLIMITR_EL1, HDFGRTR, TRBLIMITR_EL1, 1),
  1462. SR_FGT(SYS_TRBIDR_EL1, HDFGRTR, TRBIDR_EL1, 1),
  1463. SR_FGT(SYS_TRBBASER_EL1, HDFGRTR, TRBBASER_EL1, 1),
  1464. SR_FGT(SYS_TRCVICTLR, HDFGRTR, TRCVICTLR, 1),
  1465. SR_FGT(SYS_TRCSTATR, HDFGRTR, TRCSTATR, 1),
  1466. SR_FGT(SYS_TRCSSCSR(0), HDFGRTR, TRCSSCSRn, 1),
  1467. SR_FGT(SYS_TRCSSCSR(1), HDFGRTR, TRCSSCSRn, 1),
  1468. SR_FGT(SYS_TRCSSCSR(2), HDFGRTR, TRCSSCSRn, 1),
  1469. SR_FGT(SYS_TRCSSCSR(3), HDFGRTR, TRCSSCSRn, 1),
  1470. SR_FGT(SYS_TRCSSCSR(4), HDFGRTR, TRCSSCSRn, 1),
  1471. SR_FGT(SYS_TRCSSCSR(5), HDFGRTR, TRCSSCSRn, 1),
  1472. SR_FGT(SYS_TRCSSCSR(6), HDFGRTR, TRCSSCSRn, 1),
  1473. SR_FGT(SYS_TRCSSCSR(7), HDFGRTR, TRCSSCSRn, 1),
  1474. SR_FGT(SYS_TRCSEQSTR, HDFGRTR, TRCSEQSTR, 1),
  1475. SR_FGT(SYS_TRCPRGCTLR, HDFGRTR, TRCPRGCTLR, 1),
  1476. SR_FGT(SYS_TRCOSLSR, HDFGRTR, TRCOSLSR, 1),
  1477. SR_FGT(SYS_TRCIMSPEC(0), HDFGRTR, TRCIMSPECn, 1),
  1478. SR_FGT(SYS_TRCIMSPEC(1), HDFGRTR, TRCIMSPECn, 1),
  1479. SR_FGT(SYS_TRCIMSPEC(2), HDFGRTR, TRCIMSPECn, 1),
  1480. SR_FGT(SYS_TRCIMSPEC(3), HDFGRTR, TRCIMSPECn, 1),
  1481. SR_FGT(SYS_TRCIMSPEC(4), HDFGRTR, TRCIMSPECn, 1),
  1482. SR_FGT(SYS_TRCIMSPEC(5), HDFGRTR, TRCIMSPECn, 1),
  1483. SR_FGT(SYS_TRCIMSPEC(6), HDFGRTR, TRCIMSPECn, 1),
  1484. SR_FGT(SYS_TRCIMSPEC(7), HDFGRTR, TRCIMSPECn, 1),
  1485. SR_FGT(SYS_TRCDEVARCH, HDFGRTR, TRCID, 1),
  1486. SR_FGT(SYS_TRCDEVID, HDFGRTR, TRCID, 1),
  1487. SR_FGT(SYS_TRCIDR0, HDFGRTR, TRCID, 1),
  1488. SR_FGT(SYS_TRCIDR1, HDFGRTR, TRCID, 1),
  1489. SR_FGT(SYS_TRCIDR2, HDFGRTR, TRCID, 1),
  1490. SR_FGT(SYS_TRCIDR3, HDFGRTR, TRCID, 1),
  1491. SR_FGT(SYS_TRCIDR4, HDFGRTR, TRCID, 1),
  1492. SR_FGT(SYS_TRCIDR5, HDFGRTR, TRCID, 1),
  1493. SR_FGT(SYS_TRCIDR6, HDFGRTR, TRCID, 1),
  1494. SR_FGT(SYS_TRCIDR7, HDFGRTR, TRCID, 1),
  1495. SR_FGT(SYS_TRCIDR8, HDFGRTR, TRCID, 1),
  1496. SR_FGT(SYS_TRCIDR9, HDFGRTR, TRCID, 1),
  1497. SR_FGT(SYS_TRCIDR10, HDFGRTR, TRCID, 1),
  1498. SR_FGT(SYS_TRCIDR11, HDFGRTR, TRCID, 1),
  1499. SR_FGT(SYS_TRCIDR12, HDFGRTR, TRCID, 1),
  1500. SR_FGT(SYS_TRCIDR13, HDFGRTR, TRCID, 1),
  1501. SR_FGT(SYS_TRCCNTVR(0), HDFGRTR, TRCCNTVRn, 1),
  1502. SR_FGT(SYS_TRCCNTVR(1), HDFGRTR, TRCCNTVRn, 1),
  1503. SR_FGT(SYS_TRCCNTVR(2), HDFGRTR, TRCCNTVRn, 1),
  1504. SR_FGT(SYS_TRCCNTVR(3), HDFGRTR, TRCCNTVRn, 1),
  1505. SR_FGT(SYS_TRCCLAIMCLR, HDFGRTR, TRCCLAIM, 1),
  1506. SR_FGT(SYS_TRCCLAIMSET, HDFGRTR, TRCCLAIM, 1),
  1507. SR_FGT(SYS_TRCAUXCTLR, HDFGRTR, TRCAUXCTLR, 1),
  1508. SR_FGT(SYS_TRCAUTHSTATUS, HDFGRTR, TRCAUTHSTATUS, 1),
  1509. SR_FGT(SYS_TRCACATR(0), HDFGRTR, TRC, 1),
  1510. SR_FGT(SYS_TRCACATR(1), HDFGRTR, TRC, 1),
  1511. SR_FGT(SYS_TRCACATR(2), HDFGRTR, TRC, 1),
  1512. SR_FGT(SYS_TRCACATR(3), HDFGRTR, TRC, 1),
  1513. SR_FGT(SYS_TRCACATR(4), HDFGRTR, TRC, 1),
  1514. SR_FGT(SYS_TRCACATR(5), HDFGRTR, TRC, 1),
  1515. SR_FGT(SYS_TRCACATR(6), HDFGRTR, TRC, 1),
  1516. SR_FGT(SYS_TRCACATR(7), HDFGRTR, TRC, 1),
  1517. SR_FGT(SYS_TRCACATR(8), HDFGRTR, TRC, 1),
  1518. SR_FGT(SYS_TRCACATR(9), HDFGRTR, TRC, 1),
  1519. SR_FGT(SYS_TRCACATR(10), HDFGRTR, TRC, 1),
  1520. SR_FGT(SYS_TRCACATR(11), HDFGRTR, TRC, 1),
  1521. SR_FGT(SYS_TRCACATR(12), HDFGRTR, TRC, 1),
  1522. SR_FGT(SYS_TRCACATR(13), HDFGRTR, TRC, 1),
  1523. SR_FGT(SYS_TRCACATR(14), HDFGRTR, TRC, 1),
  1524. SR_FGT(SYS_TRCACATR(15), HDFGRTR, TRC, 1),
  1525. SR_FGT(SYS_TRCACVR(0), HDFGRTR, TRC, 1),
  1526. SR_FGT(SYS_TRCACVR(1), HDFGRTR, TRC, 1),
  1527. SR_FGT(SYS_TRCACVR(2), HDFGRTR, TRC, 1),
  1528. SR_FGT(SYS_TRCACVR(3), HDFGRTR, TRC, 1),
  1529. SR_FGT(SYS_TRCACVR(4), HDFGRTR, TRC, 1),
  1530. SR_FGT(SYS_TRCACVR(5), HDFGRTR, TRC, 1),
  1531. SR_FGT(SYS_TRCACVR(6), HDFGRTR, TRC, 1),
  1532. SR_FGT(SYS_TRCACVR(7), HDFGRTR, TRC, 1),
  1533. SR_FGT(SYS_TRCACVR(8), HDFGRTR, TRC, 1),
  1534. SR_FGT(SYS_TRCACVR(9), HDFGRTR, TRC, 1),
  1535. SR_FGT(SYS_TRCACVR(10), HDFGRTR, TRC, 1),
  1536. SR_FGT(SYS_TRCACVR(11), HDFGRTR, TRC, 1),
  1537. SR_FGT(SYS_TRCACVR(12), HDFGRTR, TRC, 1),
  1538. SR_FGT(SYS_TRCACVR(13), HDFGRTR, TRC, 1),
  1539. SR_FGT(SYS_TRCACVR(14), HDFGRTR, TRC, 1),
  1540. SR_FGT(SYS_TRCACVR(15), HDFGRTR, TRC, 1),
  1541. SR_FGT(SYS_TRCBBCTLR, HDFGRTR, TRC, 1),
  1542. SR_FGT(SYS_TRCCCCTLR, HDFGRTR, TRC, 1),
  1543. SR_FGT(SYS_TRCCIDCCTLR0, HDFGRTR, TRC, 1),
  1544. SR_FGT(SYS_TRCCIDCCTLR1, HDFGRTR, TRC, 1),
  1545. SR_FGT(SYS_TRCCIDCVR(0), HDFGRTR, TRC, 1),
  1546. SR_FGT(SYS_TRCCIDCVR(1), HDFGRTR, TRC, 1),
  1547. SR_FGT(SYS_TRCCIDCVR(2), HDFGRTR, TRC, 1),
  1548. SR_FGT(SYS_TRCCIDCVR(3), HDFGRTR, TRC, 1),
  1549. SR_FGT(SYS_TRCCIDCVR(4), HDFGRTR, TRC, 1),
  1550. SR_FGT(SYS_TRCCIDCVR(5), HDFGRTR, TRC, 1),
  1551. SR_FGT(SYS_TRCCIDCVR(6), HDFGRTR, TRC, 1),
  1552. SR_FGT(SYS_TRCCIDCVR(7), HDFGRTR, TRC, 1),
  1553. SR_FGT(SYS_TRCCNTCTLR(0), HDFGRTR, TRC, 1),
  1554. SR_FGT(SYS_TRCCNTCTLR(1), HDFGRTR, TRC, 1),
  1555. SR_FGT(SYS_TRCCNTCTLR(2), HDFGRTR, TRC, 1),
  1556. SR_FGT(SYS_TRCCNTCTLR(3), HDFGRTR, TRC, 1),
  1557. SR_FGT(SYS_TRCCNTRLDVR(0), HDFGRTR, TRC, 1),
  1558. SR_FGT(SYS_TRCCNTRLDVR(1), HDFGRTR, TRC, 1),
  1559. SR_FGT(SYS_TRCCNTRLDVR(2), HDFGRTR, TRC, 1),
  1560. SR_FGT(SYS_TRCCNTRLDVR(3), HDFGRTR, TRC, 1),
  1561. SR_FGT(SYS_TRCCONFIGR, HDFGRTR, TRC, 1),
  1562. SR_FGT(SYS_TRCEVENTCTL0R, HDFGRTR, TRC, 1),
  1563. SR_FGT(SYS_TRCEVENTCTL1R, HDFGRTR, TRC, 1),
  1564. SR_FGT(SYS_TRCEXTINSELR(0), HDFGRTR, TRC, 1),
  1565. SR_FGT(SYS_TRCEXTINSELR(1), HDFGRTR, TRC, 1),
  1566. SR_FGT(SYS_TRCEXTINSELR(2), HDFGRTR, TRC, 1),
  1567. SR_FGT(SYS_TRCEXTINSELR(3), HDFGRTR, TRC, 1),
  1568. SR_FGT(SYS_TRCQCTLR, HDFGRTR, TRC, 1),
  1569. SR_FGT(SYS_TRCRSCTLR(2), HDFGRTR, TRC, 1),
  1570. SR_FGT(SYS_TRCRSCTLR(3), HDFGRTR, TRC, 1),
  1571. SR_FGT(SYS_TRCRSCTLR(4), HDFGRTR, TRC, 1),
  1572. SR_FGT(SYS_TRCRSCTLR(5), HDFGRTR, TRC, 1),
  1573. SR_FGT(SYS_TRCRSCTLR(6), HDFGRTR, TRC, 1),
  1574. SR_FGT(SYS_TRCRSCTLR(7), HDFGRTR, TRC, 1),
  1575. SR_FGT(SYS_TRCRSCTLR(8), HDFGRTR, TRC, 1),
  1576. SR_FGT(SYS_TRCRSCTLR(9), HDFGRTR, TRC, 1),
  1577. SR_FGT(SYS_TRCRSCTLR(10), HDFGRTR, TRC, 1),
  1578. SR_FGT(SYS_TRCRSCTLR(11), HDFGRTR, TRC, 1),
  1579. SR_FGT(SYS_TRCRSCTLR(12), HDFGRTR, TRC, 1),
  1580. SR_FGT(SYS_TRCRSCTLR(13), HDFGRTR, TRC, 1),
  1581. SR_FGT(SYS_TRCRSCTLR(14), HDFGRTR, TRC, 1),
  1582. SR_FGT(SYS_TRCRSCTLR(15), HDFGRTR, TRC, 1),
  1583. SR_FGT(SYS_TRCRSCTLR(16), HDFGRTR, TRC, 1),
  1584. SR_FGT(SYS_TRCRSCTLR(17), HDFGRTR, TRC, 1),
  1585. SR_FGT(SYS_TRCRSCTLR(18), HDFGRTR, TRC, 1),
  1586. SR_FGT(SYS_TRCRSCTLR(19), HDFGRTR, TRC, 1),
  1587. SR_FGT(SYS_TRCRSCTLR(20), HDFGRTR, TRC, 1),
  1588. SR_FGT(SYS_TRCRSCTLR(21), HDFGRTR, TRC, 1),
  1589. SR_FGT(SYS_TRCRSCTLR(22), HDFGRTR, TRC, 1),
  1590. SR_FGT(SYS_TRCRSCTLR(23), HDFGRTR, TRC, 1),
  1591. SR_FGT(SYS_TRCRSCTLR(24), HDFGRTR, TRC, 1),
  1592. SR_FGT(SYS_TRCRSCTLR(25), HDFGRTR, TRC, 1),
  1593. SR_FGT(SYS_TRCRSCTLR(26), HDFGRTR, TRC, 1),
  1594. SR_FGT(SYS_TRCRSCTLR(27), HDFGRTR, TRC, 1),
  1595. SR_FGT(SYS_TRCRSCTLR(28), HDFGRTR, TRC, 1),
  1596. SR_FGT(SYS_TRCRSCTLR(29), HDFGRTR, TRC, 1),
  1597. SR_FGT(SYS_TRCRSCTLR(30), HDFGRTR, TRC, 1),
  1598. SR_FGT(SYS_TRCRSCTLR(31), HDFGRTR, TRC, 1),
  1599. SR_FGT(SYS_TRCRSR, HDFGRTR, TRC, 1),
  1600. SR_FGT(SYS_TRCSEQEVR(0), HDFGRTR, TRC, 1),
  1601. SR_FGT(SYS_TRCSEQEVR(1), HDFGRTR, TRC, 1),
  1602. SR_FGT(SYS_TRCSEQEVR(2), HDFGRTR, TRC, 1),
  1603. SR_FGT(SYS_TRCSEQRSTEVR, HDFGRTR, TRC, 1),
  1604. SR_FGT(SYS_TRCSSCCR(0), HDFGRTR, TRC, 1),
  1605. SR_FGT(SYS_TRCSSCCR(1), HDFGRTR, TRC, 1),
  1606. SR_FGT(SYS_TRCSSCCR(2), HDFGRTR, TRC, 1),
  1607. SR_FGT(SYS_TRCSSCCR(3), HDFGRTR, TRC, 1),
  1608. SR_FGT(SYS_TRCSSCCR(4), HDFGRTR, TRC, 1),
  1609. SR_FGT(SYS_TRCSSCCR(5), HDFGRTR, TRC, 1),
  1610. SR_FGT(SYS_TRCSSCCR(6), HDFGRTR, TRC, 1),
  1611. SR_FGT(SYS_TRCSSCCR(7), HDFGRTR, TRC, 1),
  1612. SR_FGT(SYS_TRCSSPCICR(0), HDFGRTR, TRC, 1),
  1613. SR_FGT(SYS_TRCSSPCICR(1), HDFGRTR, TRC, 1),
  1614. SR_FGT(SYS_TRCSSPCICR(2), HDFGRTR, TRC, 1),
  1615. SR_FGT(SYS_TRCSSPCICR(3), HDFGRTR, TRC, 1),
  1616. SR_FGT(SYS_TRCSSPCICR(4), HDFGRTR, TRC, 1),
  1617. SR_FGT(SYS_TRCSSPCICR(5), HDFGRTR, TRC, 1),
  1618. SR_FGT(SYS_TRCSSPCICR(6), HDFGRTR, TRC, 1),
  1619. SR_FGT(SYS_TRCSSPCICR(7), HDFGRTR, TRC, 1),
  1620. SR_FGT(SYS_TRCSTALLCTLR, HDFGRTR, TRC, 1),
  1621. SR_FGT(SYS_TRCSYNCPR, HDFGRTR, TRC, 1),
  1622. SR_FGT(SYS_TRCTRACEIDR, HDFGRTR, TRC, 1),
  1623. SR_FGT(SYS_TRCTSCTLR, HDFGRTR, TRC, 1),
  1624. SR_FGT(SYS_TRCVIIECTLR, HDFGRTR, TRC, 1),
  1625. SR_FGT(SYS_TRCVIPCSSCTLR, HDFGRTR, TRC, 1),
  1626. SR_FGT(SYS_TRCVISSCTLR, HDFGRTR, TRC, 1),
  1627. SR_FGT(SYS_TRCVMIDCCTLR0, HDFGRTR, TRC, 1),
  1628. SR_FGT(SYS_TRCVMIDCCTLR1, HDFGRTR, TRC, 1),
  1629. SR_FGT(SYS_TRCVMIDCVR(0), HDFGRTR, TRC, 1),
  1630. SR_FGT(SYS_TRCVMIDCVR(1), HDFGRTR, TRC, 1),
  1631. SR_FGT(SYS_TRCVMIDCVR(2), HDFGRTR, TRC, 1),
  1632. SR_FGT(SYS_TRCVMIDCVR(3), HDFGRTR, TRC, 1),
  1633. SR_FGT(SYS_TRCVMIDCVR(4), HDFGRTR, TRC, 1),
  1634. SR_FGT(SYS_TRCVMIDCVR(5), HDFGRTR, TRC, 1),
  1635. SR_FGT(SYS_TRCVMIDCVR(6), HDFGRTR, TRC, 1),
  1636. SR_FGT(SYS_TRCVMIDCVR(7), HDFGRTR, TRC, 1),
  1637. SR_FGT(SYS_PMSLATFR_EL1, HDFGRTR, PMSLATFR_EL1, 1),
  1638. SR_FGT(SYS_PMSIRR_EL1, HDFGRTR, PMSIRR_EL1, 1),
  1639. SR_FGT(SYS_PMSIDR_EL1, HDFGRTR, PMSIDR_EL1, 1),
  1640. SR_FGT(SYS_PMSICR_EL1, HDFGRTR, PMSICR_EL1, 1),
  1641. SR_FGT(SYS_PMSFCR_EL1, HDFGRTR, PMSFCR_EL1, 1),
  1642. SR_FGT(SYS_PMSEVFR_EL1, HDFGRTR, PMSEVFR_EL1, 1),
  1643. SR_FGT(SYS_PMSCR_EL1, HDFGRTR, PMSCR_EL1, 1),
  1644. SR_FGT(SYS_PMBSR_EL1, HDFGRTR, PMBSR_EL1, 1),
  1645. SR_FGT(SYS_PMBPTR_EL1, HDFGRTR, PMBPTR_EL1, 1),
  1646. SR_FGT(SYS_PMBLIMITR_EL1, HDFGRTR, PMBLIMITR_EL1, 1),
  1647. SR_FGT(SYS_PMMIR_EL1, HDFGRTR, PMMIR_EL1, 1),
  1648. SR_FGT(SYS_PMSELR_EL0, HDFGRTR, PMSELR_EL0, 1),
  1649. SR_FGT(SYS_PMOVSCLR_EL0, HDFGRTR, PMOVS, 1),
  1650. SR_FGT(SYS_PMOVSSET_EL0, HDFGRTR, PMOVS, 1),
  1651. SR_FGT(SYS_PMINTENCLR_EL1, HDFGRTR, PMINTEN, 1),
  1652. SR_FGT(SYS_PMINTENSET_EL1, HDFGRTR, PMINTEN, 1),
  1653. SR_FGT(SYS_PMCNTENCLR_EL0, HDFGRTR, PMCNTEN, 1),
  1654. SR_FGT(SYS_PMCNTENSET_EL0, HDFGRTR, PMCNTEN, 1),
  1655. SR_FGT(SYS_PMCCNTR_EL0, HDFGRTR, PMCCNTR_EL0, 1),
  1656. SR_FGT(SYS_PMCCFILTR_EL0, HDFGRTR, PMCCFILTR_EL0, 1),
  1657. SR_FGT(SYS_PMEVTYPERn_EL0(0), HDFGRTR, PMEVTYPERn_EL0, 1),
  1658. SR_FGT(SYS_PMEVTYPERn_EL0(1), HDFGRTR, PMEVTYPERn_EL0, 1),
  1659. SR_FGT(SYS_PMEVTYPERn_EL0(2), HDFGRTR, PMEVTYPERn_EL0, 1),
  1660. SR_FGT(SYS_PMEVTYPERn_EL0(3), HDFGRTR, PMEVTYPERn_EL0, 1),
  1661. SR_FGT(SYS_PMEVTYPERn_EL0(4), HDFGRTR, PMEVTYPERn_EL0, 1),
  1662. SR_FGT(SYS_PMEVTYPERn_EL0(5), HDFGRTR, PMEVTYPERn_EL0, 1),
  1663. SR_FGT(SYS_PMEVTYPERn_EL0(6), HDFGRTR, PMEVTYPERn_EL0, 1),
  1664. SR_FGT(SYS_PMEVTYPERn_EL0(7), HDFGRTR, PMEVTYPERn_EL0, 1),
  1665. SR_FGT(SYS_PMEVTYPERn_EL0(8), HDFGRTR, PMEVTYPERn_EL0, 1),
  1666. SR_FGT(SYS_PMEVTYPERn_EL0(9), HDFGRTR, PMEVTYPERn_EL0, 1),
  1667. SR_FGT(SYS_PMEVTYPERn_EL0(10), HDFGRTR, PMEVTYPERn_EL0, 1),
  1668. SR_FGT(SYS_PMEVTYPERn_EL0(11), HDFGRTR, PMEVTYPERn_EL0, 1),
  1669. SR_FGT(SYS_PMEVTYPERn_EL0(12), HDFGRTR, PMEVTYPERn_EL0, 1),
  1670. SR_FGT(SYS_PMEVTYPERn_EL0(13), HDFGRTR, PMEVTYPERn_EL0, 1),
  1671. SR_FGT(SYS_PMEVTYPERn_EL0(14), HDFGRTR, PMEVTYPERn_EL0, 1),
  1672. SR_FGT(SYS_PMEVTYPERn_EL0(15), HDFGRTR, PMEVTYPERn_EL0, 1),
  1673. SR_FGT(SYS_PMEVTYPERn_EL0(16), HDFGRTR, PMEVTYPERn_EL0, 1),
  1674. SR_FGT(SYS_PMEVTYPERn_EL0(17), HDFGRTR, PMEVTYPERn_EL0, 1),
  1675. SR_FGT(SYS_PMEVTYPERn_EL0(18), HDFGRTR, PMEVTYPERn_EL0, 1),
  1676. SR_FGT(SYS_PMEVTYPERn_EL0(19), HDFGRTR, PMEVTYPERn_EL0, 1),
  1677. SR_FGT(SYS_PMEVTYPERn_EL0(20), HDFGRTR, PMEVTYPERn_EL0, 1),
  1678. SR_FGT(SYS_PMEVTYPERn_EL0(21), HDFGRTR, PMEVTYPERn_EL0, 1),
  1679. SR_FGT(SYS_PMEVTYPERn_EL0(22), HDFGRTR, PMEVTYPERn_EL0, 1),
  1680. SR_FGT(SYS_PMEVTYPERn_EL0(23), HDFGRTR, PMEVTYPERn_EL0, 1),
  1681. SR_FGT(SYS_PMEVTYPERn_EL0(24), HDFGRTR, PMEVTYPERn_EL0, 1),
  1682. SR_FGT(SYS_PMEVTYPERn_EL0(25), HDFGRTR, PMEVTYPERn_EL0, 1),
  1683. SR_FGT(SYS_PMEVTYPERn_EL0(26), HDFGRTR, PMEVTYPERn_EL0, 1),
  1684. SR_FGT(SYS_PMEVTYPERn_EL0(27), HDFGRTR, PMEVTYPERn_EL0, 1),
  1685. SR_FGT(SYS_PMEVTYPERn_EL0(28), HDFGRTR, PMEVTYPERn_EL0, 1),
  1686. SR_FGT(SYS_PMEVTYPERn_EL0(29), HDFGRTR, PMEVTYPERn_EL0, 1),
  1687. SR_FGT(SYS_PMEVTYPERn_EL0(30), HDFGRTR, PMEVTYPERn_EL0, 1),
  1688. SR_FGT(SYS_PMEVCNTRn_EL0(0), HDFGRTR, PMEVCNTRn_EL0, 1),
  1689. SR_FGT(SYS_PMEVCNTRn_EL0(1), HDFGRTR, PMEVCNTRn_EL0, 1),
  1690. SR_FGT(SYS_PMEVCNTRn_EL0(2), HDFGRTR, PMEVCNTRn_EL0, 1),
  1691. SR_FGT(SYS_PMEVCNTRn_EL0(3), HDFGRTR, PMEVCNTRn_EL0, 1),
  1692. SR_FGT(SYS_PMEVCNTRn_EL0(4), HDFGRTR, PMEVCNTRn_EL0, 1),
  1693. SR_FGT(SYS_PMEVCNTRn_EL0(5), HDFGRTR, PMEVCNTRn_EL0, 1),
  1694. SR_FGT(SYS_PMEVCNTRn_EL0(6), HDFGRTR, PMEVCNTRn_EL0, 1),
  1695. SR_FGT(SYS_PMEVCNTRn_EL0(7), HDFGRTR, PMEVCNTRn_EL0, 1),
  1696. SR_FGT(SYS_PMEVCNTRn_EL0(8), HDFGRTR, PMEVCNTRn_EL0, 1),
  1697. SR_FGT(SYS_PMEVCNTRn_EL0(9), HDFGRTR, PMEVCNTRn_EL0, 1),
  1698. SR_FGT(SYS_PMEVCNTRn_EL0(10), HDFGRTR, PMEVCNTRn_EL0, 1),
  1699. SR_FGT(SYS_PMEVCNTRn_EL0(11), HDFGRTR, PMEVCNTRn_EL0, 1),
  1700. SR_FGT(SYS_PMEVCNTRn_EL0(12), HDFGRTR, PMEVCNTRn_EL0, 1),
  1701. SR_FGT(SYS_PMEVCNTRn_EL0(13), HDFGRTR, PMEVCNTRn_EL0, 1),
  1702. SR_FGT(SYS_PMEVCNTRn_EL0(14), HDFGRTR, PMEVCNTRn_EL0, 1),
  1703. SR_FGT(SYS_PMEVCNTRn_EL0(15), HDFGRTR, PMEVCNTRn_EL0, 1),
  1704. SR_FGT(SYS_PMEVCNTRn_EL0(16), HDFGRTR, PMEVCNTRn_EL0, 1),
  1705. SR_FGT(SYS_PMEVCNTRn_EL0(17), HDFGRTR, PMEVCNTRn_EL0, 1),
  1706. SR_FGT(SYS_PMEVCNTRn_EL0(18), HDFGRTR, PMEVCNTRn_EL0, 1),
  1707. SR_FGT(SYS_PMEVCNTRn_EL0(19), HDFGRTR, PMEVCNTRn_EL0, 1),
  1708. SR_FGT(SYS_PMEVCNTRn_EL0(20), HDFGRTR, PMEVCNTRn_EL0, 1),
  1709. SR_FGT(SYS_PMEVCNTRn_EL0(21), HDFGRTR, PMEVCNTRn_EL0, 1),
  1710. SR_FGT(SYS_PMEVCNTRn_EL0(22), HDFGRTR, PMEVCNTRn_EL0, 1),
  1711. SR_FGT(SYS_PMEVCNTRn_EL0(23), HDFGRTR, PMEVCNTRn_EL0, 1),
  1712. SR_FGT(SYS_PMEVCNTRn_EL0(24), HDFGRTR, PMEVCNTRn_EL0, 1),
  1713. SR_FGT(SYS_PMEVCNTRn_EL0(25), HDFGRTR, PMEVCNTRn_EL0, 1),
  1714. SR_FGT(SYS_PMEVCNTRn_EL0(26), HDFGRTR, PMEVCNTRn_EL0, 1),
  1715. SR_FGT(SYS_PMEVCNTRn_EL0(27), HDFGRTR, PMEVCNTRn_EL0, 1),
  1716. SR_FGT(SYS_PMEVCNTRn_EL0(28), HDFGRTR, PMEVCNTRn_EL0, 1),
  1717. SR_FGT(SYS_PMEVCNTRn_EL0(29), HDFGRTR, PMEVCNTRn_EL0, 1),
  1718. SR_FGT(SYS_PMEVCNTRn_EL0(30), HDFGRTR, PMEVCNTRn_EL0, 1),
  1719. SR_FGT(SYS_OSDLR_EL1, HDFGRTR, OSDLR_EL1, 1),
  1720. SR_FGT(SYS_OSECCR_EL1, HDFGRTR, OSECCR_EL1, 1),
  1721. SR_FGT(SYS_OSLSR_EL1, HDFGRTR, OSLSR_EL1, 1),
  1722. SR_FGT(SYS_DBGPRCR_EL1, HDFGRTR, DBGPRCR_EL1, 1),
  1723. SR_FGT(SYS_DBGAUTHSTATUS_EL1, HDFGRTR, DBGAUTHSTATUS_EL1, 1),
  1724. SR_FGT(SYS_DBGCLAIMSET_EL1, HDFGRTR, DBGCLAIM, 1),
  1725. SR_FGT(SYS_DBGCLAIMCLR_EL1, HDFGRTR, DBGCLAIM, 1),
  1726. SR_FGT(SYS_MDSCR_EL1, HDFGRTR, MDSCR_EL1, 1),
  1727. /*
  1728. * The trap bits capture *64* debug registers per bit, but the
  1729. * ARM ARM only describes the encoding for the first 16, and
  1730. * we don't really support more than that anyway.
  1731. */
  1732. SR_FGT(SYS_DBGWVRn_EL1(0), HDFGRTR, DBGWVRn_EL1, 1),
  1733. SR_FGT(SYS_DBGWVRn_EL1(1), HDFGRTR, DBGWVRn_EL1, 1),
  1734. SR_FGT(SYS_DBGWVRn_EL1(2), HDFGRTR, DBGWVRn_EL1, 1),
  1735. SR_FGT(SYS_DBGWVRn_EL1(3), HDFGRTR, DBGWVRn_EL1, 1),
  1736. SR_FGT(SYS_DBGWVRn_EL1(4), HDFGRTR, DBGWVRn_EL1, 1),
  1737. SR_FGT(SYS_DBGWVRn_EL1(5), HDFGRTR, DBGWVRn_EL1, 1),
  1738. SR_FGT(SYS_DBGWVRn_EL1(6), HDFGRTR, DBGWVRn_EL1, 1),
  1739. SR_FGT(SYS_DBGWVRn_EL1(7), HDFGRTR, DBGWVRn_EL1, 1),
  1740. SR_FGT(SYS_DBGWVRn_EL1(8), HDFGRTR, DBGWVRn_EL1, 1),
  1741. SR_FGT(SYS_DBGWVRn_EL1(9), HDFGRTR, DBGWVRn_EL1, 1),
  1742. SR_FGT(SYS_DBGWVRn_EL1(10), HDFGRTR, DBGWVRn_EL1, 1),
  1743. SR_FGT(SYS_DBGWVRn_EL1(11), HDFGRTR, DBGWVRn_EL1, 1),
  1744. SR_FGT(SYS_DBGWVRn_EL1(12), HDFGRTR, DBGWVRn_EL1, 1),
  1745. SR_FGT(SYS_DBGWVRn_EL1(13), HDFGRTR, DBGWVRn_EL1, 1),
  1746. SR_FGT(SYS_DBGWVRn_EL1(14), HDFGRTR, DBGWVRn_EL1, 1),
  1747. SR_FGT(SYS_DBGWVRn_EL1(15), HDFGRTR, DBGWVRn_EL1, 1),
  1748. SR_FGT(SYS_DBGWCRn_EL1(0), HDFGRTR, DBGWCRn_EL1, 1),
  1749. SR_FGT(SYS_DBGWCRn_EL1(1), HDFGRTR, DBGWCRn_EL1, 1),
  1750. SR_FGT(SYS_DBGWCRn_EL1(2), HDFGRTR, DBGWCRn_EL1, 1),
  1751. SR_FGT(SYS_DBGWCRn_EL1(3), HDFGRTR, DBGWCRn_EL1, 1),
  1752. SR_FGT(SYS_DBGWCRn_EL1(4), HDFGRTR, DBGWCRn_EL1, 1),
  1753. SR_FGT(SYS_DBGWCRn_EL1(5), HDFGRTR, DBGWCRn_EL1, 1),
  1754. SR_FGT(SYS_DBGWCRn_EL1(6), HDFGRTR, DBGWCRn_EL1, 1),
  1755. SR_FGT(SYS_DBGWCRn_EL1(7), HDFGRTR, DBGWCRn_EL1, 1),
  1756. SR_FGT(SYS_DBGWCRn_EL1(8), HDFGRTR, DBGWCRn_EL1, 1),
  1757. SR_FGT(SYS_DBGWCRn_EL1(9), HDFGRTR, DBGWCRn_EL1, 1),
  1758. SR_FGT(SYS_DBGWCRn_EL1(10), HDFGRTR, DBGWCRn_EL1, 1),
  1759. SR_FGT(SYS_DBGWCRn_EL1(11), HDFGRTR, DBGWCRn_EL1, 1),
  1760. SR_FGT(SYS_DBGWCRn_EL1(12), HDFGRTR, DBGWCRn_EL1, 1),
  1761. SR_FGT(SYS_DBGWCRn_EL1(13), HDFGRTR, DBGWCRn_EL1, 1),
  1762. SR_FGT(SYS_DBGWCRn_EL1(14), HDFGRTR, DBGWCRn_EL1, 1),
  1763. SR_FGT(SYS_DBGWCRn_EL1(15), HDFGRTR, DBGWCRn_EL1, 1),
  1764. SR_FGT(SYS_DBGBVRn_EL1(0), HDFGRTR, DBGBVRn_EL1, 1),
  1765. SR_FGT(SYS_DBGBVRn_EL1(1), HDFGRTR, DBGBVRn_EL1, 1),
  1766. SR_FGT(SYS_DBGBVRn_EL1(2), HDFGRTR, DBGBVRn_EL1, 1),
  1767. SR_FGT(SYS_DBGBVRn_EL1(3), HDFGRTR, DBGBVRn_EL1, 1),
  1768. SR_FGT(SYS_DBGBVRn_EL1(4), HDFGRTR, DBGBVRn_EL1, 1),
  1769. SR_FGT(SYS_DBGBVRn_EL1(5), HDFGRTR, DBGBVRn_EL1, 1),
  1770. SR_FGT(SYS_DBGBVRn_EL1(6), HDFGRTR, DBGBVRn_EL1, 1),
  1771. SR_FGT(SYS_DBGBVRn_EL1(7), HDFGRTR, DBGBVRn_EL1, 1),
  1772. SR_FGT(SYS_DBGBVRn_EL1(8), HDFGRTR, DBGBVRn_EL1, 1),
  1773. SR_FGT(SYS_DBGBVRn_EL1(9), HDFGRTR, DBGBVRn_EL1, 1),
  1774. SR_FGT(SYS_DBGBVRn_EL1(10), HDFGRTR, DBGBVRn_EL1, 1),
  1775. SR_FGT(SYS_DBGBVRn_EL1(11), HDFGRTR, DBGBVRn_EL1, 1),
  1776. SR_FGT(SYS_DBGBVRn_EL1(12), HDFGRTR, DBGBVRn_EL1, 1),
  1777. SR_FGT(SYS_DBGBVRn_EL1(13), HDFGRTR, DBGBVRn_EL1, 1),
  1778. SR_FGT(SYS_DBGBVRn_EL1(14), HDFGRTR, DBGBVRn_EL1, 1),
  1779. SR_FGT(SYS_DBGBVRn_EL1(15), HDFGRTR, DBGBVRn_EL1, 1),
  1780. SR_FGT(SYS_DBGBCRn_EL1(0), HDFGRTR, DBGBCRn_EL1, 1),
  1781. SR_FGT(SYS_DBGBCRn_EL1(1), HDFGRTR, DBGBCRn_EL1, 1),
  1782. SR_FGT(SYS_DBGBCRn_EL1(2), HDFGRTR, DBGBCRn_EL1, 1),
  1783. SR_FGT(SYS_DBGBCRn_EL1(3), HDFGRTR, DBGBCRn_EL1, 1),
  1784. SR_FGT(SYS_DBGBCRn_EL1(4), HDFGRTR, DBGBCRn_EL1, 1),
  1785. SR_FGT(SYS_DBGBCRn_EL1(5), HDFGRTR, DBGBCRn_EL1, 1),
  1786. SR_FGT(SYS_DBGBCRn_EL1(6), HDFGRTR, DBGBCRn_EL1, 1),
  1787. SR_FGT(SYS_DBGBCRn_EL1(7), HDFGRTR, DBGBCRn_EL1, 1),
  1788. SR_FGT(SYS_DBGBCRn_EL1(8), HDFGRTR, DBGBCRn_EL1, 1),
  1789. SR_FGT(SYS_DBGBCRn_EL1(9), HDFGRTR, DBGBCRn_EL1, 1),
  1790. SR_FGT(SYS_DBGBCRn_EL1(10), HDFGRTR, DBGBCRn_EL1, 1),
  1791. SR_FGT(SYS_DBGBCRn_EL1(11), HDFGRTR, DBGBCRn_EL1, 1),
  1792. SR_FGT(SYS_DBGBCRn_EL1(12), HDFGRTR, DBGBCRn_EL1, 1),
  1793. SR_FGT(SYS_DBGBCRn_EL1(13), HDFGRTR, DBGBCRn_EL1, 1),
  1794. SR_FGT(SYS_DBGBCRn_EL1(14), HDFGRTR, DBGBCRn_EL1, 1),
  1795. SR_FGT(SYS_DBGBCRn_EL1(15), HDFGRTR, DBGBCRn_EL1, 1),
  1796. /*
  1797. * HDFGWTR_EL2
  1798. *
  1799. * Although HDFGRTR_EL2 and HDFGWTR_EL2 registers largely
  1800. * overlap in their bit assignment, there are a number of bits
  1801. * that are RES0 on one side, and an actual trap bit on the
  1802. * other. The policy chosen here is to describe all the
  1803. * read-side mappings, and only the write-side mappings that
  1804. * differ from the read side, and the trap handler will pick
  1805. * the correct shadow register based on the access type.
  1806. */
  1807. SR_FGT(SYS_TRFCR_EL1, HDFGWTR, TRFCR_EL1, 1),
  1808. SR_FGT(SYS_TRCOSLAR, HDFGWTR, TRCOSLAR, 1),
  1809. SR_FGT(SYS_PMCR_EL0, HDFGWTR, PMCR_EL0, 1),
  1810. SR_FGT(SYS_PMSWINC_EL0, HDFGWTR, PMSWINC_EL0, 1),
  1811. SR_FGT(SYS_OSLAR_EL1, HDFGWTR, OSLAR_EL1, 1),
  1812. /*
  1813. * HAFGRTR_EL2
  1814. */
  1815. SR_FGT(SYS_AMEVTYPER1_EL0(15), HAFGRTR, AMEVTYPER115_EL0, 1),
  1816. SR_FGT(SYS_AMEVTYPER1_EL0(14), HAFGRTR, AMEVTYPER114_EL0, 1),
  1817. SR_FGT(SYS_AMEVTYPER1_EL0(13), HAFGRTR, AMEVTYPER113_EL0, 1),
  1818. SR_FGT(SYS_AMEVTYPER1_EL0(12), HAFGRTR, AMEVTYPER112_EL0, 1),
  1819. SR_FGT(SYS_AMEVTYPER1_EL0(11), HAFGRTR, AMEVTYPER111_EL0, 1),
  1820. SR_FGT(SYS_AMEVTYPER1_EL0(10), HAFGRTR, AMEVTYPER110_EL0, 1),
  1821. SR_FGT(SYS_AMEVTYPER1_EL0(9), HAFGRTR, AMEVTYPER19_EL0, 1),
  1822. SR_FGT(SYS_AMEVTYPER1_EL0(8), HAFGRTR, AMEVTYPER18_EL0, 1),
  1823. SR_FGT(SYS_AMEVTYPER1_EL0(7), HAFGRTR, AMEVTYPER17_EL0, 1),
  1824. SR_FGT(SYS_AMEVTYPER1_EL0(6), HAFGRTR, AMEVTYPER16_EL0, 1),
  1825. SR_FGT(SYS_AMEVTYPER1_EL0(5), HAFGRTR, AMEVTYPER15_EL0, 1),
  1826. SR_FGT(SYS_AMEVTYPER1_EL0(4), HAFGRTR, AMEVTYPER14_EL0, 1),
  1827. SR_FGT(SYS_AMEVTYPER1_EL0(3), HAFGRTR, AMEVTYPER13_EL0, 1),
  1828. SR_FGT(SYS_AMEVTYPER1_EL0(2), HAFGRTR, AMEVTYPER12_EL0, 1),
  1829. SR_FGT(SYS_AMEVTYPER1_EL0(1), HAFGRTR, AMEVTYPER11_EL0, 1),
  1830. SR_FGT(SYS_AMEVTYPER1_EL0(0), HAFGRTR, AMEVTYPER10_EL0, 1),
  1831. SR_FGT(SYS_AMEVCNTR1_EL0(15), HAFGRTR, AMEVCNTR115_EL0, 1),
  1832. SR_FGT(SYS_AMEVCNTR1_EL0(14), HAFGRTR, AMEVCNTR114_EL0, 1),
  1833. SR_FGT(SYS_AMEVCNTR1_EL0(13), HAFGRTR, AMEVCNTR113_EL0, 1),
  1834. SR_FGT(SYS_AMEVCNTR1_EL0(12), HAFGRTR, AMEVCNTR112_EL0, 1),
  1835. SR_FGT(SYS_AMEVCNTR1_EL0(11), HAFGRTR, AMEVCNTR111_EL0, 1),
  1836. SR_FGT(SYS_AMEVCNTR1_EL0(10), HAFGRTR, AMEVCNTR110_EL0, 1),
  1837. SR_FGT(SYS_AMEVCNTR1_EL0(9), HAFGRTR, AMEVCNTR19_EL0, 1),
  1838. SR_FGT(SYS_AMEVCNTR1_EL0(8), HAFGRTR, AMEVCNTR18_EL0, 1),
  1839. SR_FGT(SYS_AMEVCNTR1_EL0(7), HAFGRTR, AMEVCNTR17_EL0, 1),
  1840. SR_FGT(SYS_AMEVCNTR1_EL0(6), HAFGRTR, AMEVCNTR16_EL0, 1),
  1841. SR_FGT(SYS_AMEVCNTR1_EL0(5), HAFGRTR, AMEVCNTR15_EL0, 1),
  1842. SR_FGT(SYS_AMEVCNTR1_EL0(4), HAFGRTR, AMEVCNTR14_EL0, 1),
  1843. SR_FGT(SYS_AMEVCNTR1_EL0(3), HAFGRTR, AMEVCNTR13_EL0, 1),
  1844. SR_FGT(SYS_AMEVCNTR1_EL0(2), HAFGRTR, AMEVCNTR12_EL0, 1),
  1845. SR_FGT(SYS_AMEVCNTR1_EL0(1), HAFGRTR, AMEVCNTR11_EL0, 1),
  1846. SR_FGT(SYS_AMEVCNTR1_EL0(0), HAFGRTR, AMEVCNTR10_EL0, 1),
  1847. SR_FGT(SYS_AMCNTENCLR1_EL0, HAFGRTR, AMCNTEN1, 1),
  1848. SR_FGT(SYS_AMCNTENSET1_EL0, HAFGRTR, AMCNTEN1, 1),
  1849. SR_FGT(SYS_AMCNTENCLR0_EL0, HAFGRTR, AMCNTEN0, 1),
  1850. SR_FGT(SYS_AMCNTENSET0_EL0, HAFGRTR, AMCNTEN0, 1),
  1851. SR_FGT(SYS_AMEVCNTR0_EL0(3), HAFGRTR, AMEVCNTR03_EL0, 1),
  1852. SR_FGT(SYS_AMEVCNTR0_EL0(2), HAFGRTR, AMEVCNTR02_EL0, 1),
  1853. SR_FGT(SYS_AMEVCNTR0_EL0(1), HAFGRTR, AMEVCNTR01_EL0, 1),
  1854. SR_FGT(SYS_AMEVCNTR0_EL0(0), HAFGRTR, AMEVCNTR00_EL0, 1),
  1855. };
  1856. static union trap_config get_trap_config(u32 sysreg)
  1857. {
  1858. return (union trap_config) {
  1859. .val = xa_to_value(xa_load(&sr_forward_xa, sysreg)),
  1860. };
  1861. }
  1862. static __init void print_nv_trap_error(const struct encoding_to_trap_config *tc,
  1863. const char *type, int err)
  1864. {
  1865. kvm_err("%s line %d encoding range "
  1866. "(%d, %d, %d, %d, %d) - (%d, %d, %d, %d, %d) (err=%d)\n",
  1867. type, tc->line,
  1868. sys_reg_Op0(tc->encoding), sys_reg_Op1(tc->encoding),
  1869. sys_reg_CRn(tc->encoding), sys_reg_CRm(tc->encoding),
  1870. sys_reg_Op2(tc->encoding),
  1871. sys_reg_Op0(tc->end), sys_reg_Op1(tc->end),
  1872. sys_reg_CRn(tc->end), sys_reg_CRm(tc->end),
  1873. sys_reg_Op2(tc->end),
  1874. err);
  1875. }
  1876. static u32 encoding_next(u32 encoding)
  1877. {
  1878. u8 op0, op1, crn, crm, op2;
  1879. op0 = sys_reg_Op0(encoding);
  1880. op1 = sys_reg_Op1(encoding);
  1881. crn = sys_reg_CRn(encoding);
  1882. crm = sys_reg_CRm(encoding);
  1883. op2 = sys_reg_Op2(encoding);
  1884. if (op2 < Op2_mask)
  1885. return sys_reg(op0, op1, crn, crm, op2 + 1);
  1886. if (crm < CRm_mask)
  1887. return sys_reg(op0, op1, crn, crm + 1, 0);
  1888. if (crn < CRn_mask)
  1889. return sys_reg(op0, op1, crn + 1, 0, 0);
  1890. if (op1 < Op1_mask)
  1891. return sys_reg(op0, op1 + 1, 0, 0, 0);
  1892. return sys_reg(op0 + 1, 0, 0, 0, 0);
  1893. }
  1894. int __init populate_nv_trap_config(void)
  1895. {
  1896. int ret = 0;
  1897. BUILD_BUG_ON(sizeof(union trap_config) != sizeof(void *));
  1898. BUILD_BUG_ON(__NR_CGT_GROUP_IDS__ > BIT(TC_CGT_BITS));
  1899. BUILD_BUG_ON(__NR_FGT_GROUP_IDS__ > BIT(TC_FGT_BITS));
  1900. BUILD_BUG_ON(__NR_FG_FILTER_IDS__ > BIT(TC_FGF_BITS));
  1901. for (int i = 0; i < ARRAY_SIZE(encoding_to_cgt); i++) {
  1902. const struct encoding_to_trap_config *cgt = &encoding_to_cgt[i];
  1903. void *prev;
  1904. if (cgt->tc.val & BIT(63)) {
  1905. kvm_err("CGT[%d] has MBZ bit set\n", i);
  1906. ret = -EINVAL;
  1907. }
  1908. for (u32 enc = cgt->encoding; enc <= cgt->end; enc = encoding_next(enc)) {
  1909. prev = xa_store(&sr_forward_xa, enc,
  1910. xa_mk_value(cgt->tc.val), GFP_KERNEL);
  1911. if (prev && !xa_is_err(prev)) {
  1912. ret = -EINVAL;
  1913. print_nv_trap_error(cgt, "Duplicate CGT", ret);
  1914. }
  1915. if (xa_is_err(prev)) {
  1916. ret = xa_err(prev);
  1917. print_nv_trap_error(cgt, "Failed CGT insertion", ret);
  1918. }
  1919. }
  1920. }
  1921. kvm_info("nv: %ld coarse grained trap handlers\n",
  1922. ARRAY_SIZE(encoding_to_cgt));
  1923. if (!cpus_have_final_cap(ARM64_HAS_FGT))
  1924. goto check_mcb;
  1925. for (int i = 0; i < ARRAY_SIZE(encoding_to_fgt); i++) {
  1926. const struct encoding_to_trap_config *fgt = &encoding_to_fgt[i];
  1927. union trap_config tc;
  1928. void *prev;
  1929. if (fgt->tc.fgt >= __NR_FGT_GROUP_IDS__) {
  1930. ret = -EINVAL;
  1931. print_nv_trap_error(fgt, "Invalid FGT", ret);
  1932. }
  1933. tc = get_trap_config(fgt->encoding);
  1934. if (tc.fgt) {
  1935. ret = -EINVAL;
  1936. print_nv_trap_error(fgt, "Duplicate FGT", ret);
  1937. }
  1938. tc.val |= fgt->tc.val;
  1939. prev = xa_store(&sr_forward_xa, fgt->encoding,
  1940. xa_mk_value(tc.val), GFP_KERNEL);
  1941. if (xa_is_err(prev)) {
  1942. ret = xa_err(prev);
  1943. print_nv_trap_error(fgt, "Failed FGT insertion", ret);
  1944. }
  1945. }
  1946. kvm_info("nv: %ld fine grained trap handlers\n",
  1947. ARRAY_SIZE(encoding_to_fgt));
  1948. check_mcb:
  1949. for (int id = __MULTIPLE_CONTROL_BITS__; id < __COMPLEX_CONDITIONS__; id++) {
  1950. const enum cgt_group_id *cgids;
  1951. cgids = coarse_control_combo[id - __MULTIPLE_CONTROL_BITS__];
  1952. for (int i = 0; cgids[i] != __RESERVED__; i++) {
  1953. if (cgids[i] >= __MULTIPLE_CONTROL_BITS__) {
  1954. kvm_err("Recursive MCB %d/%d\n", id, cgids[i]);
  1955. ret = -EINVAL;
  1956. }
  1957. }
  1958. }
  1959. if (ret)
  1960. xa_destroy(&sr_forward_xa);
  1961. return ret;
  1962. }
  1963. int __init populate_sysreg_config(const struct sys_reg_desc *sr,
  1964. unsigned int idx)
  1965. {
  1966. union trap_config tc;
  1967. u32 encoding;
  1968. void *ret;
  1969. /*
  1970. * 0 is a valid value for the index, but not for the storage.
  1971. * We'll store (idx+1), so check against an offset'd limit.
  1972. */
  1973. if (idx >= (BIT(TC_SRI_BITS) - 1)) {
  1974. kvm_err("sysreg %s (%d) out of range\n", sr->name, idx);
  1975. return -EINVAL;
  1976. }
  1977. encoding = sys_reg(sr->Op0, sr->Op1, sr->CRn, sr->CRm, sr->Op2);
  1978. tc = get_trap_config(encoding);
  1979. if (tc.sri) {
  1980. kvm_err("sysreg %s (%d) duplicate entry (%d)\n",
  1981. sr->name, idx - 1, tc.sri);
  1982. return -EINVAL;
  1983. }
  1984. tc.sri = idx + 1;
  1985. ret = xa_store(&sr_forward_xa, encoding,
  1986. xa_mk_value(tc.val), GFP_KERNEL);
  1987. return xa_err(ret);
  1988. }
  1989. static enum trap_behaviour get_behaviour(struct kvm_vcpu *vcpu,
  1990. const struct trap_bits *tb)
  1991. {
  1992. enum trap_behaviour b = BEHAVE_HANDLE_LOCALLY;
  1993. u64 val;
  1994. val = __vcpu_sys_reg(vcpu, tb->index);
  1995. if ((val & tb->mask) == tb->value)
  1996. b |= tb->behaviour;
  1997. return b;
  1998. }
  1999. static enum trap_behaviour __compute_trap_behaviour(struct kvm_vcpu *vcpu,
  2000. const enum cgt_group_id id,
  2001. enum trap_behaviour b)
  2002. {
  2003. switch (id) {
  2004. const enum cgt_group_id *cgids;
  2005. case __RESERVED__ ... __MULTIPLE_CONTROL_BITS__ - 1:
  2006. if (likely(id != __RESERVED__))
  2007. b |= get_behaviour(vcpu, &coarse_trap_bits[id]);
  2008. break;
  2009. case __MULTIPLE_CONTROL_BITS__ ... __COMPLEX_CONDITIONS__ - 1:
  2010. /* Yes, this is recursive. Don't do anything stupid. */
  2011. cgids = coarse_control_combo[id - __MULTIPLE_CONTROL_BITS__];
  2012. for (int i = 0; cgids[i] != __RESERVED__; i++)
  2013. b |= __compute_trap_behaviour(vcpu, cgids[i], b);
  2014. break;
  2015. default:
  2016. if (ARRAY_SIZE(ccc))
  2017. b |= ccc[id - __COMPLEX_CONDITIONS__](vcpu);
  2018. break;
  2019. }
  2020. return b;
  2021. }
  2022. static enum trap_behaviour compute_trap_behaviour(struct kvm_vcpu *vcpu,
  2023. const union trap_config tc)
  2024. {
  2025. enum trap_behaviour b = BEHAVE_HANDLE_LOCALLY;
  2026. return __compute_trap_behaviour(vcpu, tc.cgt, b);
  2027. }
  2028. static u64 kvm_get_sysreg_res0(struct kvm *kvm, enum vcpu_sysreg sr)
  2029. {
  2030. struct kvm_sysreg_masks *masks;
  2031. /* Only handle the VNCR-backed regs for now */
  2032. if (sr < __VNCR_START__)
  2033. return 0;
  2034. masks = kvm->arch.sysreg_masks;
  2035. return masks->mask[sr - __VNCR_START__].res0;
  2036. }
  2037. static bool check_fgt_bit(struct kvm *kvm, bool is_read,
  2038. u64 val, const union trap_config tc)
  2039. {
  2040. enum vcpu_sysreg sr;
  2041. if (tc.pol)
  2042. return (val & BIT(tc.bit));
  2043. /*
  2044. * FGTs with negative polarities are an absolute nightmare, as
  2045. * we need to evaluate the bit in the light of the feature
  2046. * that defines it. WTF were they thinking?
  2047. *
  2048. * So let's check if the bit has been earmarked as RES0, as
  2049. * this indicates an unimplemented feature.
  2050. */
  2051. if (val & BIT(tc.bit))
  2052. return false;
  2053. switch ((enum fgt_group_id)tc.fgt) {
  2054. case HFGxTR_GROUP:
  2055. sr = is_read ? HFGRTR_EL2 : HFGWTR_EL2;
  2056. break;
  2057. case HDFGRTR_GROUP:
  2058. sr = is_read ? HDFGRTR_EL2 : HDFGWTR_EL2;
  2059. break;
  2060. case HAFGRTR_GROUP:
  2061. sr = HAFGRTR_EL2;
  2062. break;
  2063. case HFGITR_GROUP:
  2064. sr = HFGITR_EL2;
  2065. break;
  2066. default:
  2067. WARN_ONCE(1, "Unhandled FGT group");
  2068. return false;
  2069. }
  2070. return !(kvm_get_sysreg_res0(kvm, sr) & BIT(tc.bit));
  2071. }
  2072. bool triage_sysreg_trap(struct kvm_vcpu *vcpu, int *sr_index)
  2073. {
  2074. union trap_config tc;
  2075. enum trap_behaviour b;
  2076. bool is_read;
  2077. u32 sysreg;
  2078. u64 esr, val;
  2079. esr = kvm_vcpu_get_esr(vcpu);
  2080. sysreg = esr_sys64_to_sysreg(esr);
  2081. is_read = (esr & ESR_ELx_SYS64_ISS_DIR_MASK) == ESR_ELx_SYS64_ISS_DIR_READ;
  2082. tc = get_trap_config(sysreg);
  2083. /*
  2084. * A value of 0 for the whole entry means that we know nothing
  2085. * for this sysreg, and that it cannot be re-injected into the
  2086. * nested hypervisor. In this situation, let's cut it short.
  2087. */
  2088. if (!tc.val)
  2089. goto local;
  2090. /*
  2091. * If a sysreg can be trapped using a FGT, first check whether we
  2092. * trap for the purpose of forbidding the feature. In that case,
  2093. * inject an UNDEF.
  2094. */
  2095. if (tc.fgt != __NO_FGT_GROUP__ &&
  2096. (vcpu->kvm->arch.fgu[tc.fgt] & BIT(tc.bit))) {
  2097. kvm_inject_undefined(vcpu);
  2098. return true;
  2099. }
  2100. /*
  2101. * If we're not nesting, immediately return to the caller, with the
  2102. * sysreg index, should we have it.
  2103. */
  2104. if (!vcpu_has_nv(vcpu) || is_hyp_ctxt(vcpu))
  2105. goto local;
  2106. switch ((enum fgt_group_id)tc.fgt) {
  2107. case __NO_FGT_GROUP__:
  2108. break;
  2109. case HFGxTR_GROUP:
  2110. if (is_read)
  2111. val = __vcpu_sys_reg(vcpu, HFGRTR_EL2);
  2112. else
  2113. val = __vcpu_sys_reg(vcpu, HFGWTR_EL2);
  2114. break;
  2115. case HDFGRTR_GROUP:
  2116. if (is_read)
  2117. val = __vcpu_sys_reg(vcpu, HDFGRTR_EL2);
  2118. else
  2119. val = __vcpu_sys_reg(vcpu, HDFGWTR_EL2);
  2120. break;
  2121. case HAFGRTR_GROUP:
  2122. val = __vcpu_sys_reg(vcpu, HAFGRTR_EL2);
  2123. break;
  2124. case HFGITR_GROUP:
  2125. val = __vcpu_sys_reg(vcpu, HFGITR_EL2);
  2126. switch (tc.fgf) {
  2127. u64 tmp;
  2128. case __NO_FGF__:
  2129. break;
  2130. case HCRX_FGTnXS:
  2131. tmp = __vcpu_sys_reg(vcpu, HCRX_EL2);
  2132. if (tmp & HCRX_EL2_FGTnXS)
  2133. tc.fgt = __NO_FGT_GROUP__;
  2134. }
  2135. break;
  2136. case __NR_FGT_GROUP_IDS__:
  2137. /* Something is really wrong, bail out */
  2138. WARN_ONCE(1, "__NR_FGT_GROUP_IDS__");
  2139. goto local;
  2140. }
  2141. if (tc.fgt != __NO_FGT_GROUP__ && check_fgt_bit(vcpu->kvm, is_read,
  2142. val, tc))
  2143. goto inject;
  2144. b = compute_trap_behaviour(vcpu, tc);
  2145. if (((b & BEHAVE_FORWARD_READ) && is_read) ||
  2146. ((b & BEHAVE_FORWARD_WRITE) && !is_read))
  2147. goto inject;
  2148. local:
  2149. if (!tc.sri) {
  2150. struct sys_reg_params params;
  2151. params = esr_sys64_to_params(esr);
  2152. /*
  2153. * Check for the IMPDEF range, as per DDI0487 J.a,
  2154. * D18.3.2 Reserved encodings for IMPLEMENTATION
  2155. * DEFINED registers.
  2156. */
  2157. if (!(params.Op0 == 3 && (params.CRn & 0b1011) == 0b1011))
  2158. print_sys_reg_msg(&params,
  2159. "Unsupported guest access at: %lx\n",
  2160. *vcpu_pc(vcpu));
  2161. kvm_inject_undefined(vcpu);
  2162. return true;
  2163. }
  2164. *sr_index = tc.sri - 1;
  2165. return false;
  2166. inject:
  2167. trace_kvm_forward_sysreg_trap(vcpu, sysreg, is_read);
  2168. kvm_inject_nested_sync(vcpu, kvm_vcpu_get_esr(vcpu));
  2169. return true;
  2170. }
  2171. static bool forward_traps(struct kvm_vcpu *vcpu, u64 control_bit)
  2172. {
  2173. bool control_bit_set;
  2174. if (!vcpu_has_nv(vcpu))
  2175. return false;
  2176. control_bit_set = __vcpu_sys_reg(vcpu, HCR_EL2) & control_bit;
  2177. if (!is_hyp_ctxt(vcpu) && control_bit_set) {
  2178. kvm_inject_nested_sync(vcpu, kvm_vcpu_get_esr(vcpu));
  2179. return true;
  2180. }
  2181. return false;
  2182. }
  2183. bool forward_smc_trap(struct kvm_vcpu *vcpu)
  2184. {
  2185. return forward_traps(vcpu, HCR_TSC);
  2186. }
  2187. static u64 kvm_check_illegal_exception_return(struct kvm_vcpu *vcpu, u64 spsr)
  2188. {
  2189. u64 mode = spsr & PSR_MODE_MASK;
  2190. /*
  2191. * Possible causes for an Illegal Exception Return from EL2:
  2192. * - trying to return to EL3
  2193. * - trying to return to an illegal M value
  2194. * - trying to return to a 32bit EL
  2195. * - trying to return to EL1 with HCR_EL2.TGE set
  2196. */
  2197. if (mode == PSR_MODE_EL3t || mode == PSR_MODE_EL3h ||
  2198. mode == 0b00001 || (mode & BIT(1)) ||
  2199. (spsr & PSR_MODE32_BIT) ||
  2200. (vcpu_el2_tge_is_set(vcpu) && (mode == PSR_MODE_EL1t ||
  2201. mode == PSR_MODE_EL1h))) {
  2202. /*
  2203. * The guest is playing with our nerves. Preserve EL, SP,
  2204. * masks, flags from the existing PSTATE, and set IL.
  2205. * The HW will then generate an Illegal State Exception
  2206. * immediately after ERET.
  2207. */
  2208. spsr = *vcpu_cpsr(vcpu);
  2209. spsr &= (PSR_D_BIT | PSR_A_BIT | PSR_I_BIT | PSR_F_BIT |
  2210. PSR_N_BIT | PSR_Z_BIT | PSR_C_BIT | PSR_V_BIT |
  2211. PSR_MODE_MASK | PSR_MODE32_BIT);
  2212. spsr |= PSR_IL_BIT;
  2213. }
  2214. return spsr;
  2215. }
  2216. void kvm_emulate_nested_eret(struct kvm_vcpu *vcpu)
  2217. {
  2218. u64 spsr, elr, esr;
  2219. /*
  2220. * Forward this trap to the virtual EL2 if the virtual
  2221. * HCR_EL2.NV bit is set and this is coming from !EL2.
  2222. */
  2223. if (forward_traps(vcpu, HCR_NV))
  2224. return;
  2225. spsr = vcpu_read_sys_reg(vcpu, SPSR_EL2);
  2226. spsr = kvm_check_illegal_exception_return(vcpu, spsr);
  2227. /* Check for an ERETAx */
  2228. esr = kvm_vcpu_get_esr(vcpu);
  2229. if (esr_iss_is_eretax(esr) && !kvm_auth_eretax(vcpu, &elr)) {
  2230. /*
  2231. * Oh no, ERETAx failed to authenticate.
  2232. *
  2233. * If we have FPACCOMBINE and we don't have a pending
  2234. * Illegal Execution State exception (which has priority
  2235. * over FPAC), deliver an exception right away.
  2236. *
  2237. * Otherwise, let the mangled ELR value trickle down the
  2238. * ERET handling, and the guest will have a little surprise.
  2239. */
  2240. if (kvm_has_pauth(vcpu->kvm, FPACCOMBINE) && !(spsr & PSR_IL_BIT)) {
  2241. esr &= ESR_ELx_ERET_ISS_ERETA;
  2242. esr |= FIELD_PREP(ESR_ELx_EC_MASK, ESR_ELx_EC_FPAC);
  2243. kvm_inject_nested_sync(vcpu, esr);
  2244. return;
  2245. }
  2246. }
  2247. preempt_disable();
  2248. kvm_arch_vcpu_put(vcpu);
  2249. if (!esr_iss_is_eretax(esr))
  2250. elr = __vcpu_sys_reg(vcpu, ELR_EL2);
  2251. trace_kvm_nested_eret(vcpu, elr, spsr);
  2252. *vcpu_pc(vcpu) = elr;
  2253. *vcpu_cpsr(vcpu) = spsr;
  2254. kvm_arch_vcpu_load(vcpu, smp_processor_id());
  2255. preempt_enable();
  2256. }
  2257. static void kvm_inject_el2_exception(struct kvm_vcpu *vcpu, u64 esr_el2,
  2258. enum exception_type type)
  2259. {
  2260. trace_kvm_inject_nested_exception(vcpu, esr_el2, type);
  2261. switch (type) {
  2262. case except_type_sync:
  2263. kvm_pend_exception(vcpu, EXCEPT_AA64_EL2_SYNC);
  2264. vcpu_write_sys_reg(vcpu, esr_el2, ESR_EL2);
  2265. break;
  2266. case except_type_irq:
  2267. kvm_pend_exception(vcpu, EXCEPT_AA64_EL2_IRQ);
  2268. break;
  2269. default:
  2270. WARN_ONCE(1, "Unsupported EL2 exception injection %d\n", type);
  2271. }
  2272. }
  2273. /*
  2274. * Emulate taking an exception to EL2.
  2275. * See ARM ARM J8.1.2 AArch64.TakeException()
  2276. */
  2277. static int kvm_inject_nested(struct kvm_vcpu *vcpu, u64 esr_el2,
  2278. enum exception_type type)
  2279. {
  2280. u64 pstate, mode;
  2281. bool direct_inject;
  2282. if (!vcpu_has_nv(vcpu)) {
  2283. kvm_err("Unexpected call to %s for the non-nesting configuration\n",
  2284. __func__);
  2285. return -EINVAL;
  2286. }
  2287. /*
  2288. * As for ERET, we can avoid doing too much on the injection path by
  2289. * checking that we either took the exception from a VHE host
  2290. * userspace or from vEL2. In these cases, there is no change in
  2291. * translation regime (or anything else), so let's do as little as
  2292. * possible.
  2293. */
  2294. pstate = *vcpu_cpsr(vcpu);
  2295. mode = pstate & (PSR_MODE_MASK | PSR_MODE32_BIT);
  2296. direct_inject = (mode == PSR_MODE_EL0t &&
  2297. vcpu_el2_e2h_is_set(vcpu) &&
  2298. vcpu_el2_tge_is_set(vcpu));
  2299. direct_inject |= (mode == PSR_MODE_EL2h || mode == PSR_MODE_EL2t);
  2300. if (direct_inject) {
  2301. kvm_inject_el2_exception(vcpu, esr_el2, type);
  2302. return 1;
  2303. }
  2304. preempt_disable();
  2305. /*
  2306. * We may have an exception or PC update in the EL0/EL1 context.
  2307. * Commit it before entering EL2.
  2308. */
  2309. __kvm_adjust_pc(vcpu);
  2310. kvm_arch_vcpu_put(vcpu);
  2311. kvm_inject_el2_exception(vcpu, esr_el2, type);
  2312. /*
  2313. * A hard requirement is that a switch between EL1 and EL2
  2314. * contexts has to happen between a put/load, so that we can
  2315. * pick the correct timer and interrupt configuration, among
  2316. * other things.
  2317. *
  2318. * Make sure the exception actually took place before we load
  2319. * the new context.
  2320. */
  2321. __kvm_adjust_pc(vcpu);
  2322. kvm_arch_vcpu_load(vcpu, smp_processor_id());
  2323. preempt_enable();
  2324. return 1;
  2325. }
  2326. int kvm_inject_nested_sync(struct kvm_vcpu *vcpu, u64 esr_el2)
  2327. {
  2328. return kvm_inject_nested(vcpu, esr_el2, except_type_sync);
  2329. }
  2330. int kvm_inject_nested_irq(struct kvm_vcpu *vcpu)
  2331. {
  2332. /*
  2333. * Do not inject an irq if the:
  2334. * - Current exception level is EL2, and
  2335. * - virtual HCR_EL2.TGE == 0
  2336. * - virtual HCR_EL2.IMO == 0
  2337. *
  2338. * See Table D1-17 "Physical interrupt target and masking when EL3 is
  2339. * not implemented and EL2 is implemented" in ARM DDI 0487C.a.
  2340. */
  2341. if (vcpu_is_el2(vcpu) && !vcpu_el2_tge_is_set(vcpu) &&
  2342. !(__vcpu_sys_reg(vcpu, HCR_EL2) & HCR_IMO))
  2343. return 1;
  2344. /* esr_el2 value doesn't matter for exits due to irqs. */
  2345. return kvm_inject_nested(vcpu, 0, except_type_irq);
  2346. }