cpu-probe.c 8.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Processor capabilities determination functions.
  4. *
  5. * Copyright (C) 2020-2022 Loongson Technology Corporation Limited
  6. */
  7. #include <linux/init.h>
  8. #include <linux/kernel.h>
  9. #include <linux/ptrace.h>
  10. #include <linux/smp.h>
  11. #include <linux/stddef.h>
  12. #include <linux/export.h>
  13. #include <linux/printk.h>
  14. #include <linux/uaccess.h>
  15. #include <asm/cpu-features.h>
  16. #include <asm/elf.h>
  17. #include <asm/fpu.h>
  18. #include <asm/loongarch.h>
  19. #include <asm/pgtable-bits.h>
  20. #include <asm/setup.h>
  21. /* Hardware capabilities */
  22. unsigned int elf_hwcap __read_mostly;
  23. EXPORT_SYMBOL_GPL(elf_hwcap);
  24. /*
  25. * Determine the FCSR mask for FPU hardware.
  26. */
  27. static inline void cpu_set_fpu_fcsr_mask(struct cpuinfo_loongarch *c)
  28. {
  29. unsigned long sr, mask, fcsr, fcsr0, fcsr1;
  30. fcsr = c->fpu_csr0;
  31. mask = FPU_CSR_ALL_X | FPU_CSR_ALL_E | FPU_CSR_ALL_S | FPU_CSR_RM;
  32. sr = read_csr_euen();
  33. enable_fpu();
  34. fcsr0 = fcsr & mask;
  35. write_fcsr(LOONGARCH_FCSR0, fcsr0);
  36. fcsr0 = read_fcsr(LOONGARCH_FCSR0);
  37. fcsr1 = fcsr | ~mask;
  38. write_fcsr(LOONGARCH_FCSR0, fcsr1);
  39. fcsr1 = read_fcsr(LOONGARCH_FCSR0);
  40. write_fcsr(LOONGARCH_FCSR0, fcsr);
  41. write_csr_euen(sr);
  42. c->fpu_mask = ~(fcsr0 ^ fcsr1) & ~mask;
  43. }
  44. static inline void set_elf_platform(int cpu, const char *plat)
  45. {
  46. if (cpu == 0)
  47. __elf_platform = plat;
  48. }
  49. /* MAP BASE */
  50. unsigned long vm_map_base;
  51. EXPORT_SYMBOL(vm_map_base);
  52. static void cpu_probe_addrbits(struct cpuinfo_loongarch *c)
  53. {
  54. #ifdef __NEED_ADDRBITS_PROBE
  55. c->pabits = (read_cpucfg(LOONGARCH_CPUCFG1) & CPUCFG1_PABITS) >> 4;
  56. c->vabits = (read_cpucfg(LOONGARCH_CPUCFG1) & CPUCFG1_VABITS) >> 12;
  57. vm_map_base = 0UL - (1UL << c->vabits);
  58. #endif
  59. }
  60. static void set_isa(struct cpuinfo_loongarch *c, unsigned int isa)
  61. {
  62. switch (isa) {
  63. case LOONGARCH_CPU_ISA_LA64:
  64. c->isa_level |= LOONGARCH_CPU_ISA_LA64;
  65. fallthrough;
  66. case LOONGARCH_CPU_ISA_LA32S:
  67. c->isa_level |= LOONGARCH_CPU_ISA_LA32S;
  68. fallthrough;
  69. case LOONGARCH_CPU_ISA_LA32R:
  70. c->isa_level |= LOONGARCH_CPU_ISA_LA32R;
  71. break;
  72. }
  73. }
  74. static void cpu_probe_common(struct cpuinfo_loongarch *c)
  75. {
  76. unsigned int config;
  77. unsigned long asid_mask;
  78. c->options = LOONGARCH_CPU_CPUCFG | LOONGARCH_CPU_CSR | LOONGARCH_CPU_VINT;
  79. elf_hwcap = HWCAP_LOONGARCH_CPUCFG;
  80. config = read_cpucfg(LOONGARCH_CPUCFG1);
  81. switch (config & CPUCFG1_ISA) {
  82. case 0:
  83. set_isa(c, LOONGARCH_CPU_ISA_LA32R);
  84. break;
  85. case 1:
  86. set_isa(c, LOONGARCH_CPU_ISA_LA32S);
  87. break;
  88. case 2:
  89. set_isa(c, LOONGARCH_CPU_ISA_LA64);
  90. break;
  91. default:
  92. pr_warn("Warning: unknown ISA level\n");
  93. }
  94. if (config & CPUCFG1_PAGING)
  95. c->options |= LOONGARCH_CPU_TLB;
  96. if (config & CPUCFG1_IOCSR)
  97. c->options |= LOONGARCH_CPU_IOCSR;
  98. if (config & CPUCFG1_UAL) {
  99. c->options |= LOONGARCH_CPU_UAL;
  100. elf_hwcap |= HWCAP_LOONGARCH_UAL;
  101. }
  102. if (config & CPUCFG1_CRC32) {
  103. c->options |= LOONGARCH_CPU_CRC32;
  104. elf_hwcap |= HWCAP_LOONGARCH_CRC32;
  105. }
  106. config = read_cpucfg(LOONGARCH_CPUCFG2);
  107. if (config & CPUCFG2_LAM) {
  108. c->options |= LOONGARCH_CPU_LAM;
  109. elf_hwcap |= HWCAP_LOONGARCH_LAM;
  110. }
  111. if (config & CPUCFG2_FP) {
  112. c->options |= LOONGARCH_CPU_FPU;
  113. elf_hwcap |= HWCAP_LOONGARCH_FPU;
  114. }
  115. #ifdef CONFIG_CPU_HAS_LSX
  116. if (config & CPUCFG2_LSX) {
  117. c->options |= LOONGARCH_CPU_LSX;
  118. elf_hwcap |= HWCAP_LOONGARCH_LSX;
  119. }
  120. #endif
  121. #ifdef CONFIG_CPU_HAS_LASX
  122. if (config & CPUCFG2_LASX) {
  123. c->options |= LOONGARCH_CPU_LASX;
  124. elf_hwcap |= HWCAP_LOONGARCH_LASX;
  125. }
  126. #endif
  127. if (config & CPUCFG2_COMPLEX) {
  128. c->options |= LOONGARCH_CPU_COMPLEX;
  129. elf_hwcap |= HWCAP_LOONGARCH_COMPLEX;
  130. }
  131. if (config & CPUCFG2_CRYPTO) {
  132. c->options |= LOONGARCH_CPU_CRYPTO;
  133. elf_hwcap |= HWCAP_LOONGARCH_CRYPTO;
  134. }
  135. if (config & CPUCFG2_PTW) {
  136. c->options |= LOONGARCH_CPU_PTW;
  137. elf_hwcap |= HWCAP_LOONGARCH_PTW;
  138. }
  139. if (config & CPUCFG2_LSPW) {
  140. c->options |= LOONGARCH_CPU_LSPW;
  141. elf_hwcap |= HWCAP_LOONGARCH_LSPW;
  142. }
  143. if (config & CPUCFG2_LVZP) {
  144. c->options |= LOONGARCH_CPU_LVZ;
  145. elf_hwcap |= HWCAP_LOONGARCH_LVZ;
  146. }
  147. #ifdef CONFIG_CPU_HAS_LBT
  148. if (config & CPUCFG2_X86BT) {
  149. c->options |= LOONGARCH_CPU_LBT_X86;
  150. elf_hwcap |= HWCAP_LOONGARCH_LBT_X86;
  151. }
  152. if (config & CPUCFG2_ARMBT) {
  153. c->options |= LOONGARCH_CPU_LBT_ARM;
  154. elf_hwcap |= HWCAP_LOONGARCH_LBT_ARM;
  155. }
  156. if (config & CPUCFG2_MIPSBT) {
  157. c->options |= LOONGARCH_CPU_LBT_MIPS;
  158. elf_hwcap |= HWCAP_LOONGARCH_LBT_MIPS;
  159. }
  160. #endif
  161. config = read_cpucfg(LOONGARCH_CPUCFG6);
  162. if (config & CPUCFG6_PMP)
  163. c->options |= LOONGARCH_CPU_PMP;
  164. config = csr_read32(LOONGARCH_CSR_ASID);
  165. config = (config & CSR_ASID_BIT) >> CSR_ASID_BIT_SHIFT;
  166. asid_mask = GENMASK(config - 1, 0);
  167. set_cpu_asid_mask(c, asid_mask);
  168. config = read_csr_prcfg1();
  169. c->ksave_mask = GENMASK((config & CSR_CONF1_KSNUM) - 1, 0);
  170. c->ksave_mask &= ~(EXC_KSAVE_MASK | PERCPU_KSAVE_MASK | KVM_KSAVE_MASK);
  171. config = read_csr_prcfg3();
  172. switch (config & CSR_CONF3_TLBTYPE) {
  173. case 0:
  174. c->tlbsizemtlb = 0;
  175. c->tlbsizestlbsets = 0;
  176. c->tlbsizestlbways = 0;
  177. c->tlbsize = 0;
  178. break;
  179. case 1:
  180. c->tlbsizemtlb = ((config & CSR_CONF3_MTLBSIZE) >> CSR_CONF3_MTLBSIZE_SHIFT) + 1;
  181. c->tlbsizestlbsets = 0;
  182. c->tlbsizestlbways = 0;
  183. c->tlbsize = c->tlbsizemtlb + c->tlbsizestlbsets * c->tlbsizestlbways;
  184. break;
  185. case 2:
  186. c->tlbsizemtlb = ((config & CSR_CONF3_MTLBSIZE) >> CSR_CONF3_MTLBSIZE_SHIFT) + 1;
  187. c->tlbsizestlbsets = 1 << ((config & CSR_CONF3_STLBIDX) >> CSR_CONF3_STLBIDX_SHIFT);
  188. c->tlbsizestlbways = ((config & CSR_CONF3_STLBWAYS) >> CSR_CONF3_STLBWAYS_SHIFT) + 1;
  189. c->tlbsize = c->tlbsizemtlb + c->tlbsizestlbsets * c->tlbsizestlbways;
  190. break;
  191. default:
  192. pr_warn("Warning: unknown TLB type\n");
  193. }
  194. if (get_num_brps() + get_num_wrps())
  195. c->options |= LOONGARCH_CPU_WATCH;
  196. }
  197. #define MAX_NAME_LEN 32
  198. #define VENDOR_OFFSET 0
  199. #define CPUNAME_OFFSET 9
  200. static char cpu_full_name[MAX_NAME_LEN] = " - ";
  201. static inline void cpu_probe_loongson(struct cpuinfo_loongarch *c, unsigned int cpu)
  202. {
  203. uint32_t config;
  204. uint64_t *vendor = (void *)(&cpu_full_name[VENDOR_OFFSET]);
  205. uint64_t *cpuname = (void *)(&cpu_full_name[CPUNAME_OFFSET]);
  206. const char *core_name = "Unknown";
  207. switch (BIT(fls(c->isa_level) - 1)) {
  208. case LOONGARCH_CPU_ISA_LA32R:
  209. case LOONGARCH_CPU_ISA_LA32S:
  210. c->cputype = CPU_LOONGSON32;
  211. __cpu_family[cpu] = "Loongson-32bit";
  212. break;
  213. case LOONGARCH_CPU_ISA_LA64:
  214. c->cputype = CPU_LOONGSON64;
  215. __cpu_family[cpu] = "Loongson-64bit";
  216. break;
  217. }
  218. switch (c->processor_id & PRID_SERIES_MASK) {
  219. case PRID_SERIES_LA132:
  220. core_name = "LA132";
  221. break;
  222. case PRID_SERIES_LA264:
  223. core_name = "LA264";
  224. break;
  225. case PRID_SERIES_LA364:
  226. core_name = "LA364";
  227. break;
  228. case PRID_SERIES_LA464:
  229. core_name = "LA464";
  230. break;
  231. case PRID_SERIES_LA664:
  232. core_name = "LA664";
  233. break;
  234. }
  235. pr_info("%s Processor probed (%s Core)\n", __cpu_family[cpu], core_name);
  236. if (!cpu_has_iocsr)
  237. return;
  238. if (!__cpu_full_name[cpu])
  239. __cpu_full_name[cpu] = cpu_full_name;
  240. *vendor = iocsr_read64(LOONGARCH_IOCSR_VENDOR);
  241. *cpuname = iocsr_read64(LOONGARCH_IOCSR_CPUNAME);
  242. config = iocsr_read32(LOONGARCH_IOCSR_FEATURES);
  243. if (config & IOCSRF_CSRIPI)
  244. c->options |= LOONGARCH_CPU_CSRIPI;
  245. if (config & IOCSRF_EXTIOI)
  246. c->options |= LOONGARCH_CPU_EXTIOI;
  247. if (config & IOCSRF_FREQSCALE)
  248. c->options |= LOONGARCH_CPU_SCALEFREQ;
  249. if (config & IOCSRF_FLATMODE)
  250. c->options |= LOONGARCH_CPU_FLATMODE;
  251. if (config & IOCSRF_EIODECODE)
  252. c->options |= LOONGARCH_CPU_EIODECODE;
  253. if (config & IOCSRF_AVEC)
  254. c->options |= LOONGARCH_CPU_AVECINT;
  255. if (config & IOCSRF_VM)
  256. c->options |= LOONGARCH_CPU_HYPERVISOR;
  257. }
  258. #ifdef CONFIG_64BIT
  259. /* For use by uaccess.h */
  260. u64 __ua_limit;
  261. EXPORT_SYMBOL(__ua_limit);
  262. #endif
  263. const char *__cpu_family[NR_CPUS];
  264. const char *__cpu_full_name[NR_CPUS];
  265. const char *__elf_platform;
  266. static void cpu_report(void)
  267. {
  268. struct cpuinfo_loongarch *c = &current_cpu_data;
  269. pr_info("CPU%d revision is: %08x (%s)\n",
  270. smp_processor_id(), c->processor_id, cpu_family_string());
  271. if (c->options & LOONGARCH_CPU_FPU)
  272. pr_info("FPU%d revision is: %08x\n", smp_processor_id(), c->fpu_vers);
  273. }
  274. void cpu_probe(void)
  275. {
  276. unsigned int cpu = smp_processor_id();
  277. struct cpuinfo_loongarch *c = &current_cpu_data;
  278. /*
  279. * Set a default ELF platform, cpu probe may later
  280. * overwrite it with a more precise value
  281. */
  282. set_elf_platform(cpu, "loongarch");
  283. c->cputype = CPU_UNKNOWN;
  284. c->processor_id = read_cpucfg(LOONGARCH_CPUCFG0);
  285. c->fpu_vers = (read_cpucfg(LOONGARCH_CPUCFG2) & CPUCFG2_FPVERS) >> 3;
  286. c->fpu_csr0 = FPU_CSR_RN;
  287. c->fpu_mask = FPU_CSR_RSVD;
  288. cpu_probe_common(c);
  289. per_cpu_trap_init(cpu);
  290. switch (c->processor_id & PRID_COMP_MASK) {
  291. case PRID_COMP_LOONGSON:
  292. cpu_probe_loongson(c, cpu);
  293. break;
  294. }
  295. BUG_ON(!__cpu_family[cpu]);
  296. BUG_ON(c->cputype == CPU_UNKNOWN);
  297. cpu_probe_addrbits(c);
  298. #ifdef CONFIG_64BIT
  299. if (cpu == 0)
  300. __ua_limit = ~((1ull << cpu_vabits) - 1);
  301. #endif
  302. cpu_report();
  303. }