hw_breakpoint.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Copyright (C) 2022-2023 Loongson Technology Corporation Limited
  4. */
  5. #define pr_fmt(fmt) "hw-breakpoint: " fmt
  6. #include <linux/hw_breakpoint.h>
  7. #include <linux/kprobes.h>
  8. #include <linux/perf_event.h>
  9. #include <asm/hw_breakpoint.h>
  10. /* Breakpoint currently in use for each BRP. */
  11. static DEFINE_PER_CPU(struct perf_event *, bp_on_reg[LOONGARCH_MAX_BRP]);
  12. /* Watchpoint currently in use for each WRP. */
  13. static DEFINE_PER_CPU(struct perf_event *, wp_on_reg[LOONGARCH_MAX_WRP]);
  14. int hw_breakpoint_slots(int type)
  15. {
  16. /*
  17. * We can be called early, so don't rely on
  18. * our static variables being initialised.
  19. */
  20. switch (type) {
  21. case TYPE_INST:
  22. return get_num_brps();
  23. case TYPE_DATA:
  24. return get_num_wrps();
  25. default:
  26. pr_warn("unknown slot type: %d\n", type);
  27. return 0;
  28. }
  29. }
  30. #define READ_WB_REG_CASE(OFF, N, REG, T, VAL) \
  31. case (OFF + N): \
  32. LOONGARCH_CSR_WATCH_READ(N, REG, T, VAL); \
  33. break
  34. #define WRITE_WB_REG_CASE(OFF, N, REG, T, VAL) \
  35. case (OFF + N): \
  36. LOONGARCH_CSR_WATCH_WRITE(N, REG, T, VAL); \
  37. break
  38. #define GEN_READ_WB_REG_CASES(OFF, REG, T, VAL) \
  39. READ_WB_REG_CASE(OFF, 0, REG, T, VAL); \
  40. READ_WB_REG_CASE(OFF, 1, REG, T, VAL); \
  41. READ_WB_REG_CASE(OFF, 2, REG, T, VAL); \
  42. READ_WB_REG_CASE(OFF, 3, REG, T, VAL); \
  43. READ_WB_REG_CASE(OFF, 4, REG, T, VAL); \
  44. READ_WB_REG_CASE(OFF, 5, REG, T, VAL); \
  45. READ_WB_REG_CASE(OFF, 6, REG, T, VAL); \
  46. READ_WB_REG_CASE(OFF, 7, REG, T, VAL); \
  47. READ_WB_REG_CASE(OFF, 8, REG, T, VAL); \
  48. READ_WB_REG_CASE(OFF, 9, REG, T, VAL); \
  49. READ_WB_REG_CASE(OFF, 10, REG, T, VAL); \
  50. READ_WB_REG_CASE(OFF, 11, REG, T, VAL); \
  51. READ_WB_REG_CASE(OFF, 12, REG, T, VAL); \
  52. READ_WB_REG_CASE(OFF, 13, REG, T, VAL);
  53. #define GEN_WRITE_WB_REG_CASES(OFF, REG, T, VAL) \
  54. WRITE_WB_REG_CASE(OFF, 0, REG, T, VAL); \
  55. WRITE_WB_REG_CASE(OFF, 1, REG, T, VAL); \
  56. WRITE_WB_REG_CASE(OFF, 2, REG, T, VAL); \
  57. WRITE_WB_REG_CASE(OFF, 3, REG, T, VAL); \
  58. WRITE_WB_REG_CASE(OFF, 4, REG, T, VAL); \
  59. WRITE_WB_REG_CASE(OFF, 5, REG, T, VAL); \
  60. WRITE_WB_REG_CASE(OFF, 6, REG, T, VAL); \
  61. WRITE_WB_REG_CASE(OFF, 7, REG, T, VAL); \
  62. WRITE_WB_REG_CASE(OFF, 8, REG, T, VAL); \
  63. WRITE_WB_REG_CASE(OFF, 9, REG, T, VAL); \
  64. WRITE_WB_REG_CASE(OFF, 10, REG, T, VAL); \
  65. WRITE_WB_REG_CASE(OFF, 11, REG, T, VAL); \
  66. WRITE_WB_REG_CASE(OFF, 12, REG, T, VAL); \
  67. WRITE_WB_REG_CASE(OFF, 13, REG, T, VAL);
  68. static u64 read_wb_reg(int reg, int n, int t)
  69. {
  70. u64 val = 0;
  71. switch (reg + n) {
  72. GEN_READ_WB_REG_CASES(CSR_CFG_ADDR, ADDR, t, val);
  73. GEN_READ_WB_REG_CASES(CSR_CFG_MASK, MASK, t, val);
  74. GEN_READ_WB_REG_CASES(CSR_CFG_CTRL, CTRL, t, val);
  75. GEN_READ_WB_REG_CASES(CSR_CFG_ASID, ASID, t, val);
  76. default:
  77. pr_warn("Attempt to read from unknown breakpoint register %d\n", n);
  78. }
  79. return val;
  80. }
  81. NOKPROBE_SYMBOL(read_wb_reg);
  82. static void write_wb_reg(int reg, int n, int t, u64 val)
  83. {
  84. switch (reg + n) {
  85. GEN_WRITE_WB_REG_CASES(CSR_CFG_ADDR, ADDR, t, val);
  86. GEN_WRITE_WB_REG_CASES(CSR_CFG_MASK, MASK, t, val);
  87. GEN_WRITE_WB_REG_CASES(CSR_CFG_CTRL, CTRL, t, val);
  88. GEN_WRITE_WB_REG_CASES(CSR_CFG_ASID, ASID, t, val);
  89. default:
  90. pr_warn("Attempt to write to unknown breakpoint register %d\n", n);
  91. }
  92. }
  93. NOKPROBE_SYMBOL(write_wb_reg);
  94. enum hw_breakpoint_ops {
  95. HW_BREAKPOINT_INSTALL,
  96. HW_BREAKPOINT_UNINSTALL,
  97. };
  98. /*
  99. * hw_breakpoint_slot_setup - Find and setup a perf slot according to operations
  100. *
  101. * @slots: pointer to array of slots
  102. * @max_slots: max number of slots
  103. * @bp: perf_event to setup
  104. * @ops: operation to be carried out on the slot
  105. *
  106. * Return:
  107. * slot index on success
  108. * -ENOSPC if no slot is available/matches
  109. * -EINVAL on wrong operations parameter
  110. */
  111. static int hw_breakpoint_slot_setup(struct perf_event **slots, int max_slots,
  112. struct perf_event *bp, enum hw_breakpoint_ops ops)
  113. {
  114. int i;
  115. struct perf_event **slot;
  116. for (i = 0; i < max_slots; ++i) {
  117. slot = &slots[i];
  118. switch (ops) {
  119. case HW_BREAKPOINT_INSTALL:
  120. if (!*slot) {
  121. *slot = bp;
  122. return i;
  123. }
  124. break;
  125. case HW_BREAKPOINT_UNINSTALL:
  126. if (*slot == bp) {
  127. *slot = NULL;
  128. return i;
  129. }
  130. break;
  131. default:
  132. pr_warn_once("Unhandled hw breakpoint ops %d\n", ops);
  133. return -EINVAL;
  134. }
  135. }
  136. return -ENOSPC;
  137. }
  138. void ptrace_hw_copy_thread(struct task_struct *tsk)
  139. {
  140. memset(tsk->thread.hbp_break, 0, sizeof(tsk->thread.hbp_break));
  141. memset(tsk->thread.hbp_watch, 0, sizeof(tsk->thread.hbp_watch));
  142. }
  143. /*
  144. * Unregister breakpoints from this task and reset the pointers in the thread_struct.
  145. */
  146. void flush_ptrace_hw_breakpoint(struct task_struct *tsk)
  147. {
  148. int i;
  149. struct thread_struct *t = &tsk->thread;
  150. for (i = 0; i < LOONGARCH_MAX_BRP; i++) {
  151. if (t->hbp_break[i]) {
  152. unregister_hw_breakpoint(t->hbp_break[i]);
  153. t->hbp_break[i] = NULL;
  154. }
  155. }
  156. for (i = 0; i < LOONGARCH_MAX_WRP; i++) {
  157. if (t->hbp_watch[i]) {
  158. unregister_hw_breakpoint(t->hbp_watch[i]);
  159. t->hbp_watch[i] = NULL;
  160. }
  161. }
  162. }
  163. static int hw_breakpoint_control(struct perf_event *bp,
  164. enum hw_breakpoint_ops ops)
  165. {
  166. u32 ctrl, privilege;
  167. int i, max_slots, enable;
  168. struct pt_regs *regs;
  169. struct perf_event **slots;
  170. struct arch_hw_breakpoint *info = counter_arch_bp(bp);
  171. if (arch_check_bp_in_kernelspace(info))
  172. privilege = CTRL_PLV0_ENABLE;
  173. else
  174. privilege = CTRL_PLV3_ENABLE;
  175. /* Whether bp belongs to a task. */
  176. if (bp->hw.target)
  177. regs = task_pt_regs(bp->hw.target);
  178. if (info->ctrl.type == LOONGARCH_BREAKPOINT_EXECUTE) {
  179. /* Breakpoint */
  180. slots = this_cpu_ptr(bp_on_reg);
  181. max_slots = boot_cpu_data.watch_ireg_count;
  182. } else {
  183. /* Watchpoint */
  184. slots = this_cpu_ptr(wp_on_reg);
  185. max_slots = boot_cpu_data.watch_dreg_count;
  186. }
  187. i = hw_breakpoint_slot_setup(slots, max_slots, bp, ops);
  188. if (WARN_ONCE(i < 0, "Can't find any breakpoint slot"))
  189. return i;
  190. switch (ops) {
  191. case HW_BREAKPOINT_INSTALL:
  192. /* Set the FWPnCFG/MWPnCFG 1~4 register. */
  193. if (info->ctrl.type == LOONGARCH_BREAKPOINT_EXECUTE) {
  194. write_wb_reg(CSR_CFG_ADDR, i, 0, info->address);
  195. write_wb_reg(CSR_CFG_MASK, i, 0, info->mask);
  196. write_wb_reg(CSR_CFG_ASID, i, 0, 0);
  197. write_wb_reg(CSR_CFG_CTRL, i, 0, privilege);
  198. } else {
  199. write_wb_reg(CSR_CFG_ADDR, i, 1, info->address);
  200. write_wb_reg(CSR_CFG_MASK, i, 1, info->mask);
  201. write_wb_reg(CSR_CFG_ASID, i, 1, 0);
  202. ctrl = encode_ctrl_reg(info->ctrl);
  203. write_wb_reg(CSR_CFG_CTRL, i, 1, ctrl | privilege);
  204. }
  205. enable = csr_read64(LOONGARCH_CSR_CRMD);
  206. csr_write64(CSR_CRMD_WE | enable, LOONGARCH_CSR_CRMD);
  207. if (bp->hw.target && test_tsk_thread_flag(bp->hw.target, TIF_LOAD_WATCH))
  208. regs->csr_prmd |= CSR_PRMD_PWE;
  209. break;
  210. case HW_BREAKPOINT_UNINSTALL:
  211. /* Reset the FWPnCFG/MWPnCFG 1~4 register. */
  212. if (info->ctrl.type == LOONGARCH_BREAKPOINT_EXECUTE) {
  213. write_wb_reg(CSR_CFG_ADDR, i, 0, 0);
  214. write_wb_reg(CSR_CFG_MASK, i, 0, 0);
  215. write_wb_reg(CSR_CFG_CTRL, i, 0, 0);
  216. write_wb_reg(CSR_CFG_ASID, i, 0, 0);
  217. } else {
  218. write_wb_reg(CSR_CFG_ADDR, i, 1, 0);
  219. write_wb_reg(CSR_CFG_MASK, i, 1, 0);
  220. write_wb_reg(CSR_CFG_CTRL, i, 1, 0);
  221. write_wb_reg(CSR_CFG_ASID, i, 1, 0);
  222. }
  223. if (bp->hw.target)
  224. regs->csr_prmd &= ~CSR_PRMD_PWE;
  225. break;
  226. }
  227. return 0;
  228. }
  229. /*
  230. * Install a perf counter breakpoint.
  231. */
  232. int arch_install_hw_breakpoint(struct perf_event *bp)
  233. {
  234. return hw_breakpoint_control(bp, HW_BREAKPOINT_INSTALL);
  235. }
  236. void arch_uninstall_hw_breakpoint(struct perf_event *bp)
  237. {
  238. hw_breakpoint_control(bp, HW_BREAKPOINT_UNINSTALL);
  239. }
  240. static int get_hbp_len(u8 hbp_len)
  241. {
  242. unsigned int len_in_bytes = 0;
  243. switch (hbp_len) {
  244. case LOONGARCH_BREAKPOINT_LEN_1:
  245. len_in_bytes = 1;
  246. break;
  247. case LOONGARCH_BREAKPOINT_LEN_2:
  248. len_in_bytes = 2;
  249. break;
  250. case LOONGARCH_BREAKPOINT_LEN_4:
  251. len_in_bytes = 4;
  252. break;
  253. case LOONGARCH_BREAKPOINT_LEN_8:
  254. len_in_bytes = 8;
  255. break;
  256. }
  257. return len_in_bytes;
  258. }
  259. /*
  260. * Check whether bp virtual address is in kernel space.
  261. */
  262. int arch_check_bp_in_kernelspace(struct arch_hw_breakpoint *hw)
  263. {
  264. unsigned int len;
  265. unsigned long va;
  266. va = hw->address;
  267. len = get_hbp_len(hw->ctrl.len);
  268. return (va >= TASK_SIZE) && ((va + len - 1) >= TASK_SIZE);
  269. }
  270. /*
  271. * Extract generic type and length encodings from an arch_hw_breakpoint_ctrl.
  272. * Hopefully this will disappear when ptrace can bypass the conversion
  273. * to generic breakpoint descriptions.
  274. */
  275. int arch_bp_generic_fields(struct arch_hw_breakpoint_ctrl ctrl,
  276. int *gen_len, int *gen_type)
  277. {
  278. /* Type */
  279. switch (ctrl.type) {
  280. case LOONGARCH_BREAKPOINT_EXECUTE:
  281. *gen_type = HW_BREAKPOINT_X;
  282. break;
  283. case LOONGARCH_BREAKPOINT_LOAD:
  284. *gen_type = HW_BREAKPOINT_R;
  285. break;
  286. case LOONGARCH_BREAKPOINT_STORE:
  287. *gen_type = HW_BREAKPOINT_W;
  288. break;
  289. case LOONGARCH_BREAKPOINT_LOAD | LOONGARCH_BREAKPOINT_STORE:
  290. *gen_type = HW_BREAKPOINT_RW;
  291. break;
  292. default:
  293. return -EINVAL;
  294. }
  295. /* Len */
  296. switch (ctrl.len) {
  297. case LOONGARCH_BREAKPOINT_LEN_1:
  298. *gen_len = HW_BREAKPOINT_LEN_1;
  299. break;
  300. case LOONGARCH_BREAKPOINT_LEN_2:
  301. *gen_len = HW_BREAKPOINT_LEN_2;
  302. break;
  303. case LOONGARCH_BREAKPOINT_LEN_4:
  304. *gen_len = HW_BREAKPOINT_LEN_4;
  305. break;
  306. case LOONGARCH_BREAKPOINT_LEN_8:
  307. *gen_len = HW_BREAKPOINT_LEN_8;
  308. break;
  309. default:
  310. return -EINVAL;
  311. }
  312. return 0;
  313. }
  314. /*
  315. * Construct an arch_hw_breakpoint from a perf_event.
  316. */
  317. static int arch_build_bp_info(struct perf_event *bp,
  318. const struct perf_event_attr *attr,
  319. struct arch_hw_breakpoint *hw)
  320. {
  321. /* Type */
  322. switch (attr->bp_type) {
  323. case HW_BREAKPOINT_X:
  324. hw->ctrl.type = LOONGARCH_BREAKPOINT_EXECUTE;
  325. break;
  326. case HW_BREAKPOINT_R:
  327. hw->ctrl.type = LOONGARCH_BREAKPOINT_LOAD;
  328. break;
  329. case HW_BREAKPOINT_W:
  330. hw->ctrl.type = LOONGARCH_BREAKPOINT_STORE;
  331. break;
  332. case HW_BREAKPOINT_RW:
  333. hw->ctrl.type = LOONGARCH_BREAKPOINT_LOAD | LOONGARCH_BREAKPOINT_STORE;
  334. break;
  335. default:
  336. return -EINVAL;
  337. }
  338. /* Len */
  339. switch (attr->bp_len) {
  340. case HW_BREAKPOINT_LEN_1:
  341. hw->ctrl.len = LOONGARCH_BREAKPOINT_LEN_1;
  342. break;
  343. case HW_BREAKPOINT_LEN_2:
  344. hw->ctrl.len = LOONGARCH_BREAKPOINT_LEN_2;
  345. break;
  346. case HW_BREAKPOINT_LEN_4:
  347. hw->ctrl.len = LOONGARCH_BREAKPOINT_LEN_4;
  348. break;
  349. case HW_BREAKPOINT_LEN_8:
  350. hw->ctrl.len = LOONGARCH_BREAKPOINT_LEN_8;
  351. break;
  352. default:
  353. return -EINVAL;
  354. }
  355. /* Address */
  356. hw->address = attr->bp_addr;
  357. return 0;
  358. }
  359. /*
  360. * Validate the arch-specific HW Breakpoint register settings.
  361. */
  362. int hw_breakpoint_arch_parse(struct perf_event *bp,
  363. const struct perf_event_attr *attr,
  364. struct arch_hw_breakpoint *hw)
  365. {
  366. int ret;
  367. u64 alignment_mask;
  368. /* Build the arch_hw_breakpoint. */
  369. ret = arch_build_bp_info(bp, attr, hw);
  370. if (ret)
  371. return ret;
  372. if (hw->ctrl.type == LOONGARCH_BREAKPOINT_EXECUTE) {
  373. alignment_mask = 0x3;
  374. hw->address &= ~alignment_mask;
  375. }
  376. return 0;
  377. }
  378. static void update_bp_registers(struct pt_regs *regs, int enable, int type)
  379. {
  380. u32 ctrl;
  381. int i, max_slots;
  382. struct perf_event **slots;
  383. struct arch_hw_breakpoint *info;
  384. switch (type) {
  385. case 0:
  386. slots = this_cpu_ptr(bp_on_reg);
  387. max_slots = boot_cpu_data.watch_ireg_count;
  388. break;
  389. case 1:
  390. slots = this_cpu_ptr(wp_on_reg);
  391. max_slots = boot_cpu_data.watch_dreg_count;
  392. break;
  393. default:
  394. return;
  395. }
  396. for (i = 0; i < max_slots; ++i) {
  397. if (!slots[i])
  398. continue;
  399. info = counter_arch_bp(slots[i]);
  400. if (enable) {
  401. if ((info->ctrl.type == LOONGARCH_BREAKPOINT_EXECUTE) && (type == 0)) {
  402. write_wb_reg(CSR_CFG_CTRL, i, 0, CTRL_PLV_ENABLE);
  403. write_wb_reg(CSR_CFG_CTRL, i, 0, CTRL_PLV_ENABLE);
  404. } else {
  405. ctrl = read_wb_reg(CSR_CFG_CTRL, i, 1);
  406. if (info->ctrl.type == LOONGARCH_BREAKPOINT_LOAD)
  407. ctrl |= 0x1 << MWPnCFG3_LoadEn;
  408. if (info->ctrl.type == LOONGARCH_BREAKPOINT_STORE)
  409. ctrl |= 0x1 << MWPnCFG3_StoreEn;
  410. write_wb_reg(CSR_CFG_CTRL, i, 1, ctrl);
  411. }
  412. regs->csr_prmd |= CSR_PRMD_PWE;
  413. } else {
  414. if ((info->ctrl.type == LOONGARCH_BREAKPOINT_EXECUTE) && (type == 0)) {
  415. write_wb_reg(CSR_CFG_CTRL, i, 0, 0);
  416. } else {
  417. ctrl = read_wb_reg(CSR_CFG_CTRL, i, 1);
  418. if (info->ctrl.type == LOONGARCH_BREAKPOINT_LOAD)
  419. ctrl &= ~0x1 << MWPnCFG3_LoadEn;
  420. if (info->ctrl.type == LOONGARCH_BREAKPOINT_STORE)
  421. ctrl &= ~0x1 << MWPnCFG3_StoreEn;
  422. write_wb_reg(CSR_CFG_CTRL, i, 1, ctrl);
  423. }
  424. regs->csr_prmd &= ~CSR_PRMD_PWE;
  425. }
  426. }
  427. }
  428. NOKPROBE_SYMBOL(update_bp_registers);
  429. /*
  430. * Debug exception handlers.
  431. */
  432. void breakpoint_handler(struct pt_regs *regs)
  433. {
  434. int i;
  435. struct perf_event *bp, **slots;
  436. slots = this_cpu_ptr(bp_on_reg);
  437. for (i = 0; i < boot_cpu_data.watch_ireg_count; ++i) {
  438. if ((csr_read32(LOONGARCH_CSR_FWPS) & (0x1 << i))) {
  439. bp = slots[i];
  440. if (bp == NULL)
  441. continue;
  442. perf_bp_event(bp, regs);
  443. csr_write32(0x1 << i, LOONGARCH_CSR_FWPS);
  444. update_bp_registers(regs, 0, 0);
  445. }
  446. }
  447. }
  448. NOKPROBE_SYMBOL(breakpoint_handler);
  449. void watchpoint_handler(struct pt_regs *regs)
  450. {
  451. int i;
  452. struct perf_event *wp, **slots;
  453. slots = this_cpu_ptr(wp_on_reg);
  454. for (i = 0; i < boot_cpu_data.watch_dreg_count; ++i) {
  455. if ((csr_read32(LOONGARCH_CSR_MWPS) & (0x1 << i))) {
  456. wp = slots[i];
  457. if (wp == NULL)
  458. continue;
  459. perf_bp_event(wp, regs);
  460. csr_write32(0x1 << i, LOONGARCH_CSR_MWPS);
  461. update_bp_registers(regs, 0, 1);
  462. }
  463. }
  464. }
  465. NOKPROBE_SYMBOL(watchpoint_handler);
  466. static int __init arch_hw_breakpoint_init(void)
  467. {
  468. int cpu;
  469. boot_cpu_data.watch_ireg_count = get_num_brps();
  470. boot_cpu_data.watch_dreg_count = get_num_wrps();
  471. pr_info("Found %d breakpoint and %d watchpoint registers.\n",
  472. boot_cpu_data.watch_ireg_count, boot_cpu_data.watch_dreg_count);
  473. for (cpu = 1; cpu < NR_CPUS; cpu++) {
  474. cpu_data[cpu].watch_ireg_count = boot_cpu_data.watch_ireg_count;
  475. cpu_data[cpu].watch_dreg_count = boot_cpu_data.watch_dreg_count;
  476. }
  477. return 0;
  478. }
  479. arch_initcall(arch_hw_breakpoint_init);
  480. void hw_breakpoint_thread_switch(struct task_struct *next)
  481. {
  482. u64 addr, mask;
  483. struct pt_regs *regs = task_pt_regs(next);
  484. if (test_tsk_thread_flag(next, TIF_SINGLESTEP)) {
  485. addr = read_wb_reg(CSR_CFG_ADDR, 0, 0);
  486. mask = read_wb_reg(CSR_CFG_MASK, 0, 0);
  487. if (!((regs->csr_era ^ addr) & ~mask))
  488. csr_write32(CSR_FWPC_SKIP, LOONGARCH_CSR_FWPS);
  489. regs->csr_prmd |= CSR_PRMD_PWE;
  490. } else {
  491. /* Update breakpoints */
  492. update_bp_registers(regs, 1, 0);
  493. /* Update watchpoints */
  494. update_bp_registers(regs, 1, 1);
  495. }
  496. }
  497. void hw_breakpoint_pmu_read(struct perf_event *bp)
  498. {
  499. }
  500. /*
  501. * Dummy function to register with die_notifier.
  502. */
  503. int hw_breakpoint_exceptions_notify(struct notifier_block *unused,
  504. unsigned long val, void *data)
  505. {
  506. return NOTIFY_DONE;
  507. }