inst.c 7.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Copyright (C) 2020-2022 Loongson Technology Corporation Limited
  4. */
  5. #include <linux/sizes.h>
  6. #include <linux/uaccess.h>
  7. #include <asm/cacheflush.h>
  8. #include <asm/inst.h>
  9. static DEFINE_RAW_SPINLOCK(patch_lock);
  10. void simu_pc(struct pt_regs *regs, union loongarch_instruction insn)
  11. {
  12. unsigned long pc = regs->csr_era;
  13. unsigned int rd = insn.reg1i20_format.rd;
  14. unsigned int imm = insn.reg1i20_format.immediate;
  15. if (pc & 3) {
  16. pr_warn("%s: invalid pc 0x%lx\n", __func__, pc);
  17. return;
  18. }
  19. switch (insn.reg1i20_format.opcode) {
  20. case pcaddi_op:
  21. regs->regs[rd] = pc + sign_extend64(imm << 2, 21);
  22. break;
  23. case pcaddu12i_op:
  24. regs->regs[rd] = pc + sign_extend64(imm << 12, 31);
  25. break;
  26. case pcaddu18i_op:
  27. regs->regs[rd] = pc + sign_extend64(imm << 18, 37);
  28. break;
  29. case pcalau12i_op:
  30. regs->regs[rd] = pc + sign_extend64(imm << 12, 31);
  31. regs->regs[rd] &= ~((1 << 12) - 1);
  32. break;
  33. default:
  34. pr_info("%s: unknown opcode\n", __func__);
  35. return;
  36. }
  37. regs->csr_era += LOONGARCH_INSN_SIZE;
  38. }
  39. void simu_branch(struct pt_regs *regs, union loongarch_instruction insn)
  40. {
  41. unsigned int imm, imm_l, imm_h, rd, rj;
  42. unsigned long pc = regs->csr_era;
  43. if (pc & 3) {
  44. pr_warn("%s: invalid pc 0x%lx\n", __func__, pc);
  45. return;
  46. }
  47. imm_l = insn.reg0i26_format.immediate_l;
  48. imm_h = insn.reg0i26_format.immediate_h;
  49. switch (insn.reg0i26_format.opcode) {
  50. case b_op:
  51. regs->csr_era = pc + sign_extend64((imm_h << 16 | imm_l) << 2, 27);
  52. return;
  53. case bl_op:
  54. regs->csr_era = pc + sign_extend64((imm_h << 16 | imm_l) << 2, 27);
  55. regs->regs[1] = pc + LOONGARCH_INSN_SIZE;
  56. return;
  57. }
  58. imm_l = insn.reg1i21_format.immediate_l;
  59. imm_h = insn.reg1i21_format.immediate_h;
  60. rj = insn.reg1i21_format.rj;
  61. switch (insn.reg1i21_format.opcode) {
  62. case beqz_op:
  63. if (regs->regs[rj] == 0)
  64. regs->csr_era = pc + sign_extend64((imm_h << 16 | imm_l) << 2, 22);
  65. else
  66. regs->csr_era = pc + LOONGARCH_INSN_SIZE;
  67. return;
  68. case bnez_op:
  69. if (regs->regs[rj] != 0)
  70. regs->csr_era = pc + sign_extend64((imm_h << 16 | imm_l) << 2, 22);
  71. else
  72. regs->csr_era = pc + LOONGARCH_INSN_SIZE;
  73. return;
  74. }
  75. imm = insn.reg2i16_format.immediate;
  76. rj = insn.reg2i16_format.rj;
  77. rd = insn.reg2i16_format.rd;
  78. switch (insn.reg2i16_format.opcode) {
  79. case beq_op:
  80. if (regs->regs[rj] == regs->regs[rd])
  81. regs->csr_era = pc + sign_extend64(imm << 2, 17);
  82. else
  83. regs->csr_era = pc + LOONGARCH_INSN_SIZE;
  84. break;
  85. case bne_op:
  86. if (regs->regs[rj] != regs->regs[rd])
  87. regs->csr_era = pc + sign_extend64(imm << 2, 17);
  88. else
  89. regs->csr_era = pc + LOONGARCH_INSN_SIZE;
  90. break;
  91. case blt_op:
  92. if ((long)regs->regs[rj] < (long)regs->regs[rd])
  93. regs->csr_era = pc + sign_extend64(imm << 2, 17);
  94. else
  95. regs->csr_era = pc + LOONGARCH_INSN_SIZE;
  96. break;
  97. case bge_op:
  98. if ((long)regs->regs[rj] >= (long)regs->regs[rd])
  99. regs->csr_era = pc + sign_extend64(imm << 2, 17);
  100. else
  101. regs->csr_era = pc + LOONGARCH_INSN_SIZE;
  102. break;
  103. case bltu_op:
  104. if (regs->regs[rj] < regs->regs[rd])
  105. regs->csr_era = pc + sign_extend64(imm << 2, 17);
  106. else
  107. regs->csr_era = pc + LOONGARCH_INSN_SIZE;
  108. break;
  109. case bgeu_op:
  110. if (regs->regs[rj] >= regs->regs[rd])
  111. regs->csr_era = pc + sign_extend64(imm << 2, 17);
  112. else
  113. regs->csr_era = pc + LOONGARCH_INSN_SIZE;
  114. break;
  115. case jirl_op:
  116. regs->csr_era = regs->regs[rj] + sign_extend64(imm << 2, 17);
  117. regs->regs[rd] = pc + LOONGARCH_INSN_SIZE;
  118. break;
  119. default:
  120. pr_info("%s: unknown opcode\n", __func__);
  121. return;
  122. }
  123. }
  124. bool insns_not_supported(union loongarch_instruction insn)
  125. {
  126. switch (insn.reg3_format.opcode) {
  127. case amswapw_op ... ammindbdu_op:
  128. pr_notice("atomic memory access instructions are not supported\n");
  129. return true;
  130. }
  131. switch (insn.reg2i14_format.opcode) {
  132. case llw_op:
  133. case lld_op:
  134. case scw_op:
  135. case scd_op:
  136. pr_notice("ll and sc instructions are not supported\n");
  137. return true;
  138. }
  139. switch (insn.reg1i21_format.opcode) {
  140. case bceqz_op:
  141. pr_notice("bceqz and bcnez instructions are not supported\n");
  142. return true;
  143. }
  144. return false;
  145. }
  146. bool insns_need_simulation(union loongarch_instruction insn)
  147. {
  148. if (is_pc_ins(&insn))
  149. return true;
  150. if (is_branch_ins(&insn))
  151. return true;
  152. return false;
  153. }
  154. void arch_simulate_insn(union loongarch_instruction insn, struct pt_regs *regs)
  155. {
  156. if (is_pc_ins(&insn))
  157. simu_pc(regs, insn);
  158. else if (is_branch_ins(&insn))
  159. simu_branch(regs, insn);
  160. }
  161. int larch_insn_read(void *addr, u32 *insnp)
  162. {
  163. int ret;
  164. u32 val;
  165. ret = copy_from_kernel_nofault(&val, addr, LOONGARCH_INSN_SIZE);
  166. if (!ret)
  167. *insnp = val;
  168. return ret;
  169. }
  170. int larch_insn_write(void *addr, u32 insn)
  171. {
  172. int ret;
  173. unsigned long flags = 0;
  174. raw_spin_lock_irqsave(&patch_lock, flags);
  175. ret = copy_to_kernel_nofault(addr, &insn, LOONGARCH_INSN_SIZE);
  176. raw_spin_unlock_irqrestore(&patch_lock, flags);
  177. return ret;
  178. }
  179. int larch_insn_patch_text(void *addr, u32 insn)
  180. {
  181. int ret;
  182. u32 *tp = addr;
  183. if ((unsigned long)tp & 3)
  184. return -EINVAL;
  185. ret = larch_insn_write(tp, insn);
  186. if (!ret)
  187. flush_icache_range((unsigned long)tp,
  188. (unsigned long)tp + LOONGARCH_INSN_SIZE);
  189. return ret;
  190. }
  191. u32 larch_insn_gen_nop(void)
  192. {
  193. return INSN_NOP;
  194. }
  195. u32 larch_insn_gen_b(unsigned long pc, unsigned long dest)
  196. {
  197. long offset = dest - pc;
  198. union loongarch_instruction insn;
  199. if ((offset & 3) || offset < -SZ_128M || offset >= SZ_128M) {
  200. pr_warn("The generated b instruction is out of range.\n");
  201. return INSN_BREAK;
  202. }
  203. emit_b(&insn, offset >> 2);
  204. return insn.word;
  205. }
  206. u32 larch_insn_gen_bl(unsigned long pc, unsigned long dest)
  207. {
  208. long offset = dest - pc;
  209. union loongarch_instruction insn;
  210. if ((offset & 3) || offset < -SZ_128M || offset >= SZ_128M) {
  211. pr_warn("The generated bl instruction is out of range.\n");
  212. return INSN_BREAK;
  213. }
  214. emit_bl(&insn, offset >> 2);
  215. return insn.word;
  216. }
  217. u32 larch_insn_gen_break(int imm)
  218. {
  219. union loongarch_instruction insn;
  220. if (imm < 0 || imm >= SZ_32K) {
  221. pr_warn("The generated break instruction is out of range.\n");
  222. return INSN_BREAK;
  223. }
  224. emit_break(&insn, imm);
  225. return insn.word;
  226. }
  227. u32 larch_insn_gen_or(enum loongarch_gpr rd, enum loongarch_gpr rj, enum loongarch_gpr rk)
  228. {
  229. union loongarch_instruction insn;
  230. emit_or(&insn, rd, rj, rk);
  231. return insn.word;
  232. }
  233. u32 larch_insn_gen_move(enum loongarch_gpr rd, enum loongarch_gpr rj)
  234. {
  235. return larch_insn_gen_or(rd, rj, 0);
  236. }
  237. u32 larch_insn_gen_lu12iw(enum loongarch_gpr rd, int imm)
  238. {
  239. union loongarch_instruction insn;
  240. if (imm < -SZ_512K || imm >= SZ_512K) {
  241. pr_warn("The generated lu12i.w instruction is out of range.\n");
  242. return INSN_BREAK;
  243. }
  244. emit_lu12iw(&insn, rd, imm);
  245. return insn.word;
  246. }
  247. u32 larch_insn_gen_lu32id(enum loongarch_gpr rd, int imm)
  248. {
  249. union loongarch_instruction insn;
  250. if (imm < -SZ_512K || imm >= SZ_512K) {
  251. pr_warn("The generated lu32i.d instruction is out of range.\n");
  252. return INSN_BREAK;
  253. }
  254. emit_lu32id(&insn, rd, imm);
  255. return insn.word;
  256. }
  257. u32 larch_insn_gen_lu52id(enum loongarch_gpr rd, enum loongarch_gpr rj, int imm)
  258. {
  259. union loongarch_instruction insn;
  260. if (imm < -SZ_2K || imm >= SZ_2K) {
  261. pr_warn("The generated lu52i.d instruction is out of range.\n");
  262. return INSN_BREAK;
  263. }
  264. emit_lu52id(&insn, rd, rj, imm);
  265. return insn.word;
  266. }
  267. u32 larch_insn_gen_jirl(enum loongarch_gpr rd, enum loongarch_gpr rj, int imm)
  268. {
  269. union loongarch_instruction insn;
  270. if ((imm & 3) || imm < -SZ_128K || imm >= SZ_128K) {
  271. pr_warn("The generated jirl instruction is out of range.\n");
  272. return INSN_BREAK;
  273. }
  274. emit_jirl(&insn, rd, rj, imm >> 2);
  275. return insn.word;
  276. }