4xx.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533
  1. // SPDX-License-Identifier: GPL-2.0-or-later
  2. /*
  3. * Copyright 2007 David Gibson, IBM Corporation.
  4. *
  5. * Based on earlier code:
  6. * Matt Porter <mporter@kernel.crashing.org>
  7. * Copyright 2002-2005 MontaVista Software Inc.
  8. *
  9. * Eugene Surovegin <eugene.surovegin@zultys.com> or <ebs@ebshome.net>
  10. * Copyright (c) 2003, 2004 Zultys Technologies
  11. *
  12. * Copyright (C) 2009 Wind River Systems, Inc.
  13. * Updated for supporting PPC405EX on Kilauea.
  14. * Tiejun Chen <tiejun.chen@windriver.com>
  15. */
  16. #include <stddef.h>
  17. #include "types.h"
  18. #include "string.h"
  19. #include "stdio.h"
  20. #include "ops.h"
  21. #include "reg.h"
  22. #include "dcr.h"
  23. static unsigned long chip_11_errata(unsigned long memsize)
  24. {
  25. unsigned long pvr;
  26. pvr = mfpvr();
  27. switch (pvr & 0xf0000ff0) {
  28. case 0x40000850:
  29. case 0x400008d0:
  30. case 0x200008d0:
  31. memsize -= 4096;
  32. break;
  33. default:
  34. break;
  35. }
  36. return memsize;
  37. }
  38. /* Read the 4xx SDRAM controller to get size of system memory. */
  39. void ibm4xx_sdram_fixup_memsize(void)
  40. {
  41. int i;
  42. unsigned long memsize, bank_config;
  43. memsize = 0;
  44. for (i = 0; i < ARRAY_SIZE(sdram_bxcr); i++) {
  45. bank_config = SDRAM0_READ(sdram_bxcr[i]);
  46. if (bank_config & SDRAM_CONFIG_BANK_ENABLE)
  47. memsize += SDRAM_CONFIG_BANK_SIZE(bank_config);
  48. }
  49. memsize = chip_11_errata(memsize);
  50. dt_fixup_memory(0, memsize);
  51. }
  52. /* Read the 440SPe MQ controller to get size of system memory. */
  53. #define DCRN_MQ0_B0BAS 0x40
  54. #define DCRN_MQ0_B1BAS 0x41
  55. #define DCRN_MQ0_B2BAS 0x42
  56. #define DCRN_MQ0_B3BAS 0x43
  57. static u64 ibm440spe_decode_bas(u32 bas)
  58. {
  59. u64 base = ((u64)(bas & 0xFFE00000u)) << 2;
  60. /* open coded because I'm paranoid about invalid values */
  61. switch ((bas >> 4) & 0xFFF) {
  62. case 0:
  63. return 0;
  64. case 0xffc:
  65. return base + 0x000800000ull;
  66. case 0xff8:
  67. return base + 0x001000000ull;
  68. case 0xff0:
  69. return base + 0x002000000ull;
  70. case 0xfe0:
  71. return base + 0x004000000ull;
  72. case 0xfc0:
  73. return base + 0x008000000ull;
  74. case 0xf80:
  75. return base + 0x010000000ull;
  76. case 0xf00:
  77. return base + 0x020000000ull;
  78. case 0xe00:
  79. return base + 0x040000000ull;
  80. case 0xc00:
  81. return base + 0x080000000ull;
  82. case 0x800:
  83. return base + 0x100000000ull;
  84. }
  85. printf("Memory BAS value 0x%08x unsupported !\n", bas);
  86. return 0;
  87. }
  88. void ibm440spe_fixup_memsize(void)
  89. {
  90. u64 banktop, memsize = 0;
  91. /* Ultimately, we should directly construct the memory node
  92. * so we are able to handle holes in the memory address space
  93. */
  94. banktop = ibm440spe_decode_bas(mfdcr(DCRN_MQ0_B0BAS));
  95. if (banktop > memsize)
  96. memsize = banktop;
  97. banktop = ibm440spe_decode_bas(mfdcr(DCRN_MQ0_B1BAS));
  98. if (banktop > memsize)
  99. memsize = banktop;
  100. banktop = ibm440spe_decode_bas(mfdcr(DCRN_MQ0_B2BAS));
  101. if (banktop > memsize)
  102. memsize = banktop;
  103. banktop = ibm440spe_decode_bas(mfdcr(DCRN_MQ0_B3BAS));
  104. if (banktop > memsize)
  105. memsize = banktop;
  106. dt_fixup_memory(0, memsize);
  107. }
  108. /* 4xx DDR1/2 Denali memory controller support */
  109. /* DDR0 registers */
  110. #define DDR0_02 2
  111. #define DDR0_08 8
  112. #define DDR0_10 10
  113. #define DDR0_14 14
  114. #define DDR0_42 42
  115. #define DDR0_43 43
  116. /* DDR0_02 */
  117. #define DDR_START 0x1
  118. #define DDR_START_SHIFT 0
  119. #define DDR_MAX_CS_REG 0x3
  120. #define DDR_MAX_CS_REG_SHIFT 24
  121. #define DDR_MAX_COL_REG 0xf
  122. #define DDR_MAX_COL_REG_SHIFT 16
  123. #define DDR_MAX_ROW_REG 0xf
  124. #define DDR_MAX_ROW_REG_SHIFT 8
  125. /* DDR0_08 */
  126. #define DDR_DDR2_MODE 0x1
  127. #define DDR_DDR2_MODE_SHIFT 0
  128. /* DDR0_10 */
  129. #define DDR_CS_MAP 0x3
  130. #define DDR_CS_MAP_SHIFT 8
  131. /* DDR0_14 */
  132. #define DDR_REDUC 0x1
  133. #define DDR_REDUC_SHIFT 16
  134. /* DDR0_42 */
  135. #define DDR_APIN 0x7
  136. #define DDR_APIN_SHIFT 24
  137. /* DDR0_43 */
  138. #define DDR_COL_SZ 0x7
  139. #define DDR_COL_SZ_SHIFT 8
  140. #define DDR_BANK8 0x1
  141. #define DDR_BANK8_SHIFT 0
  142. #define DDR_GET_VAL(val, mask, shift) (((val) >> (shift)) & (mask))
  143. /*
  144. * Some U-Boot versions set the number of chipselects to two
  145. * for Sequoia/Rainier boards while they only have one chipselect
  146. * hardwired. Hardcode the number of chipselects to one
  147. * for sequioa/rainer board models or read the actual value
  148. * from the memory controller register DDR0_10 otherwise.
  149. */
  150. static inline u32 ibm4xx_denali_get_cs(void)
  151. {
  152. void *devp;
  153. char model[64];
  154. u32 val, cs;
  155. devp = finddevice("/");
  156. if (!devp)
  157. goto read_cs;
  158. if (getprop(devp, "model", model, sizeof(model)) <= 0)
  159. goto read_cs;
  160. model[sizeof(model)-1] = 0;
  161. if (!strcmp(model, "amcc,sequoia") ||
  162. !strcmp(model, "amcc,rainier"))
  163. return 1;
  164. read_cs:
  165. /* get CS value */
  166. val = SDRAM0_READ(DDR0_10);
  167. val = DDR_GET_VAL(val, DDR_CS_MAP, DDR_CS_MAP_SHIFT);
  168. cs = 0;
  169. while (val) {
  170. if (val & 0x1)
  171. cs++;
  172. val = val >> 1;
  173. }
  174. return cs;
  175. }
  176. void ibm4xx_denali_fixup_memsize(void)
  177. {
  178. u32 val, max_cs, max_col, max_row;
  179. u32 cs, col, row, bank, dpath;
  180. unsigned long memsize;
  181. val = SDRAM0_READ(DDR0_02);
  182. if (!DDR_GET_VAL(val, DDR_START, DDR_START_SHIFT))
  183. fatal("DDR controller is not initialized\n");
  184. /* get maximum cs col and row values */
  185. max_cs = DDR_GET_VAL(val, DDR_MAX_CS_REG, DDR_MAX_CS_REG_SHIFT);
  186. max_col = DDR_GET_VAL(val, DDR_MAX_COL_REG, DDR_MAX_COL_REG_SHIFT);
  187. max_row = DDR_GET_VAL(val, DDR_MAX_ROW_REG, DDR_MAX_ROW_REG_SHIFT);
  188. cs = ibm4xx_denali_get_cs();
  189. if (!cs)
  190. fatal("No memory installed\n");
  191. if (cs > max_cs)
  192. fatal("DDR wrong CS configuration\n");
  193. /* get data path bytes */
  194. val = SDRAM0_READ(DDR0_14);
  195. if (DDR_GET_VAL(val, DDR_REDUC, DDR_REDUC_SHIFT))
  196. dpath = 4; /* 32 bits */
  197. else
  198. dpath = 8; /* 64 bits */
  199. /* get address pins (rows) */
  200. val = SDRAM0_READ(DDR0_42);
  201. row = DDR_GET_VAL(val, DDR_APIN, DDR_APIN_SHIFT);
  202. if (row > max_row)
  203. fatal("DDR wrong APIN configuration\n");
  204. row = max_row - row;
  205. /* get collomn size and banks */
  206. val = SDRAM0_READ(DDR0_43);
  207. col = DDR_GET_VAL(val, DDR_COL_SZ, DDR_COL_SZ_SHIFT);
  208. if (col > max_col)
  209. fatal("DDR wrong COL configuration\n");
  210. col = max_col - col;
  211. if (DDR_GET_VAL(val, DDR_BANK8, DDR_BANK8_SHIFT))
  212. bank = 8; /* 8 banks */
  213. else
  214. bank = 4; /* 4 banks */
  215. memsize = cs * (1 << (col+row)) * bank * dpath;
  216. memsize = chip_11_errata(memsize);
  217. dt_fixup_memory(0, memsize);
  218. }
  219. #define SPRN_DBCR0_44X 0x134
  220. #define DBCR0_RST_SYSTEM 0x30000000
  221. void ibm44x_dbcr_reset(void)
  222. {
  223. unsigned long tmp;
  224. asm volatile (
  225. "mfspr %0,%1\n"
  226. "oris %0,%0,%2@h\n"
  227. "mtspr %1,%0"
  228. : "=&r"(tmp) : "i"(SPRN_DBCR0_44X), "i"(DBCR0_RST_SYSTEM)
  229. );
  230. }
  231. #define EMAC_RESET 0x20000000
  232. void ibm4xx_quiesce_eth(u32 *emac0, u32 *emac1)
  233. {
  234. /* Quiesce the MAL and EMAC(s) since PIBS/OpenBIOS don't
  235. * do this for us
  236. */
  237. if (emac0)
  238. *emac0 = EMAC_RESET;
  239. if (emac1)
  240. *emac1 = EMAC_RESET;
  241. mtdcr(DCRN_MAL0_CFG, MAL_RESET);
  242. while (mfdcr(DCRN_MAL0_CFG) & MAL_RESET)
  243. ; /* loop until reset takes effect */
  244. }
  245. /* Read 4xx EBC bus bridge registers to get mappings of the peripheral
  246. * banks into the OPB address space */
  247. void ibm4xx_fixup_ebc_ranges(const char *ebc)
  248. {
  249. void *devp;
  250. u32 bxcr;
  251. u32 ranges[EBC_NUM_BANKS*4];
  252. u32 *p = ranges;
  253. int i;
  254. for (i = 0; i < EBC_NUM_BANKS; i++) {
  255. mtdcr(DCRN_EBC0_CFGADDR, EBC_BXCR(i));
  256. bxcr = mfdcr(DCRN_EBC0_CFGDATA);
  257. if ((bxcr & EBC_BXCR_BU) != EBC_BXCR_BU_OFF) {
  258. *p++ = i;
  259. *p++ = 0;
  260. *p++ = bxcr & EBC_BXCR_BAS;
  261. *p++ = EBC_BXCR_BANK_SIZE(bxcr);
  262. }
  263. }
  264. devp = finddevice(ebc);
  265. if (! devp)
  266. fatal("Couldn't locate EBC node %s\n\r", ebc);
  267. setprop(devp, "ranges", ranges, (p - ranges) * sizeof(u32));
  268. }
  269. /* Calculate 440GP clocks */
  270. void ibm440gp_fixup_clocks(unsigned int sys_clk, unsigned int ser_clk)
  271. {
  272. u32 sys0 = mfdcr(DCRN_CPC0_SYS0);
  273. u32 cr0 = mfdcr(DCRN_CPC0_CR0);
  274. u32 cpu, plb, opb, ebc, tb, uart0, uart1, m;
  275. u32 opdv = CPC0_SYS0_OPDV(sys0);
  276. u32 epdv = CPC0_SYS0_EPDV(sys0);
  277. if (sys0 & CPC0_SYS0_BYPASS) {
  278. /* Bypass system PLL */
  279. cpu = plb = sys_clk;
  280. } else {
  281. if (sys0 & CPC0_SYS0_EXTSL)
  282. /* PerClk */
  283. m = CPC0_SYS0_FWDVB(sys0) * opdv * epdv;
  284. else
  285. /* CPU clock */
  286. m = CPC0_SYS0_FBDV(sys0) * CPC0_SYS0_FWDVA(sys0);
  287. cpu = sys_clk * m / CPC0_SYS0_FWDVA(sys0);
  288. plb = sys_clk * m / CPC0_SYS0_FWDVB(sys0);
  289. }
  290. opb = plb / opdv;
  291. ebc = opb / epdv;
  292. /* FIXME: Check if this is for all 440GP, or just Ebony */
  293. if ((mfpvr() & 0xf0000fff) == 0x40000440)
  294. /* Rev. B 440GP, use external system clock */
  295. tb = sys_clk;
  296. else
  297. /* Rev. C 440GP, errata force us to use internal clock */
  298. tb = cpu;
  299. if (cr0 & CPC0_CR0_U0EC)
  300. /* External UART clock */
  301. uart0 = ser_clk;
  302. else
  303. /* Internal UART clock */
  304. uart0 = plb / CPC0_CR0_UDIV(cr0);
  305. if (cr0 & CPC0_CR0_U1EC)
  306. /* External UART clock */
  307. uart1 = ser_clk;
  308. else
  309. /* Internal UART clock */
  310. uart1 = plb / CPC0_CR0_UDIV(cr0);
  311. printf("PPC440GP: SysClk = %dMHz (%x)\n\r",
  312. (sys_clk + 500000) / 1000000, sys_clk);
  313. dt_fixup_cpu_clocks(cpu, tb, 0);
  314. dt_fixup_clock("/plb", plb);
  315. dt_fixup_clock("/plb/opb", opb);
  316. dt_fixup_clock("/plb/opb/ebc", ebc);
  317. dt_fixup_clock("/plb/opb/serial@40000200", uart0);
  318. dt_fixup_clock("/plb/opb/serial@40000300", uart1);
  319. }
  320. #define SPRN_CCR1 0x378
  321. static inline u32 __fix_zero(u32 v, u32 def)
  322. {
  323. return v ? v : def;
  324. }
  325. static unsigned int __ibm440eplike_fixup_clocks(unsigned int sys_clk,
  326. unsigned int tmr_clk,
  327. int per_clk_from_opb)
  328. {
  329. /* PLL config */
  330. u32 pllc = CPR0_READ(DCRN_CPR0_PLLC);
  331. u32 plld = CPR0_READ(DCRN_CPR0_PLLD);
  332. /* Dividers */
  333. u32 fbdv = __fix_zero((plld >> 24) & 0x1f, 32);
  334. u32 fwdva = __fix_zero((plld >> 16) & 0xf, 16);
  335. u32 fwdvb = __fix_zero((plld >> 8) & 7, 8);
  336. u32 lfbdv = __fix_zero(plld & 0x3f, 64);
  337. u32 pradv0 = __fix_zero((CPR0_READ(DCRN_CPR0_PRIMAD) >> 24) & 7, 8);
  338. u32 prbdv0 = __fix_zero((CPR0_READ(DCRN_CPR0_PRIMBD) >> 24) & 7, 8);
  339. u32 opbdv0 = __fix_zero((CPR0_READ(DCRN_CPR0_OPBD) >> 24) & 3, 4);
  340. u32 perdv0 = __fix_zero((CPR0_READ(DCRN_CPR0_PERD) >> 24) & 3, 4);
  341. /* Input clocks for primary dividers */
  342. u32 clk_a, clk_b;
  343. /* Resulting clocks */
  344. u32 cpu, plb, opb, ebc, vco;
  345. /* Timebase */
  346. u32 ccr1, tb = tmr_clk;
  347. if (pllc & 0x40000000) {
  348. u32 m;
  349. /* Feedback path */
  350. switch ((pllc >> 24) & 7) {
  351. case 0:
  352. /* PLLOUTx */
  353. m = ((pllc & 0x20000000) ? fwdvb : fwdva) * lfbdv;
  354. break;
  355. case 1:
  356. /* CPU */
  357. m = fwdva * pradv0;
  358. break;
  359. case 5:
  360. /* PERClk */
  361. m = fwdvb * prbdv0 * opbdv0 * perdv0;
  362. break;
  363. default:
  364. printf("WARNING ! Invalid PLL feedback source !\n");
  365. goto bypass;
  366. }
  367. m *= fbdv;
  368. vco = sys_clk * m;
  369. clk_a = vco / fwdva;
  370. clk_b = vco / fwdvb;
  371. } else {
  372. bypass:
  373. /* Bypass system PLL */
  374. vco = 0;
  375. clk_a = clk_b = sys_clk;
  376. }
  377. cpu = clk_a / pradv0;
  378. plb = clk_b / prbdv0;
  379. opb = plb / opbdv0;
  380. ebc = (per_clk_from_opb ? opb : plb) / perdv0;
  381. /* Figure out timebase. Either CPU or default TmrClk */
  382. ccr1 = mfspr(SPRN_CCR1);
  383. /* If passed a 0 tmr_clk, force CPU clock */
  384. if (tb == 0) {
  385. ccr1 &= ~0x80u;
  386. mtspr(SPRN_CCR1, ccr1);
  387. }
  388. if ((ccr1 & 0x0080) == 0)
  389. tb = cpu;
  390. dt_fixup_cpu_clocks(cpu, tb, 0);
  391. dt_fixup_clock("/plb", plb);
  392. dt_fixup_clock("/plb/opb", opb);
  393. dt_fixup_clock("/plb/opb/ebc", ebc);
  394. return plb;
  395. }
  396. static void eplike_fixup_uart_clk(int index, const char *path,
  397. unsigned int ser_clk,
  398. unsigned int plb_clk)
  399. {
  400. unsigned int sdr;
  401. unsigned int clock;
  402. switch (index) {
  403. case 0:
  404. sdr = SDR0_READ(DCRN_SDR0_UART0);
  405. break;
  406. case 1:
  407. sdr = SDR0_READ(DCRN_SDR0_UART1);
  408. break;
  409. case 2:
  410. sdr = SDR0_READ(DCRN_SDR0_UART2);
  411. break;
  412. case 3:
  413. sdr = SDR0_READ(DCRN_SDR0_UART3);
  414. break;
  415. default:
  416. return;
  417. }
  418. if (sdr & 0x00800000u)
  419. clock = ser_clk;
  420. else
  421. clock = plb_clk / __fix_zero(sdr & 0xff, 256);
  422. dt_fixup_clock(path, clock);
  423. }
  424. void ibm440ep_fixup_clocks(unsigned int sys_clk,
  425. unsigned int ser_clk,
  426. unsigned int tmr_clk)
  427. {
  428. unsigned int plb_clk = __ibm440eplike_fixup_clocks(sys_clk, tmr_clk, 0);
  429. /* serial clocks need fixup based on int/ext */
  430. eplike_fixup_uart_clk(0, "/plb/opb/serial@ef600300", ser_clk, plb_clk);
  431. eplike_fixup_uart_clk(1, "/plb/opb/serial@ef600400", ser_clk, plb_clk);
  432. eplike_fixup_uart_clk(2, "/plb/opb/serial@ef600500", ser_clk, plb_clk);
  433. eplike_fixup_uart_clk(3, "/plb/opb/serial@ef600600", ser_clk, plb_clk);
  434. }
  435. void ibm440gx_fixup_clocks(unsigned int sys_clk,
  436. unsigned int ser_clk,
  437. unsigned int tmr_clk)
  438. {
  439. unsigned int plb_clk = __ibm440eplike_fixup_clocks(sys_clk, tmr_clk, 1);
  440. /* serial clocks need fixup based on int/ext */
  441. eplike_fixup_uart_clk(0, "/plb/opb/serial@40000200", ser_clk, plb_clk);
  442. eplike_fixup_uart_clk(1, "/plb/opb/serial@40000300", ser_clk, plb_clk);
  443. }
  444. void ibm440spe_fixup_clocks(unsigned int sys_clk,
  445. unsigned int ser_clk,
  446. unsigned int tmr_clk)
  447. {
  448. unsigned int plb_clk = __ibm440eplike_fixup_clocks(sys_clk, tmr_clk, 1);
  449. /* serial clocks need fixup based on int/ext */
  450. eplike_fixup_uart_clk(0, "/plb/opb/serial@f0000200", ser_clk, plb_clk);
  451. eplike_fixup_uart_clk(1, "/plb/opb/serial@f0000300", ser_clk, plb_clk);
  452. eplike_fixup_uart_clk(2, "/plb/opb/serial@f0000600", ser_clk, plb_clk);
  453. }