book3s_pr.c 54 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (C) 2009. SUSE Linux Products GmbH. All rights reserved.
  4. *
  5. * Authors:
  6. * Alexander Graf <agraf@suse.de>
  7. * Kevin Wolf <mail@kevin-wolf.de>
  8. * Paul Mackerras <paulus@samba.org>
  9. *
  10. * Description:
  11. * Functions relating to running KVM on Book 3S processors where
  12. * we don't have access to hypervisor mode, and we run the guest
  13. * in problem state (user mode).
  14. *
  15. * This file is derived from arch/powerpc/kvm/44x.c,
  16. * by Hollis Blanchard <hollisb@us.ibm.com>.
  17. */
  18. #include <linux/kvm_host.h>
  19. #include <linux/export.h>
  20. #include <linux/err.h>
  21. #include <linux/slab.h>
  22. #include <asm/reg.h>
  23. #include <asm/cputable.h>
  24. #include <asm/cacheflush.h>
  25. #include <linux/uaccess.h>
  26. #include <asm/interrupt.h>
  27. #include <asm/io.h>
  28. #include <asm/kvm_ppc.h>
  29. #include <asm/kvm_book3s.h>
  30. #include <asm/mmu_context.h>
  31. #include <asm/switch_to.h>
  32. #include <asm/firmware.h>
  33. #include <asm/setup.h>
  34. #include <linux/gfp.h>
  35. #include <linux/sched.h>
  36. #include <linux/vmalloc.h>
  37. #include <linux/highmem.h>
  38. #include <linux/module.h>
  39. #include <linux/miscdevice.h>
  40. #include <asm/asm-prototypes.h>
  41. #include <asm/tm.h>
  42. #include "book3s.h"
  43. #define CREATE_TRACE_POINTS
  44. #include "trace_pr.h"
  45. /* #define EXIT_DEBUG */
  46. /* #define DEBUG_EXT */
  47. static int kvmppc_handle_ext(struct kvm_vcpu *vcpu, unsigned int exit_nr,
  48. ulong msr);
  49. #ifdef CONFIG_PPC_BOOK3S_64
  50. static int kvmppc_handle_fac(struct kvm_vcpu *vcpu, ulong fac);
  51. #endif
  52. /* Some compatibility defines */
  53. #ifdef CONFIG_PPC_BOOK3S_32
  54. #define MSR_USER32 MSR_USER
  55. #define MSR_USER64 MSR_USER
  56. #define HW_PAGE_SIZE PAGE_SIZE
  57. #define HPTE_R_M _PAGE_COHERENT
  58. #endif
  59. static bool kvmppc_is_split_real(struct kvm_vcpu *vcpu)
  60. {
  61. ulong msr = kvmppc_get_msr(vcpu);
  62. return (msr & (MSR_IR|MSR_DR)) == MSR_DR;
  63. }
  64. static void kvmppc_fixup_split_real(struct kvm_vcpu *vcpu)
  65. {
  66. ulong msr = kvmppc_get_msr(vcpu);
  67. ulong pc = kvmppc_get_pc(vcpu);
  68. /* We are in DR only split real mode */
  69. if ((msr & (MSR_IR|MSR_DR)) != MSR_DR)
  70. return;
  71. /* We have not fixed up the guest already */
  72. if (vcpu->arch.hflags & BOOK3S_HFLAG_SPLIT_HACK)
  73. return;
  74. /* The code is in fixupable address space */
  75. if (pc & SPLIT_HACK_MASK)
  76. return;
  77. vcpu->arch.hflags |= BOOK3S_HFLAG_SPLIT_HACK;
  78. kvmppc_set_pc(vcpu, pc | SPLIT_HACK_OFFS);
  79. }
  80. static void kvmppc_unfixup_split_real(struct kvm_vcpu *vcpu)
  81. {
  82. if (vcpu->arch.hflags & BOOK3S_HFLAG_SPLIT_HACK) {
  83. ulong pc = kvmppc_get_pc(vcpu);
  84. ulong lr = kvmppc_get_lr(vcpu);
  85. if ((pc & SPLIT_HACK_MASK) == SPLIT_HACK_OFFS)
  86. kvmppc_set_pc(vcpu, pc & ~SPLIT_HACK_MASK);
  87. if ((lr & SPLIT_HACK_MASK) == SPLIT_HACK_OFFS)
  88. kvmppc_set_lr(vcpu, lr & ~SPLIT_HACK_MASK);
  89. vcpu->arch.hflags &= ~BOOK3S_HFLAG_SPLIT_HACK;
  90. }
  91. }
  92. static void kvmppc_inject_interrupt_pr(struct kvm_vcpu *vcpu, int vec, u64 srr1_flags)
  93. {
  94. unsigned long msr, pc, new_msr, new_pc;
  95. kvmppc_unfixup_split_real(vcpu);
  96. msr = kvmppc_get_msr(vcpu);
  97. pc = kvmppc_get_pc(vcpu);
  98. new_msr = vcpu->arch.intr_msr;
  99. new_pc = to_book3s(vcpu)->hior + vec;
  100. #ifdef CONFIG_PPC_BOOK3S_64
  101. /* If transactional, change to suspend mode on IRQ delivery */
  102. if (MSR_TM_TRANSACTIONAL(msr))
  103. new_msr |= MSR_TS_S;
  104. else
  105. new_msr |= msr & MSR_TS_MASK;
  106. #endif
  107. kvmppc_set_srr0(vcpu, pc);
  108. kvmppc_set_srr1(vcpu, (msr & SRR1_MSR_BITS) | srr1_flags);
  109. kvmppc_set_pc(vcpu, new_pc);
  110. kvmppc_set_msr(vcpu, new_msr);
  111. }
  112. static void kvmppc_core_vcpu_load_pr(struct kvm_vcpu *vcpu, int cpu)
  113. {
  114. #ifdef CONFIG_PPC_BOOK3S_64
  115. struct kvmppc_book3s_shadow_vcpu *svcpu = svcpu_get(vcpu);
  116. memcpy(svcpu->slb, to_book3s(vcpu)->slb_shadow, sizeof(svcpu->slb));
  117. svcpu->slb_max = to_book3s(vcpu)->slb_shadow_max;
  118. svcpu->in_use = 0;
  119. svcpu_put(svcpu);
  120. /* Disable AIL if supported */
  121. if (cpu_has_feature(CPU_FTR_HVMODE)) {
  122. if (cpu_has_feature(CPU_FTR_ARCH_207S))
  123. mtspr(SPRN_LPCR, mfspr(SPRN_LPCR) & ~LPCR_AIL);
  124. if (cpu_has_feature(CPU_FTR_ARCH_300) && (current->thread.fscr & FSCR_SCV))
  125. mtspr(SPRN_FSCR, mfspr(SPRN_FSCR) & ~FSCR_SCV);
  126. }
  127. #endif
  128. vcpu->cpu = smp_processor_id();
  129. #ifdef CONFIG_PPC_BOOK3S_32
  130. current->thread.kvm_shadow_vcpu = vcpu->arch.shadow_vcpu;
  131. #endif
  132. if (kvmppc_is_split_real(vcpu))
  133. kvmppc_fixup_split_real(vcpu);
  134. kvmppc_restore_tm_pr(vcpu);
  135. }
  136. static void kvmppc_core_vcpu_put_pr(struct kvm_vcpu *vcpu)
  137. {
  138. #ifdef CONFIG_PPC_BOOK3S_64
  139. struct kvmppc_book3s_shadow_vcpu *svcpu = svcpu_get(vcpu);
  140. if (svcpu->in_use) {
  141. kvmppc_copy_from_svcpu(vcpu);
  142. }
  143. memcpy(to_book3s(vcpu)->slb_shadow, svcpu->slb, sizeof(svcpu->slb));
  144. to_book3s(vcpu)->slb_shadow_max = svcpu->slb_max;
  145. svcpu_put(svcpu);
  146. /* Enable AIL if supported */
  147. if (cpu_has_feature(CPU_FTR_HVMODE)) {
  148. if (cpu_has_feature(CPU_FTR_ARCH_207S))
  149. mtspr(SPRN_LPCR, mfspr(SPRN_LPCR) | LPCR_AIL_3);
  150. if (cpu_has_feature(CPU_FTR_ARCH_300) && (current->thread.fscr & FSCR_SCV))
  151. mtspr(SPRN_FSCR, mfspr(SPRN_FSCR) | FSCR_SCV);
  152. }
  153. #endif
  154. if (kvmppc_is_split_real(vcpu))
  155. kvmppc_unfixup_split_real(vcpu);
  156. kvmppc_giveup_ext(vcpu, MSR_FP | MSR_VEC | MSR_VSX);
  157. kvmppc_giveup_fac(vcpu, FSCR_TAR_LG);
  158. kvmppc_save_tm_pr(vcpu);
  159. vcpu->cpu = -1;
  160. }
  161. /* Copy data needed by real-mode code from vcpu to shadow vcpu */
  162. void kvmppc_copy_to_svcpu(struct kvm_vcpu *vcpu)
  163. {
  164. struct kvmppc_book3s_shadow_vcpu *svcpu = svcpu_get(vcpu);
  165. svcpu->gpr[0] = vcpu->arch.regs.gpr[0];
  166. svcpu->gpr[1] = vcpu->arch.regs.gpr[1];
  167. svcpu->gpr[2] = vcpu->arch.regs.gpr[2];
  168. svcpu->gpr[3] = vcpu->arch.regs.gpr[3];
  169. svcpu->gpr[4] = vcpu->arch.regs.gpr[4];
  170. svcpu->gpr[5] = vcpu->arch.regs.gpr[5];
  171. svcpu->gpr[6] = vcpu->arch.regs.gpr[6];
  172. svcpu->gpr[7] = vcpu->arch.regs.gpr[7];
  173. svcpu->gpr[8] = vcpu->arch.regs.gpr[8];
  174. svcpu->gpr[9] = vcpu->arch.regs.gpr[9];
  175. svcpu->gpr[10] = vcpu->arch.regs.gpr[10];
  176. svcpu->gpr[11] = vcpu->arch.regs.gpr[11];
  177. svcpu->gpr[12] = vcpu->arch.regs.gpr[12];
  178. svcpu->gpr[13] = vcpu->arch.regs.gpr[13];
  179. svcpu->cr = vcpu->arch.regs.ccr;
  180. svcpu->xer = vcpu->arch.regs.xer;
  181. svcpu->ctr = vcpu->arch.regs.ctr;
  182. svcpu->lr = vcpu->arch.regs.link;
  183. svcpu->pc = vcpu->arch.regs.nip;
  184. #ifdef CONFIG_PPC_BOOK3S_64
  185. svcpu->shadow_fscr = vcpu->arch.shadow_fscr;
  186. #endif
  187. /*
  188. * Now also save the current time base value. We use this
  189. * to find the guest purr and spurr value.
  190. */
  191. vcpu->arch.entry_tb = get_tb();
  192. vcpu->arch.entry_vtb = get_vtb();
  193. if (cpu_has_feature(CPU_FTR_ARCH_207S))
  194. vcpu->arch.entry_ic = mfspr(SPRN_IC);
  195. svcpu->in_use = true;
  196. svcpu_put(svcpu);
  197. }
  198. static void kvmppc_recalc_shadow_msr(struct kvm_vcpu *vcpu)
  199. {
  200. ulong guest_msr = kvmppc_get_msr(vcpu);
  201. ulong smsr = guest_msr;
  202. /* Guest MSR values */
  203. #ifdef CONFIG_PPC_TRANSACTIONAL_MEM
  204. smsr &= MSR_FE0 | MSR_FE1 | MSR_SF | MSR_SE | MSR_BE | MSR_LE |
  205. MSR_TM | MSR_TS_MASK;
  206. #else
  207. smsr &= MSR_FE0 | MSR_FE1 | MSR_SF | MSR_SE | MSR_BE | MSR_LE;
  208. #endif
  209. /* Process MSR values */
  210. smsr |= MSR_ME | MSR_RI | MSR_IR | MSR_DR | MSR_PR | MSR_EE;
  211. /* External providers the guest reserved */
  212. smsr |= (guest_msr & vcpu->arch.guest_owned_ext);
  213. /* 64-bit Process MSR values */
  214. #ifdef CONFIG_PPC_BOOK3S_64
  215. smsr |= MSR_HV;
  216. #endif
  217. #ifdef CONFIG_PPC_TRANSACTIONAL_MEM
  218. /*
  219. * in guest privileged state, we want to fail all TM transactions.
  220. * So disable MSR TM bit so that all tbegin. will be able to be
  221. * trapped into host.
  222. */
  223. if (!(guest_msr & MSR_PR))
  224. smsr &= ~MSR_TM;
  225. #endif
  226. vcpu->arch.shadow_msr = smsr;
  227. }
  228. /* Copy data touched by real-mode code from shadow vcpu back to vcpu */
  229. void kvmppc_copy_from_svcpu(struct kvm_vcpu *vcpu)
  230. {
  231. struct kvmppc_book3s_shadow_vcpu *svcpu = svcpu_get(vcpu);
  232. #ifdef CONFIG_PPC_TRANSACTIONAL_MEM
  233. ulong old_msr;
  234. #endif
  235. /*
  236. * Maybe we were already preempted and synced the svcpu from
  237. * our preempt notifiers. Don't bother touching this svcpu then.
  238. */
  239. if (!svcpu->in_use)
  240. goto out;
  241. vcpu->arch.regs.gpr[0] = svcpu->gpr[0];
  242. vcpu->arch.regs.gpr[1] = svcpu->gpr[1];
  243. vcpu->arch.regs.gpr[2] = svcpu->gpr[2];
  244. vcpu->arch.regs.gpr[3] = svcpu->gpr[3];
  245. vcpu->arch.regs.gpr[4] = svcpu->gpr[4];
  246. vcpu->arch.regs.gpr[5] = svcpu->gpr[5];
  247. vcpu->arch.regs.gpr[6] = svcpu->gpr[6];
  248. vcpu->arch.regs.gpr[7] = svcpu->gpr[7];
  249. vcpu->arch.regs.gpr[8] = svcpu->gpr[8];
  250. vcpu->arch.regs.gpr[9] = svcpu->gpr[9];
  251. vcpu->arch.regs.gpr[10] = svcpu->gpr[10];
  252. vcpu->arch.regs.gpr[11] = svcpu->gpr[11];
  253. vcpu->arch.regs.gpr[12] = svcpu->gpr[12];
  254. vcpu->arch.regs.gpr[13] = svcpu->gpr[13];
  255. vcpu->arch.regs.ccr = svcpu->cr;
  256. vcpu->arch.regs.xer = svcpu->xer;
  257. vcpu->arch.regs.ctr = svcpu->ctr;
  258. vcpu->arch.regs.link = svcpu->lr;
  259. vcpu->arch.regs.nip = svcpu->pc;
  260. vcpu->arch.shadow_srr1 = svcpu->shadow_srr1;
  261. vcpu->arch.fault_dar = svcpu->fault_dar;
  262. vcpu->arch.fault_dsisr = svcpu->fault_dsisr;
  263. vcpu->arch.last_inst = svcpu->last_inst;
  264. #ifdef CONFIG_PPC_BOOK3S_64
  265. vcpu->arch.shadow_fscr = svcpu->shadow_fscr;
  266. #endif
  267. /*
  268. * Update purr and spurr using time base on exit.
  269. */
  270. vcpu->arch.purr += get_tb() - vcpu->arch.entry_tb;
  271. vcpu->arch.spurr += get_tb() - vcpu->arch.entry_tb;
  272. to_book3s(vcpu)->vtb += get_vtb() - vcpu->arch.entry_vtb;
  273. if (cpu_has_feature(CPU_FTR_ARCH_207S))
  274. vcpu->arch.ic += mfspr(SPRN_IC) - vcpu->arch.entry_ic;
  275. #ifdef CONFIG_PPC_TRANSACTIONAL_MEM
  276. /*
  277. * Unlike other MSR bits, MSR[TS]bits can be changed at guest without
  278. * notifying host:
  279. * modified by unprivileged instructions like "tbegin"/"tend"/
  280. * "tresume"/"tsuspend" in PR KVM guest.
  281. *
  282. * It is necessary to sync here to calculate a correct shadow_msr.
  283. *
  284. * privileged guest's tbegin will be failed at present. So we
  285. * only take care of problem state guest.
  286. */
  287. old_msr = kvmppc_get_msr(vcpu);
  288. if (unlikely((old_msr & MSR_PR) &&
  289. (vcpu->arch.shadow_srr1 & (MSR_TS_MASK)) !=
  290. (old_msr & (MSR_TS_MASK)))) {
  291. old_msr &= ~(MSR_TS_MASK);
  292. old_msr |= (vcpu->arch.shadow_srr1 & (MSR_TS_MASK));
  293. kvmppc_set_msr_fast(vcpu, old_msr);
  294. kvmppc_recalc_shadow_msr(vcpu);
  295. }
  296. #endif
  297. svcpu->in_use = false;
  298. out:
  299. svcpu_put(svcpu);
  300. }
  301. #ifdef CONFIG_PPC_TRANSACTIONAL_MEM
  302. void kvmppc_save_tm_sprs(struct kvm_vcpu *vcpu)
  303. {
  304. tm_enable();
  305. vcpu->arch.tfhar = mfspr(SPRN_TFHAR);
  306. vcpu->arch.texasr = mfspr(SPRN_TEXASR);
  307. vcpu->arch.tfiar = mfspr(SPRN_TFIAR);
  308. tm_disable();
  309. }
  310. void kvmppc_restore_tm_sprs(struct kvm_vcpu *vcpu)
  311. {
  312. tm_enable();
  313. mtspr(SPRN_TFHAR, vcpu->arch.tfhar);
  314. mtspr(SPRN_TEXASR, vcpu->arch.texasr);
  315. mtspr(SPRN_TFIAR, vcpu->arch.tfiar);
  316. tm_disable();
  317. }
  318. /* loadup math bits which is enabled at kvmppc_get_msr() but not enabled at
  319. * hardware.
  320. */
  321. static void kvmppc_handle_lost_math_exts(struct kvm_vcpu *vcpu)
  322. {
  323. ulong exit_nr;
  324. ulong ext_diff = (kvmppc_get_msr(vcpu) & ~vcpu->arch.guest_owned_ext) &
  325. (MSR_FP | MSR_VEC | MSR_VSX);
  326. if (!ext_diff)
  327. return;
  328. if (ext_diff == MSR_FP)
  329. exit_nr = BOOK3S_INTERRUPT_FP_UNAVAIL;
  330. else if (ext_diff == MSR_VEC)
  331. exit_nr = BOOK3S_INTERRUPT_ALTIVEC;
  332. else
  333. exit_nr = BOOK3S_INTERRUPT_VSX;
  334. kvmppc_handle_ext(vcpu, exit_nr, ext_diff);
  335. }
  336. void kvmppc_save_tm_pr(struct kvm_vcpu *vcpu)
  337. {
  338. if (!(MSR_TM_ACTIVE(kvmppc_get_msr(vcpu)))) {
  339. kvmppc_save_tm_sprs(vcpu);
  340. return;
  341. }
  342. kvmppc_giveup_fac(vcpu, FSCR_TAR_LG);
  343. kvmppc_giveup_ext(vcpu, MSR_VSX);
  344. preempt_disable();
  345. _kvmppc_save_tm_pr(vcpu, mfmsr());
  346. preempt_enable();
  347. }
  348. void kvmppc_restore_tm_pr(struct kvm_vcpu *vcpu)
  349. {
  350. if (!MSR_TM_ACTIVE(kvmppc_get_msr(vcpu))) {
  351. kvmppc_restore_tm_sprs(vcpu);
  352. if (kvmppc_get_msr(vcpu) & MSR_TM) {
  353. kvmppc_handle_lost_math_exts(vcpu);
  354. if (vcpu->arch.fscr & FSCR_TAR)
  355. kvmppc_handle_fac(vcpu, FSCR_TAR_LG);
  356. }
  357. return;
  358. }
  359. preempt_disable();
  360. _kvmppc_restore_tm_pr(vcpu, kvmppc_get_msr(vcpu));
  361. preempt_enable();
  362. if (kvmppc_get_msr(vcpu) & MSR_TM) {
  363. kvmppc_handle_lost_math_exts(vcpu);
  364. if (vcpu->arch.fscr & FSCR_TAR)
  365. kvmppc_handle_fac(vcpu, FSCR_TAR_LG);
  366. }
  367. }
  368. #endif
  369. static int kvmppc_core_check_requests_pr(struct kvm_vcpu *vcpu)
  370. {
  371. int r = 1; /* Indicate we want to get back into the guest */
  372. /* We misuse TLB_FLUSH to indicate that we want to clear
  373. all shadow cache entries */
  374. if (kvm_check_request(KVM_REQ_TLB_FLUSH, vcpu))
  375. kvmppc_mmu_pte_flush(vcpu, 0, 0);
  376. return r;
  377. }
  378. /************* MMU Notifiers *************/
  379. static bool do_kvm_unmap_gfn(struct kvm *kvm, struct kvm_gfn_range *range)
  380. {
  381. unsigned long i;
  382. struct kvm_vcpu *vcpu;
  383. kvm_for_each_vcpu(i, vcpu, kvm)
  384. kvmppc_mmu_pte_pflush(vcpu, range->start << PAGE_SHIFT,
  385. range->end << PAGE_SHIFT);
  386. return false;
  387. }
  388. static bool kvm_unmap_gfn_range_pr(struct kvm *kvm, struct kvm_gfn_range *range)
  389. {
  390. return do_kvm_unmap_gfn(kvm, range);
  391. }
  392. static bool kvm_age_gfn_pr(struct kvm *kvm, struct kvm_gfn_range *range)
  393. {
  394. /* XXX could be more clever ;) */
  395. return false;
  396. }
  397. static bool kvm_test_age_gfn_pr(struct kvm *kvm, struct kvm_gfn_range *range)
  398. {
  399. /* XXX could be more clever ;) */
  400. return false;
  401. }
  402. /*****************************************/
  403. static void kvmppc_set_msr_pr(struct kvm_vcpu *vcpu, u64 msr)
  404. {
  405. ulong old_msr;
  406. /* For PAPR guest, make sure MSR reflects guest mode */
  407. if (vcpu->arch.papr_enabled)
  408. msr = (msr & ~MSR_HV) | MSR_ME;
  409. #ifdef EXIT_DEBUG
  410. printk(KERN_INFO "KVM: Set MSR to 0x%llx\n", msr);
  411. #endif
  412. #ifdef CONFIG_PPC_TRANSACTIONAL_MEM
  413. /* We should never target guest MSR to TS=10 && PR=0,
  414. * since we always fail transaction for guest privilege
  415. * state.
  416. */
  417. if (!(msr & MSR_PR) && MSR_TM_TRANSACTIONAL(msr))
  418. kvmppc_emulate_tabort(vcpu,
  419. TM_CAUSE_KVM_FAC_UNAV | TM_CAUSE_PERSISTENT);
  420. #endif
  421. old_msr = kvmppc_get_msr(vcpu);
  422. msr &= to_book3s(vcpu)->msr_mask;
  423. kvmppc_set_msr_fast(vcpu, msr);
  424. kvmppc_recalc_shadow_msr(vcpu);
  425. if (msr & MSR_POW) {
  426. if (!vcpu->arch.pending_exceptions) {
  427. kvm_vcpu_halt(vcpu);
  428. vcpu->stat.generic.halt_wakeup++;
  429. /* Unset POW bit after we woke up */
  430. msr &= ~MSR_POW;
  431. kvmppc_set_msr_fast(vcpu, msr);
  432. }
  433. }
  434. if (kvmppc_is_split_real(vcpu))
  435. kvmppc_fixup_split_real(vcpu);
  436. else
  437. kvmppc_unfixup_split_real(vcpu);
  438. if ((kvmppc_get_msr(vcpu) & (MSR_PR|MSR_IR|MSR_DR)) !=
  439. (old_msr & (MSR_PR|MSR_IR|MSR_DR))) {
  440. kvmppc_mmu_flush_segments(vcpu);
  441. kvmppc_mmu_map_segment(vcpu, kvmppc_get_pc(vcpu));
  442. /* Preload magic page segment when in kernel mode */
  443. if (!(msr & MSR_PR) && vcpu->arch.magic_page_pa) {
  444. struct kvm_vcpu_arch *a = &vcpu->arch;
  445. if (msr & MSR_DR)
  446. kvmppc_mmu_map_segment(vcpu, a->magic_page_ea);
  447. else
  448. kvmppc_mmu_map_segment(vcpu, a->magic_page_pa);
  449. }
  450. }
  451. /*
  452. * When switching from 32 to 64-bit, we may have a stale 32-bit
  453. * magic page around, we need to flush it. Typically 32-bit magic
  454. * page will be instantiated when calling into RTAS. Note: We
  455. * assume that such transition only happens while in kernel mode,
  456. * ie, we never transition from user 32-bit to kernel 64-bit with
  457. * a 32-bit magic page around.
  458. */
  459. if (vcpu->arch.magic_page_pa &&
  460. !(old_msr & MSR_PR) && !(old_msr & MSR_SF) && (msr & MSR_SF)) {
  461. /* going from RTAS to normal kernel code */
  462. kvmppc_mmu_pte_flush(vcpu, (uint32_t)vcpu->arch.magic_page_pa,
  463. ~0xFFFUL);
  464. }
  465. /* Preload FPU if it's enabled */
  466. if (kvmppc_get_msr(vcpu) & MSR_FP)
  467. kvmppc_handle_ext(vcpu, BOOK3S_INTERRUPT_FP_UNAVAIL, MSR_FP);
  468. #ifdef CONFIG_PPC_TRANSACTIONAL_MEM
  469. if (kvmppc_get_msr(vcpu) & MSR_TM)
  470. kvmppc_handle_lost_math_exts(vcpu);
  471. #endif
  472. }
  473. static void kvmppc_set_pvr_pr(struct kvm_vcpu *vcpu, u32 pvr)
  474. {
  475. u32 host_pvr;
  476. vcpu->arch.hflags &= ~BOOK3S_HFLAG_SLB;
  477. vcpu->arch.pvr = pvr;
  478. #ifdef CONFIG_PPC_BOOK3S_64
  479. if ((pvr >= 0x330000) && (pvr < 0x70330000)) {
  480. kvmppc_mmu_book3s_64_init(vcpu);
  481. if (!to_book3s(vcpu)->hior_explicit)
  482. to_book3s(vcpu)->hior = 0xfff00000;
  483. to_book3s(vcpu)->msr_mask = 0xffffffffffffffffULL;
  484. vcpu->arch.cpu_type = KVM_CPU_3S_64;
  485. } else
  486. #endif
  487. {
  488. kvmppc_mmu_book3s_32_init(vcpu);
  489. if (!to_book3s(vcpu)->hior_explicit)
  490. to_book3s(vcpu)->hior = 0;
  491. to_book3s(vcpu)->msr_mask = 0xffffffffULL;
  492. vcpu->arch.cpu_type = KVM_CPU_3S_32;
  493. }
  494. kvmppc_sanity_check(vcpu);
  495. /* If we are in hypervisor level on 970, we can tell the CPU to
  496. * treat DCBZ as 32 bytes store */
  497. vcpu->arch.hflags &= ~BOOK3S_HFLAG_DCBZ32;
  498. if (vcpu->arch.mmu.is_dcbz32(vcpu) && (mfmsr() & MSR_HV) &&
  499. !strcmp(cur_cpu_spec->platform, "ppc970"))
  500. vcpu->arch.hflags |= BOOK3S_HFLAG_DCBZ32;
  501. /* Cell performs badly if MSR_FEx are set. So let's hope nobody
  502. really needs them in a VM on Cell and force disable them. */
  503. if (!strcmp(cur_cpu_spec->platform, "ppc-cell-be"))
  504. to_book3s(vcpu)->msr_mask &= ~(MSR_FE0 | MSR_FE1);
  505. /*
  506. * If they're asking for POWER6 or later, set the flag
  507. * indicating that we can do multiple large page sizes
  508. * and 1TB segments.
  509. * Also set the flag that indicates that tlbie has the large
  510. * page bit in the RB operand instead of the instruction.
  511. */
  512. switch (PVR_VER(pvr)) {
  513. case PVR_POWER6:
  514. case PVR_POWER7:
  515. case PVR_POWER7p:
  516. case PVR_POWER8:
  517. case PVR_POWER8E:
  518. case PVR_POWER8NVL:
  519. case PVR_HX_C2000:
  520. case PVR_POWER9:
  521. vcpu->arch.hflags |= BOOK3S_HFLAG_MULTI_PGSIZE |
  522. BOOK3S_HFLAG_NEW_TLBIE;
  523. break;
  524. }
  525. #ifdef CONFIG_PPC_BOOK3S_32
  526. /* 32 bit Book3S always has 32 byte dcbz */
  527. vcpu->arch.hflags |= BOOK3S_HFLAG_DCBZ32;
  528. #endif
  529. /* On some CPUs we can execute paired single operations natively */
  530. asm ( "mfpvr %0" : "=r"(host_pvr));
  531. switch (host_pvr) {
  532. case 0x00080200: /* lonestar 2.0 */
  533. case 0x00088202: /* lonestar 2.2 */
  534. case 0x70000100: /* gekko 1.0 */
  535. case 0x00080100: /* gekko 2.0 */
  536. case 0x00083203: /* gekko 2.3a */
  537. case 0x00083213: /* gekko 2.3b */
  538. case 0x00083204: /* gekko 2.4 */
  539. case 0x00083214: /* gekko 2.4e (8SE) - retail HW2 */
  540. case 0x00087200: /* broadway */
  541. vcpu->arch.hflags |= BOOK3S_HFLAG_NATIVE_PS;
  542. /* Enable HID2.PSE - in case we need it later */
  543. mtspr(SPRN_HID2_GEKKO, mfspr(SPRN_HID2_GEKKO) | (1 << 29));
  544. }
  545. }
  546. /* Book3s_32 CPUs always have 32 bytes cache line size, which Linux assumes. To
  547. * make Book3s_32 Linux work on Book3s_64, we have to make sure we trap dcbz to
  548. * emulate 32 bytes dcbz length.
  549. *
  550. * The Book3s_64 inventors also realized this case and implemented a special bit
  551. * in the HID5 register, which is a hypervisor ressource. Thus we can't use it.
  552. *
  553. * My approach here is to patch the dcbz instruction on executing pages.
  554. */
  555. static void kvmppc_patch_dcbz(struct kvm_vcpu *vcpu, struct kvmppc_pte *pte)
  556. {
  557. struct page *hpage;
  558. u64 hpage_offset;
  559. u32 *page;
  560. int i;
  561. hpage = gfn_to_page(vcpu->kvm, pte->raddr >> PAGE_SHIFT);
  562. if (is_error_page(hpage))
  563. return;
  564. hpage_offset = pte->raddr & ~PAGE_MASK;
  565. hpage_offset &= ~0xFFFULL;
  566. hpage_offset /= 4;
  567. get_page(hpage);
  568. page = kmap_atomic(hpage);
  569. /* patch dcbz into reserved instruction, so we trap */
  570. for (i=hpage_offset; i < hpage_offset + (HW_PAGE_SIZE / 4); i++)
  571. if ((be32_to_cpu(page[i]) & 0xff0007ff) == INS_DCBZ)
  572. page[i] &= cpu_to_be32(0xfffffff7);
  573. kunmap_atomic(page);
  574. put_page(hpage);
  575. }
  576. static bool kvmppc_visible_gpa(struct kvm_vcpu *vcpu, gpa_t gpa)
  577. {
  578. ulong mp_pa = vcpu->arch.magic_page_pa;
  579. if (!(kvmppc_get_msr(vcpu) & MSR_SF))
  580. mp_pa = (uint32_t)mp_pa;
  581. gpa &= ~0xFFFULL;
  582. if (unlikely(mp_pa) && unlikely((mp_pa & KVM_PAM) == (gpa & KVM_PAM))) {
  583. return true;
  584. }
  585. return kvm_is_visible_gfn(vcpu->kvm, gpa >> PAGE_SHIFT);
  586. }
  587. static int kvmppc_handle_pagefault(struct kvm_vcpu *vcpu,
  588. ulong eaddr, int vec)
  589. {
  590. bool data = (vec == BOOK3S_INTERRUPT_DATA_STORAGE);
  591. bool iswrite = false;
  592. int r = RESUME_GUEST;
  593. int relocated;
  594. int page_found = 0;
  595. struct kvmppc_pte pte = { 0 };
  596. bool dr = (kvmppc_get_msr(vcpu) & MSR_DR) ? true : false;
  597. bool ir = (kvmppc_get_msr(vcpu) & MSR_IR) ? true : false;
  598. u64 vsid;
  599. relocated = data ? dr : ir;
  600. if (data && (vcpu->arch.fault_dsisr & DSISR_ISSTORE))
  601. iswrite = true;
  602. /* Resolve real address if translation turned on */
  603. if (relocated) {
  604. page_found = vcpu->arch.mmu.xlate(vcpu, eaddr, &pte, data, iswrite);
  605. } else {
  606. pte.may_execute = true;
  607. pte.may_read = true;
  608. pte.may_write = true;
  609. pte.raddr = eaddr & KVM_PAM;
  610. pte.eaddr = eaddr;
  611. pte.vpage = eaddr >> 12;
  612. pte.page_size = MMU_PAGE_64K;
  613. pte.wimg = HPTE_R_M;
  614. }
  615. switch (kvmppc_get_msr(vcpu) & (MSR_DR|MSR_IR)) {
  616. case 0:
  617. pte.vpage |= ((u64)VSID_REAL << (SID_SHIFT - 12));
  618. break;
  619. case MSR_DR:
  620. if (!data &&
  621. (vcpu->arch.hflags & BOOK3S_HFLAG_SPLIT_HACK) &&
  622. ((pte.raddr & SPLIT_HACK_MASK) == SPLIT_HACK_OFFS))
  623. pte.raddr &= ~SPLIT_HACK_MASK;
  624. fallthrough;
  625. case MSR_IR:
  626. vcpu->arch.mmu.esid_to_vsid(vcpu, eaddr >> SID_SHIFT, &vsid);
  627. if ((kvmppc_get_msr(vcpu) & (MSR_DR|MSR_IR)) == MSR_DR)
  628. pte.vpage |= ((u64)VSID_REAL_DR << (SID_SHIFT - 12));
  629. else
  630. pte.vpage |= ((u64)VSID_REAL_IR << (SID_SHIFT - 12));
  631. pte.vpage |= vsid;
  632. if (vsid == -1)
  633. page_found = -EINVAL;
  634. break;
  635. }
  636. if (vcpu->arch.mmu.is_dcbz32(vcpu) &&
  637. (!(vcpu->arch.hflags & BOOK3S_HFLAG_DCBZ32))) {
  638. /*
  639. * If we do the dcbz hack, we have to NX on every execution,
  640. * so we can patch the executing code. This renders our guest
  641. * NX-less.
  642. */
  643. pte.may_execute = !data;
  644. }
  645. if (page_found == -ENOENT || page_found == -EPERM) {
  646. /* Page not found in guest PTE entries, or protection fault */
  647. u64 flags;
  648. if (page_found == -EPERM)
  649. flags = DSISR_PROTFAULT;
  650. else
  651. flags = DSISR_NOHPTE;
  652. if (data) {
  653. flags |= vcpu->arch.fault_dsisr & DSISR_ISSTORE;
  654. kvmppc_core_queue_data_storage(vcpu, 0, eaddr, flags);
  655. } else {
  656. kvmppc_core_queue_inst_storage(vcpu, flags);
  657. }
  658. } else if (page_found == -EINVAL) {
  659. /* Page not found in guest SLB */
  660. kvmppc_set_dar(vcpu, kvmppc_get_fault_dar(vcpu));
  661. kvmppc_book3s_queue_irqprio(vcpu, vec + 0x80);
  662. } else if (kvmppc_visible_gpa(vcpu, pte.raddr)) {
  663. if (data && !(vcpu->arch.fault_dsisr & DSISR_NOHPTE)) {
  664. /*
  665. * There is already a host HPTE there, presumably
  666. * a read-only one for a page the guest thinks
  667. * is writable, so get rid of it first.
  668. */
  669. kvmppc_mmu_unmap_page(vcpu, &pte);
  670. }
  671. /* The guest's PTE is not mapped yet. Map on the host */
  672. if (kvmppc_mmu_map_page(vcpu, &pte, iswrite) == -EIO) {
  673. /* Exit KVM if mapping failed */
  674. vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
  675. return RESUME_HOST;
  676. }
  677. if (data)
  678. vcpu->stat.sp_storage++;
  679. else if (vcpu->arch.mmu.is_dcbz32(vcpu) &&
  680. (!(vcpu->arch.hflags & BOOK3S_HFLAG_DCBZ32)))
  681. kvmppc_patch_dcbz(vcpu, &pte);
  682. } else {
  683. /* MMIO */
  684. vcpu->stat.mmio_exits++;
  685. vcpu->arch.paddr_accessed = pte.raddr;
  686. vcpu->arch.vaddr_accessed = pte.eaddr;
  687. r = kvmppc_emulate_mmio(vcpu);
  688. if ( r == RESUME_HOST_NV )
  689. r = RESUME_HOST;
  690. }
  691. return r;
  692. }
  693. /* Give up external provider (FPU, Altivec, VSX) */
  694. void kvmppc_giveup_ext(struct kvm_vcpu *vcpu, ulong msr)
  695. {
  696. struct thread_struct *t = &current->thread;
  697. /*
  698. * VSX instructions can access FP and vector registers, so if
  699. * we are giving up VSX, make sure we give up FP and VMX as well.
  700. */
  701. if (msr & MSR_VSX)
  702. msr |= MSR_FP | MSR_VEC;
  703. msr &= vcpu->arch.guest_owned_ext;
  704. if (!msr)
  705. return;
  706. #ifdef DEBUG_EXT
  707. printk(KERN_INFO "Giving up ext 0x%lx\n", msr);
  708. #endif
  709. if (msr & MSR_FP) {
  710. /*
  711. * Note that on CPUs with VSX, giveup_fpu stores
  712. * both the traditional FP registers and the added VSX
  713. * registers into thread.fp_state.fpr[].
  714. */
  715. if (t->regs->msr & MSR_FP)
  716. giveup_fpu(current);
  717. t->fp_save_area = NULL;
  718. }
  719. #ifdef CONFIG_ALTIVEC
  720. if (msr & MSR_VEC) {
  721. if (current->thread.regs->msr & MSR_VEC)
  722. giveup_altivec(current);
  723. t->vr_save_area = NULL;
  724. }
  725. #endif
  726. vcpu->arch.guest_owned_ext &= ~(msr | MSR_VSX);
  727. kvmppc_recalc_shadow_msr(vcpu);
  728. }
  729. /* Give up facility (TAR / EBB / DSCR) */
  730. void kvmppc_giveup_fac(struct kvm_vcpu *vcpu, ulong fac)
  731. {
  732. #ifdef CONFIG_PPC_BOOK3S_64
  733. if (!(vcpu->arch.shadow_fscr & (1ULL << fac))) {
  734. /* Facility not available to the guest, ignore giveup request*/
  735. return;
  736. }
  737. switch (fac) {
  738. case FSCR_TAR_LG:
  739. vcpu->arch.tar = mfspr(SPRN_TAR);
  740. mtspr(SPRN_TAR, current->thread.tar);
  741. vcpu->arch.shadow_fscr &= ~FSCR_TAR;
  742. break;
  743. }
  744. #endif
  745. }
  746. /* Handle external providers (FPU, Altivec, VSX) */
  747. static int kvmppc_handle_ext(struct kvm_vcpu *vcpu, unsigned int exit_nr,
  748. ulong msr)
  749. {
  750. struct thread_struct *t = &current->thread;
  751. /* When we have paired singles, we emulate in software */
  752. if (vcpu->arch.hflags & BOOK3S_HFLAG_PAIRED_SINGLE)
  753. return RESUME_GUEST;
  754. if (!(kvmppc_get_msr(vcpu) & msr)) {
  755. kvmppc_book3s_queue_irqprio(vcpu, exit_nr);
  756. return RESUME_GUEST;
  757. }
  758. if (msr == MSR_VSX) {
  759. /* No VSX? Give an illegal instruction interrupt */
  760. #ifdef CONFIG_VSX
  761. if (!cpu_has_feature(CPU_FTR_VSX))
  762. #endif
  763. {
  764. kvmppc_core_queue_program(vcpu, SRR1_PROGILL);
  765. return RESUME_GUEST;
  766. }
  767. /*
  768. * We have to load up all the FP and VMX registers before
  769. * we can let the guest use VSX instructions.
  770. */
  771. msr = MSR_FP | MSR_VEC | MSR_VSX;
  772. }
  773. /* See if we already own all the ext(s) needed */
  774. msr &= ~vcpu->arch.guest_owned_ext;
  775. if (!msr)
  776. return RESUME_GUEST;
  777. #ifdef DEBUG_EXT
  778. printk(KERN_INFO "Loading up ext 0x%lx\n", msr);
  779. #endif
  780. if (msr & MSR_FP) {
  781. preempt_disable();
  782. enable_kernel_fp();
  783. load_fp_state(&vcpu->arch.fp);
  784. disable_kernel_fp();
  785. t->fp_save_area = &vcpu->arch.fp;
  786. preempt_enable();
  787. }
  788. if (msr & MSR_VEC) {
  789. #ifdef CONFIG_ALTIVEC
  790. preempt_disable();
  791. enable_kernel_altivec();
  792. load_vr_state(&vcpu->arch.vr);
  793. disable_kernel_altivec();
  794. t->vr_save_area = &vcpu->arch.vr;
  795. preempt_enable();
  796. #endif
  797. }
  798. t->regs->msr |= msr;
  799. vcpu->arch.guest_owned_ext |= msr;
  800. kvmppc_recalc_shadow_msr(vcpu);
  801. return RESUME_GUEST;
  802. }
  803. /*
  804. * Kernel code using FP or VMX could have flushed guest state to
  805. * the thread_struct; if so, get it back now.
  806. */
  807. static void kvmppc_handle_lost_ext(struct kvm_vcpu *vcpu)
  808. {
  809. unsigned long lost_ext;
  810. lost_ext = vcpu->arch.guest_owned_ext & ~current->thread.regs->msr;
  811. if (!lost_ext)
  812. return;
  813. if (lost_ext & MSR_FP) {
  814. preempt_disable();
  815. enable_kernel_fp();
  816. load_fp_state(&vcpu->arch.fp);
  817. disable_kernel_fp();
  818. preempt_enable();
  819. }
  820. #ifdef CONFIG_ALTIVEC
  821. if (lost_ext & MSR_VEC) {
  822. preempt_disable();
  823. enable_kernel_altivec();
  824. load_vr_state(&vcpu->arch.vr);
  825. disable_kernel_altivec();
  826. preempt_enable();
  827. }
  828. #endif
  829. current->thread.regs->msr |= lost_ext;
  830. }
  831. #ifdef CONFIG_PPC_BOOK3S_64
  832. void kvmppc_trigger_fac_interrupt(struct kvm_vcpu *vcpu, ulong fac)
  833. {
  834. /* Inject the Interrupt Cause field and trigger a guest interrupt */
  835. vcpu->arch.fscr &= ~(0xffULL << 56);
  836. vcpu->arch.fscr |= (fac << 56);
  837. kvmppc_book3s_queue_irqprio(vcpu, BOOK3S_INTERRUPT_FAC_UNAVAIL);
  838. }
  839. static void kvmppc_emulate_fac(struct kvm_vcpu *vcpu, ulong fac)
  840. {
  841. enum emulation_result er = EMULATE_FAIL;
  842. if (!(kvmppc_get_msr(vcpu) & MSR_PR))
  843. er = kvmppc_emulate_instruction(vcpu);
  844. if ((er != EMULATE_DONE) && (er != EMULATE_AGAIN)) {
  845. /* Couldn't emulate, trigger interrupt in guest */
  846. kvmppc_trigger_fac_interrupt(vcpu, fac);
  847. }
  848. }
  849. /* Enable facilities (TAR, EBB, DSCR) for the guest */
  850. static int kvmppc_handle_fac(struct kvm_vcpu *vcpu, ulong fac)
  851. {
  852. bool guest_fac_enabled;
  853. BUG_ON(!cpu_has_feature(CPU_FTR_ARCH_207S));
  854. /*
  855. * Not every facility is enabled by FSCR bits, check whether the
  856. * guest has this facility enabled at all.
  857. */
  858. switch (fac) {
  859. case FSCR_TAR_LG:
  860. case FSCR_EBB_LG:
  861. guest_fac_enabled = (vcpu->arch.fscr & (1ULL << fac));
  862. break;
  863. case FSCR_TM_LG:
  864. guest_fac_enabled = kvmppc_get_msr(vcpu) & MSR_TM;
  865. break;
  866. default:
  867. guest_fac_enabled = false;
  868. break;
  869. }
  870. if (!guest_fac_enabled) {
  871. /* Facility not enabled by the guest */
  872. kvmppc_trigger_fac_interrupt(vcpu, fac);
  873. return RESUME_GUEST;
  874. }
  875. switch (fac) {
  876. case FSCR_TAR_LG:
  877. /* TAR switching isn't lazy in Linux yet */
  878. current->thread.tar = mfspr(SPRN_TAR);
  879. mtspr(SPRN_TAR, vcpu->arch.tar);
  880. vcpu->arch.shadow_fscr |= FSCR_TAR;
  881. break;
  882. default:
  883. kvmppc_emulate_fac(vcpu, fac);
  884. break;
  885. }
  886. #ifdef CONFIG_PPC_TRANSACTIONAL_MEM
  887. /* Since we disabled MSR_TM at privilege state, the mfspr instruction
  888. * for TM spr can trigger TM fac unavailable. In this case, the
  889. * emulation is handled by kvmppc_emulate_fac(), which invokes
  890. * kvmppc_emulate_mfspr() finally. But note the mfspr can include
  891. * RT for NV registers. So it need to restore those NV reg to reflect
  892. * the update.
  893. */
  894. if ((fac == FSCR_TM_LG) && !(kvmppc_get_msr(vcpu) & MSR_PR))
  895. return RESUME_GUEST_NV;
  896. #endif
  897. return RESUME_GUEST;
  898. }
  899. void kvmppc_set_fscr(struct kvm_vcpu *vcpu, u64 fscr)
  900. {
  901. if (fscr & FSCR_SCV)
  902. fscr &= ~FSCR_SCV; /* SCV must not be enabled */
  903. /* Prohibit prefixed instructions for now */
  904. fscr &= ~FSCR_PREFIX;
  905. if ((vcpu->arch.fscr & FSCR_TAR) && !(fscr & FSCR_TAR)) {
  906. /* TAR got dropped, drop it in shadow too */
  907. kvmppc_giveup_fac(vcpu, FSCR_TAR_LG);
  908. } else if (!(vcpu->arch.fscr & FSCR_TAR) && (fscr & FSCR_TAR)) {
  909. vcpu->arch.fscr = fscr;
  910. kvmppc_handle_fac(vcpu, FSCR_TAR_LG);
  911. return;
  912. }
  913. vcpu->arch.fscr = fscr;
  914. }
  915. #endif
  916. static void kvmppc_setup_debug(struct kvm_vcpu *vcpu)
  917. {
  918. if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP) {
  919. u64 msr = kvmppc_get_msr(vcpu);
  920. kvmppc_set_msr(vcpu, msr | MSR_SE);
  921. }
  922. }
  923. static void kvmppc_clear_debug(struct kvm_vcpu *vcpu)
  924. {
  925. if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP) {
  926. u64 msr = kvmppc_get_msr(vcpu);
  927. kvmppc_set_msr(vcpu, msr & ~MSR_SE);
  928. }
  929. }
  930. static int kvmppc_exit_pr_progint(struct kvm_vcpu *vcpu, unsigned int exit_nr)
  931. {
  932. enum emulation_result er;
  933. ulong flags;
  934. ppc_inst_t last_inst;
  935. int emul, r;
  936. /*
  937. * shadow_srr1 only contains valid flags if we came here via a program
  938. * exception. The other exceptions (emulation assist, FP unavailable,
  939. * etc.) do not provide flags in SRR1, so use an illegal-instruction
  940. * exception when injecting a program interrupt into the guest.
  941. */
  942. if (exit_nr == BOOK3S_INTERRUPT_PROGRAM)
  943. flags = vcpu->arch.shadow_srr1 & 0x1f0000ull;
  944. else
  945. flags = SRR1_PROGILL;
  946. emul = kvmppc_get_last_inst(vcpu, INST_GENERIC, &last_inst);
  947. if (emul != EMULATE_DONE)
  948. return RESUME_GUEST;
  949. if (kvmppc_get_msr(vcpu) & MSR_PR) {
  950. #ifdef EXIT_DEBUG
  951. pr_info("Userspace triggered 0x700 exception at\n 0x%lx (0x%x)\n",
  952. kvmppc_get_pc(vcpu), ppc_inst_val(last_inst));
  953. #endif
  954. if ((ppc_inst_val(last_inst) & 0xff0007ff) != (INS_DCBZ & 0xfffffff7)) {
  955. kvmppc_core_queue_program(vcpu, flags);
  956. return RESUME_GUEST;
  957. }
  958. }
  959. vcpu->stat.emulated_inst_exits++;
  960. er = kvmppc_emulate_instruction(vcpu);
  961. switch (er) {
  962. case EMULATE_DONE:
  963. r = RESUME_GUEST_NV;
  964. break;
  965. case EMULATE_AGAIN:
  966. r = RESUME_GUEST;
  967. break;
  968. case EMULATE_FAIL:
  969. pr_crit("%s: emulation at %lx failed (%08x)\n",
  970. __func__, kvmppc_get_pc(vcpu), ppc_inst_val(last_inst));
  971. kvmppc_core_queue_program(vcpu, flags);
  972. r = RESUME_GUEST;
  973. break;
  974. case EMULATE_DO_MMIO:
  975. vcpu->run->exit_reason = KVM_EXIT_MMIO;
  976. r = RESUME_HOST_NV;
  977. break;
  978. case EMULATE_EXIT_USER:
  979. r = RESUME_HOST_NV;
  980. break;
  981. default:
  982. BUG();
  983. }
  984. return r;
  985. }
  986. int kvmppc_handle_exit_pr(struct kvm_vcpu *vcpu, unsigned int exit_nr)
  987. {
  988. struct kvm_run *run = vcpu->run;
  989. int r = RESUME_HOST;
  990. int s;
  991. vcpu->stat.sum_exits++;
  992. run->exit_reason = KVM_EXIT_UNKNOWN;
  993. run->ready_for_interrupt_injection = 1;
  994. /* We get here with MSR.EE=1 */
  995. trace_kvm_exit(exit_nr, vcpu);
  996. guest_exit();
  997. switch (exit_nr) {
  998. case BOOK3S_INTERRUPT_INST_STORAGE:
  999. {
  1000. ulong shadow_srr1 = vcpu->arch.shadow_srr1;
  1001. vcpu->stat.pf_instruc++;
  1002. if (kvmppc_is_split_real(vcpu))
  1003. kvmppc_fixup_split_real(vcpu);
  1004. #ifdef CONFIG_PPC_BOOK3S_32
  1005. /* We set segments as unused segments when invalidating them. So
  1006. * treat the respective fault as segment fault. */
  1007. {
  1008. struct kvmppc_book3s_shadow_vcpu *svcpu;
  1009. u32 sr;
  1010. svcpu = svcpu_get(vcpu);
  1011. sr = svcpu->sr[kvmppc_get_pc(vcpu) >> SID_SHIFT];
  1012. svcpu_put(svcpu);
  1013. if (sr == SR_INVALID) {
  1014. kvmppc_mmu_map_segment(vcpu, kvmppc_get_pc(vcpu));
  1015. r = RESUME_GUEST;
  1016. break;
  1017. }
  1018. }
  1019. #endif
  1020. /* only care about PTEG not found errors, but leave NX alone */
  1021. if (shadow_srr1 & 0x40000000) {
  1022. int idx = srcu_read_lock(&vcpu->kvm->srcu);
  1023. r = kvmppc_handle_pagefault(vcpu, kvmppc_get_pc(vcpu), exit_nr);
  1024. srcu_read_unlock(&vcpu->kvm->srcu, idx);
  1025. vcpu->stat.sp_instruc++;
  1026. } else if (vcpu->arch.mmu.is_dcbz32(vcpu) &&
  1027. (!(vcpu->arch.hflags & BOOK3S_HFLAG_DCBZ32))) {
  1028. /*
  1029. * XXX If we do the dcbz hack we use the NX bit to flush&patch the page,
  1030. * so we can't use the NX bit inside the guest. Let's cross our fingers,
  1031. * that no guest that needs the dcbz hack does NX.
  1032. */
  1033. kvmppc_mmu_pte_flush(vcpu, kvmppc_get_pc(vcpu), ~0xFFFUL);
  1034. r = RESUME_GUEST;
  1035. } else {
  1036. kvmppc_core_queue_inst_storage(vcpu,
  1037. shadow_srr1 & 0x58000000);
  1038. r = RESUME_GUEST;
  1039. }
  1040. break;
  1041. }
  1042. case BOOK3S_INTERRUPT_DATA_STORAGE:
  1043. {
  1044. ulong dar = kvmppc_get_fault_dar(vcpu);
  1045. u32 fault_dsisr = vcpu->arch.fault_dsisr;
  1046. vcpu->stat.pf_storage++;
  1047. #ifdef CONFIG_PPC_BOOK3S_32
  1048. /* We set segments as unused segments when invalidating them. So
  1049. * treat the respective fault as segment fault. */
  1050. {
  1051. struct kvmppc_book3s_shadow_vcpu *svcpu;
  1052. u32 sr;
  1053. svcpu = svcpu_get(vcpu);
  1054. sr = svcpu->sr[dar >> SID_SHIFT];
  1055. svcpu_put(svcpu);
  1056. if (sr == SR_INVALID) {
  1057. kvmppc_mmu_map_segment(vcpu, dar);
  1058. r = RESUME_GUEST;
  1059. break;
  1060. }
  1061. }
  1062. #endif
  1063. /*
  1064. * We need to handle missing shadow PTEs, and
  1065. * protection faults due to us mapping a page read-only
  1066. * when the guest thinks it is writable.
  1067. */
  1068. if (fault_dsisr & (DSISR_NOHPTE | DSISR_PROTFAULT)) {
  1069. int idx = srcu_read_lock(&vcpu->kvm->srcu);
  1070. r = kvmppc_handle_pagefault(vcpu, dar, exit_nr);
  1071. srcu_read_unlock(&vcpu->kvm->srcu, idx);
  1072. } else {
  1073. kvmppc_core_queue_data_storage(vcpu, 0, dar, fault_dsisr);
  1074. r = RESUME_GUEST;
  1075. }
  1076. break;
  1077. }
  1078. case BOOK3S_INTERRUPT_DATA_SEGMENT:
  1079. if (kvmppc_mmu_map_segment(vcpu, kvmppc_get_fault_dar(vcpu)) < 0) {
  1080. kvmppc_set_dar(vcpu, kvmppc_get_fault_dar(vcpu));
  1081. kvmppc_book3s_queue_irqprio(vcpu,
  1082. BOOK3S_INTERRUPT_DATA_SEGMENT);
  1083. }
  1084. r = RESUME_GUEST;
  1085. break;
  1086. case BOOK3S_INTERRUPT_INST_SEGMENT:
  1087. if (kvmppc_mmu_map_segment(vcpu, kvmppc_get_pc(vcpu)) < 0) {
  1088. kvmppc_book3s_queue_irqprio(vcpu,
  1089. BOOK3S_INTERRUPT_INST_SEGMENT);
  1090. }
  1091. r = RESUME_GUEST;
  1092. break;
  1093. /* We're good on these - the host merely wanted to get our attention */
  1094. case BOOK3S_INTERRUPT_DECREMENTER:
  1095. case BOOK3S_INTERRUPT_HV_DECREMENTER:
  1096. case BOOK3S_INTERRUPT_DOORBELL:
  1097. case BOOK3S_INTERRUPT_H_DOORBELL:
  1098. vcpu->stat.dec_exits++;
  1099. r = RESUME_GUEST;
  1100. break;
  1101. case BOOK3S_INTERRUPT_EXTERNAL:
  1102. case BOOK3S_INTERRUPT_EXTERNAL_HV:
  1103. case BOOK3S_INTERRUPT_H_VIRT:
  1104. vcpu->stat.ext_intr_exits++;
  1105. r = RESUME_GUEST;
  1106. break;
  1107. case BOOK3S_INTERRUPT_HMI:
  1108. case BOOK3S_INTERRUPT_PERFMON:
  1109. case BOOK3S_INTERRUPT_SYSTEM_RESET:
  1110. r = RESUME_GUEST;
  1111. break;
  1112. case BOOK3S_INTERRUPT_PROGRAM:
  1113. case BOOK3S_INTERRUPT_H_EMUL_ASSIST:
  1114. r = kvmppc_exit_pr_progint(vcpu, exit_nr);
  1115. break;
  1116. case BOOK3S_INTERRUPT_SYSCALL:
  1117. {
  1118. ppc_inst_t last_sc;
  1119. int emul;
  1120. /* Get last sc for papr */
  1121. if (vcpu->arch.papr_enabled) {
  1122. /* The sc instruction points SRR0 to the next inst */
  1123. emul = kvmppc_get_last_inst(vcpu, INST_SC, &last_sc);
  1124. if (emul != EMULATE_DONE) {
  1125. kvmppc_set_pc(vcpu, kvmppc_get_pc(vcpu) - 4);
  1126. r = RESUME_GUEST;
  1127. break;
  1128. }
  1129. }
  1130. if (vcpu->arch.papr_enabled &&
  1131. (ppc_inst_val(last_sc) == 0x44000022) &&
  1132. !(kvmppc_get_msr(vcpu) & MSR_PR)) {
  1133. /* SC 1 papr hypercalls */
  1134. ulong cmd = kvmppc_get_gpr(vcpu, 3);
  1135. int i;
  1136. #ifdef CONFIG_PPC_BOOK3S_64
  1137. if (kvmppc_h_pr(vcpu, cmd) == EMULATE_DONE) {
  1138. r = RESUME_GUEST;
  1139. break;
  1140. }
  1141. #endif
  1142. run->papr_hcall.nr = cmd;
  1143. for (i = 0; i < 9; ++i) {
  1144. ulong gpr = kvmppc_get_gpr(vcpu, 4 + i);
  1145. run->papr_hcall.args[i] = gpr;
  1146. }
  1147. run->exit_reason = KVM_EXIT_PAPR_HCALL;
  1148. vcpu->arch.hcall_needed = 1;
  1149. r = RESUME_HOST;
  1150. } else if (vcpu->arch.osi_enabled &&
  1151. (((u32)kvmppc_get_gpr(vcpu, 3)) == OSI_SC_MAGIC_R3) &&
  1152. (((u32)kvmppc_get_gpr(vcpu, 4)) == OSI_SC_MAGIC_R4)) {
  1153. /* MOL hypercalls */
  1154. u64 *gprs = run->osi.gprs;
  1155. int i;
  1156. run->exit_reason = KVM_EXIT_OSI;
  1157. for (i = 0; i < 32; i++)
  1158. gprs[i] = kvmppc_get_gpr(vcpu, i);
  1159. vcpu->arch.osi_needed = 1;
  1160. r = RESUME_HOST_NV;
  1161. } else if (!(kvmppc_get_msr(vcpu) & MSR_PR) &&
  1162. (((u32)kvmppc_get_gpr(vcpu, 0)) == KVM_SC_MAGIC_R0)) {
  1163. /* KVM PV hypercalls */
  1164. kvmppc_set_gpr(vcpu, 3, kvmppc_kvm_pv(vcpu));
  1165. r = RESUME_GUEST;
  1166. } else {
  1167. /* Guest syscalls */
  1168. vcpu->stat.syscall_exits++;
  1169. kvmppc_book3s_queue_irqprio(vcpu, exit_nr);
  1170. r = RESUME_GUEST;
  1171. }
  1172. break;
  1173. }
  1174. case BOOK3S_INTERRUPT_FP_UNAVAIL:
  1175. case BOOK3S_INTERRUPT_ALTIVEC:
  1176. case BOOK3S_INTERRUPT_VSX:
  1177. {
  1178. int ext_msr = 0;
  1179. int emul;
  1180. ppc_inst_t last_inst;
  1181. if (vcpu->arch.hflags & BOOK3S_HFLAG_PAIRED_SINGLE) {
  1182. /* Do paired single instruction emulation */
  1183. emul = kvmppc_get_last_inst(vcpu, INST_GENERIC,
  1184. &last_inst);
  1185. if (emul == EMULATE_DONE)
  1186. r = kvmppc_exit_pr_progint(vcpu, exit_nr);
  1187. else
  1188. r = RESUME_GUEST;
  1189. break;
  1190. }
  1191. /* Enable external provider */
  1192. switch (exit_nr) {
  1193. case BOOK3S_INTERRUPT_FP_UNAVAIL:
  1194. ext_msr = MSR_FP;
  1195. break;
  1196. case BOOK3S_INTERRUPT_ALTIVEC:
  1197. ext_msr = MSR_VEC;
  1198. break;
  1199. case BOOK3S_INTERRUPT_VSX:
  1200. ext_msr = MSR_VSX;
  1201. break;
  1202. }
  1203. r = kvmppc_handle_ext(vcpu, exit_nr, ext_msr);
  1204. break;
  1205. }
  1206. case BOOK3S_INTERRUPT_ALIGNMENT:
  1207. {
  1208. ppc_inst_t last_inst;
  1209. int emul = kvmppc_get_last_inst(vcpu, INST_GENERIC, &last_inst);
  1210. if (emul == EMULATE_DONE) {
  1211. u32 dsisr;
  1212. u64 dar;
  1213. dsisr = kvmppc_alignment_dsisr(vcpu, ppc_inst_val(last_inst));
  1214. dar = kvmppc_alignment_dar(vcpu, ppc_inst_val(last_inst));
  1215. kvmppc_set_dsisr(vcpu, dsisr);
  1216. kvmppc_set_dar(vcpu, dar);
  1217. kvmppc_book3s_queue_irqprio(vcpu, exit_nr);
  1218. }
  1219. r = RESUME_GUEST;
  1220. break;
  1221. }
  1222. #ifdef CONFIG_PPC_BOOK3S_64
  1223. case BOOK3S_INTERRUPT_FAC_UNAVAIL:
  1224. r = kvmppc_handle_fac(vcpu, vcpu->arch.shadow_fscr >> 56);
  1225. break;
  1226. #endif
  1227. case BOOK3S_INTERRUPT_MACHINE_CHECK:
  1228. kvmppc_book3s_queue_irqprio(vcpu, exit_nr);
  1229. r = RESUME_GUEST;
  1230. break;
  1231. case BOOK3S_INTERRUPT_TRACE:
  1232. if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP) {
  1233. run->exit_reason = KVM_EXIT_DEBUG;
  1234. r = RESUME_HOST;
  1235. } else {
  1236. kvmppc_book3s_queue_irqprio(vcpu, exit_nr);
  1237. r = RESUME_GUEST;
  1238. }
  1239. break;
  1240. default:
  1241. {
  1242. ulong shadow_srr1 = vcpu->arch.shadow_srr1;
  1243. /* Ugh - bork here! What did we get? */
  1244. printk(KERN_EMERG "exit_nr=0x%x | pc=0x%lx | msr=0x%lx\n",
  1245. exit_nr, kvmppc_get_pc(vcpu), shadow_srr1);
  1246. r = RESUME_HOST;
  1247. BUG();
  1248. break;
  1249. }
  1250. }
  1251. if (!(r & RESUME_HOST)) {
  1252. /* To avoid clobbering exit_reason, only check for signals if
  1253. * we aren't already exiting to userspace for some other
  1254. * reason. */
  1255. /*
  1256. * Interrupts could be timers for the guest which we have to
  1257. * inject again, so let's postpone them until we're in the guest
  1258. * and if we really did time things so badly, then we just exit
  1259. * again due to a host external interrupt.
  1260. */
  1261. s = kvmppc_prepare_to_enter(vcpu);
  1262. if (s <= 0)
  1263. r = s;
  1264. else {
  1265. /* interrupts now hard-disabled */
  1266. kvmppc_fix_ee_before_entry();
  1267. }
  1268. kvmppc_handle_lost_ext(vcpu);
  1269. }
  1270. trace_kvm_book3s_reenter(r, vcpu);
  1271. return r;
  1272. }
  1273. static int kvm_arch_vcpu_ioctl_get_sregs_pr(struct kvm_vcpu *vcpu,
  1274. struct kvm_sregs *sregs)
  1275. {
  1276. struct kvmppc_vcpu_book3s *vcpu3s = to_book3s(vcpu);
  1277. int i;
  1278. sregs->pvr = vcpu->arch.pvr;
  1279. sregs->u.s.sdr1 = to_book3s(vcpu)->sdr1;
  1280. if (vcpu->arch.hflags & BOOK3S_HFLAG_SLB) {
  1281. for (i = 0; i < 64; i++) {
  1282. sregs->u.s.ppc64.slb[i].slbe = vcpu->arch.slb[i].orige | i;
  1283. sregs->u.s.ppc64.slb[i].slbv = vcpu->arch.slb[i].origv;
  1284. }
  1285. } else {
  1286. for (i = 0; i < 16; i++)
  1287. sregs->u.s.ppc32.sr[i] = kvmppc_get_sr(vcpu, i);
  1288. for (i = 0; i < 8; i++) {
  1289. sregs->u.s.ppc32.ibat[i] = vcpu3s->ibat[i].raw;
  1290. sregs->u.s.ppc32.dbat[i] = vcpu3s->dbat[i].raw;
  1291. }
  1292. }
  1293. return 0;
  1294. }
  1295. static int kvm_arch_vcpu_ioctl_set_sregs_pr(struct kvm_vcpu *vcpu,
  1296. struct kvm_sregs *sregs)
  1297. {
  1298. struct kvmppc_vcpu_book3s *vcpu3s = to_book3s(vcpu);
  1299. int i;
  1300. kvmppc_set_pvr_pr(vcpu, sregs->pvr);
  1301. vcpu3s->sdr1 = sregs->u.s.sdr1;
  1302. #ifdef CONFIG_PPC_BOOK3S_64
  1303. if (vcpu->arch.hflags & BOOK3S_HFLAG_SLB) {
  1304. /* Flush all SLB entries */
  1305. vcpu->arch.mmu.slbmte(vcpu, 0, 0);
  1306. vcpu->arch.mmu.slbia(vcpu);
  1307. for (i = 0; i < 64; i++) {
  1308. u64 rb = sregs->u.s.ppc64.slb[i].slbe;
  1309. u64 rs = sregs->u.s.ppc64.slb[i].slbv;
  1310. if (rb & SLB_ESID_V)
  1311. vcpu->arch.mmu.slbmte(vcpu, rs, rb);
  1312. }
  1313. } else
  1314. #endif
  1315. {
  1316. for (i = 0; i < 16; i++) {
  1317. vcpu->arch.mmu.mtsrin(vcpu, i, sregs->u.s.ppc32.sr[i]);
  1318. }
  1319. for (i = 0; i < 8; i++) {
  1320. kvmppc_set_bat(vcpu, &(vcpu3s->ibat[i]), false,
  1321. (u32)sregs->u.s.ppc32.ibat[i]);
  1322. kvmppc_set_bat(vcpu, &(vcpu3s->ibat[i]), true,
  1323. (u32)(sregs->u.s.ppc32.ibat[i] >> 32));
  1324. kvmppc_set_bat(vcpu, &(vcpu3s->dbat[i]), false,
  1325. (u32)sregs->u.s.ppc32.dbat[i]);
  1326. kvmppc_set_bat(vcpu, &(vcpu3s->dbat[i]), true,
  1327. (u32)(sregs->u.s.ppc32.dbat[i] >> 32));
  1328. }
  1329. }
  1330. /* Flush the MMU after messing with the segments */
  1331. kvmppc_mmu_pte_flush(vcpu, 0, 0);
  1332. return 0;
  1333. }
  1334. static int kvmppc_get_one_reg_pr(struct kvm_vcpu *vcpu, u64 id,
  1335. union kvmppc_one_reg *val)
  1336. {
  1337. int r = 0;
  1338. switch (id) {
  1339. case KVM_REG_PPC_DEBUG_INST:
  1340. *val = get_reg_val(id, KVMPPC_INST_SW_BREAKPOINT);
  1341. break;
  1342. case KVM_REG_PPC_HIOR:
  1343. *val = get_reg_val(id, to_book3s(vcpu)->hior);
  1344. break;
  1345. case KVM_REG_PPC_VTB:
  1346. *val = get_reg_val(id, to_book3s(vcpu)->vtb);
  1347. break;
  1348. case KVM_REG_PPC_LPCR:
  1349. case KVM_REG_PPC_LPCR_64:
  1350. /*
  1351. * We are only interested in the LPCR_ILE bit
  1352. */
  1353. if (vcpu->arch.intr_msr & MSR_LE)
  1354. *val = get_reg_val(id, LPCR_ILE);
  1355. else
  1356. *val = get_reg_val(id, 0);
  1357. break;
  1358. #ifdef CONFIG_PPC_TRANSACTIONAL_MEM
  1359. case KVM_REG_PPC_TFHAR:
  1360. *val = get_reg_val(id, vcpu->arch.tfhar);
  1361. break;
  1362. case KVM_REG_PPC_TFIAR:
  1363. *val = get_reg_val(id, vcpu->arch.tfiar);
  1364. break;
  1365. case KVM_REG_PPC_TEXASR:
  1366. *val = get_reg_val(id, vcpu->arch.texasr);
  1367. break;
  1368. case KVM_REG_PPC_TM_GPR0 ... KVM_REG_PPC_TM_GPR31:
  1369. *val = get_reg_val(id,
  1370. vcpu->arch.gpr_tm[id-KVM_REG_PPC_TM_GPR0]);
  1371. break;
  1372. case KVM_REG_PPC_TM_VSR0 ... KVM_REG_PPC_TM_VSR63:
  1373. {
  1374. int i, j;
  1375. i = id - KVM_REG_PPC_TM_VSR0;
  1376. if (i < 32)
  1377. for (j = 0; j < TS_FPRWIDTH; j++)
  1378. val->vsxval[j] = vcpu->arch.fp_tm.fpr[i][j];
  1379. else {
  1380. if (cpu_has_feature(CPU_FTR_ALTIVEC))
  1381. val->vval = vcpu->arch.vr_tm.vr[i-32];
  1382. else
  1383. r = -ENXIO;
  1384. }
  1385. break;
  1386. }
  1387. case KVM_REG_PPC_TM_CR:
  1388. *val = get_reg_val(id, vcpu->arch.cr_tm);
  1389. break;
  1390. case KVM_REG_PPC_TM_XER:
  1391. *val = get_reg_val(id, vcpu->arch.xer_tm);
  1392. break;
  1393. case KVM_REG_PPC_TM_LR:
  1394. *val = get_reg_val(id, vcpu->arch.lr_tm);
  1395. break;
  1396. case KVM_REG_PPC_TM_CTR:
  1397. *val = get_reg_val(id, vcpu->arch.ctr_tm);
  1398. break;
  1399. case KVM_REG_PPC_TM_FPSCR:
  1400. *val = get_reg_val(id, vcpu->arch.fp_tm.fpscr);
  1401. break;
  1402. case KVM_REG_PPC_TM_AMR:
  1403. *val = get_reg_val(id, vcpu->arch.amr_tm);
  1404. break;
  1405. case KVM_REG_PPC_TM_PPR:
  1406. *val = get_reg_val(id, vcpu->arch.ppr_tm);
  1407. break;
  1408. case KVM_REG_PPC_TM_VRSAVE:
  1409. *val = get_reg_val(id, vcpu->arch.vrsave_tm);
  1410. break;
  1411. case KVM_REG_PPC_TM_VSCR:
  1412. if (cpu_has_feature(CPU_FTR_ALTIVEC))
  1413. *val = get_reg_val(id, vcpu->arch.vr_tm.vscr.u[3]);
  1414. else
  1415. r = -ENXIO;
  1416. break;
  1417. case KVM_REG_PPC_TM_DSCR:
  1418. *val = get_reg_val(id, vcpu->arch.dscr_tm);
  1419. break;
  1420. case KVM_REG_PPC_TM_TAR:
  1421. *val = get_reg_val(id, vcpu->arch.tar_tm);
  1422. break;
  1423. #endif
  1424. default:
  1425. r = -EINVAL;
  1426. break;
  1427. }
  1428. return r;
  1429. }
  1430. static void kvmppc_set_lpcr_pr(struct kvm_vcpu *vcpu, u64 new_lpcr)
  1431. {
  1432. if (new_lpcr & LPCR_ILE)
  1433. vcpu->arch.intr_msr |= MSR_LE;
  1434. else
  1435. vcpu->arch.intr_msr &= ~MSR_LE;
  1436. }
  1437. static int kvmppc_set_one_reg_pr(struct kvm_vcpu *vcpu, u64 id,
  1438. union kvmppc_one_reg *val)
  1439. {
  1440. int r = 0;
  1441. switch (id) {
  1442. case KVM_REG_PPC_HIOR:
  1443. to_book3s(vcpu)->hior = set_reg_val(id, *val);
  1444. to_book3s(vcpu)->hior_explicit = true;
  1445. break;
  1446. case KVM_REG_PPC_VTB:
  1447. to_book3s(vcpu)->vtb = set_reg_val(id, *val);
  1448. break;
  1449. case KVM_REG_PPC_LPCR:
  1450. case KVM_REG_PPC_LPCR_64:
  1451. kvmppc_set_lpcr_pr(vcpu, set_reg_val(id, *val));
  1452. break;
  1453. #ifdef CONFIG_PPC_TRANSACTIONAL_MEM
  1454. case KVM_REG_PPC_TFHAR:
  1455. vcpu->arch.tfhar = set_reg_val(id, *val);
  1456. break;
  1457. case KVM_REG_PPC_TFIAR:
  1458. vcpu->arch.tfiar = set_reg_val(id, *val);
  1459. break;
  1460. case KVM_REG_PPC_TEXASR:
  1461. vcpu->arch.texasr = set_reg_val(id, *val);
  1462. break;
  1463. case KVM_REG_PPC_TM_GPR0 ... KVM_REG_PPC_TM_GPR31:
  1464. vcpu->arch.gpr_tm[id - KVM_REG_PPC_TM_GPR0] =
  1465. set_reg_val(id, *val);
  1466. break;
  1467. case KVM_REG_PPC_TM_VSR0 ... KVM_REG_PPC_TM_VSR63:
  1468. {
  1469. int i, j;
  1470. i = id - KVM_REG_PPC_TM_VSR0;
  1471. if (i < 32)
  1472. for (j = 0; j < TS_FPRWIDTH; j++)
  1473. vcpu->arch.fp_tm.fpr[i][j] = val->vsxval[j];
  1474. else
  1475. if (cpu_has_feature(CPU_FTR_ALTIVEC))
  1476. vcpu->arch.vr_tm.vr[i-32] = val->vval;
  1477. else
  1478. r = -ENXIO;
  1479. break;
  1480. }
  1481. case KVM_REG_PPC_TM_CR:
  1482. vcpu->arch.cr_tm = set_reg_val(id, *val);
  1483. break;
  1484. case KVM_REG_PPC_TM_XER:
  1485. vcpu->arch.xer_tm = set_reg_val(id, *val);
  1486. break;
  1487. case KVM_REG_PPC_TM_LR:
  1488. vcpu->arch.lr_tm = set_reg_val(id, *val);
  1489. break;
  1490. case KVM_REG_PPC_TM_CTR:
  1491. vcpu->arch.ctr_tm = set_reg_val(id, *val);
  1492. break;
  1493. case KVM_REG_PPC_TM_FPSCR:
  1494. vcpu->arch.fp_tm.fpscr = set_reg_val(id, *val);
  1495. break;
  1496. case KVM_REG_PPC_TM_AMR:
  1497. vcpu->arch.amr_tm = set_reg_val(id, *val);
  1498. break;
  1499. case KVM_REG_PPC_TM_PPR:
  1500. vcpu->arch.ppr_tm = set_reg_val(id, *val);
  1501. break;
  1502. case KVM_REG_PPC_TM_VRSAVE:
  1503. vcpu->arch.vrsave_tm = set_reg_val(id, *val);
  1504. break;
  1505. case KVM_REG_PPC_TM_VSCR:
  1506. if (cpu_has_feature(CPU_FTR_ALTIVEC))
  1507. vcpu->arch.vr.vscr.u[3] = set_reg_val(id, *val);
  1508. else
  1509. r = -ENXIO;
  1510. break;
  1511. case KVM_REG_PPC_TM_DSCR:
  1512. vcpu->arch.dscr_tm = set_reg_val(id, *val);
  1513. break;
  1514. case KVM_REG_PPC_TM_TAR:
  1515. vcpu->arch.tar_tm = set_reg_val(id, *val);
  1516. break;
  1517. #endif
  1518. default:
  1519. r = -EINVAL;
  1520. break;
  1521. }
  1522. return r;
  1523. }
  1524. static int kvmppc_core_vcpu_create_pr(struct kvm_vcpu *vcpu)
  1525. {
  1526. struct kvmppc_vcpu_book3s *vcpu_book3s;
  1527. unsigned long p;
  1528. int err;
  1529. err = -ENOMEM;
  1530. vcpu_book3s = vzalloc(sizeof(struct kvmppc_vcpu_book3s));
  1531. if (!vcpu_book3s)
  1532. goto out;
  1533. vcpu->arch.book3s = vcpu_book3s;
  1534. #ifdef CONFIG_KVM_BOOK3S_32_HANDLER
  1535. vcpu->arch.shadow_vcpu =
  1536. kzalloc(sizeof(*vcpu->arch.shadow_vcpu), GFP_KERNEL);
  1537. if (!vcpu->arch.shadow_vcpu)
  1538. goto free_vcpu3s;
  1539. #endif
  1540. p = __get_free_page(GFP_KERNEL|__GFP_ZERO);
  1541. if (!p)
  1542. goto free_shadow_vcpu;
  1543. vcpu->arch.shared = (void *)p;
  1544. #ifdef CONFIG_PPC_BOOK3S_64
  1545. /* Always start the shared struct in native endian mode */
  1546. #ifdef __BIG_ENDIAN__
  1547. vcpu->arch.shared_big_endian = true;
  1548. #else
  1549. vcpu->arch.shared_big_endian = false;
  1550. #endif
  1551. /*
  1552. * Default to the same as the host if we're on sufficiently
  1553. * recent machine that we have 1TB segments;
  1554. * otherwise default to PPC970FX.
  1555. */
  1556. vcpu->arch.pvr = 0x3C0301;
  1557. if (mmu_has_feature(MMU_FTR_1T_SEGMENT))
  1558. vcpu->arch.pvr = mfspr(SPRN_PVR);
  1559. vcpu->arch.intr_msr = MSR_SF;
  1560. #else
  1561. /* default to book3s_32 (750) */
  1562. vcpu->arch.pvr = 0x84202;
  1563. vcpu->arch.intr_msr = 0;
  1564. #endif
  1565. kvmppc_set_pvr_pr(vcpu, vcpu->arch.pvr);
  1566. vcpu->arch.slb_nr = 64;
  1567. vcpu->arch.shadow_msr = MSR_USER64 & ~MSR_LE;
  1568. err = kvmppc_mmu_init_pr(vcpu);
  1569. if (err < 0)
  1570. goto free_shared_page;
  1571. return 0;
  1572. free_shared_page:
  1573. free_page((unsigned long)vcpu->arch.shared);
  1574. free_shadow_vcpu:
  1575. #ifdef CONFIG_KVM_BOOK3S_32_HANDLER
  1576. kfree(vcpu->arch.shadow_vcpu);
  1577. free_vcpu3s:
  1578. #endif
  1579. vfree(vcpu_book3s);
  1580. out:
  1581. return err;
  1582. }
  1583. static void kvmppc_core_vcpu_free_pr(struct kvm_vcpu *vcpu)
  1584. {
  1585. struct kvmppc_vcpu_book3s *vcpu_book3s = to_book3s(vcpu);
  1586. kvmppc_mmu_destroy_pr(vcpu);
  1587. free_page((unsigned long)vcpu->arch.shared & PAGE_MASK);
  1588. #ifdef CONFIG_KVM_BOOK3S_32_HANDLER
  1589. kfree(vcpu->arch.shadow_vcpu);
  1590. #endif
  1591. vfree(vcpu_book3s);
  1592. }
  1593. static int kvmppc_vcpu_run_pr(struct kvm_vcpu *vcpu)
  1594. {
  1595. int ret;
  1596. /* Check if we can run the vcpu at all */
  1597. if (!vcpu->arch.sane) {
  1598. vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
  1599. ret = -EINVAL;
  1600. goto out;
  1601. }
  1602. kvmppc_setup_debug(vcpu);
  1603. /*
  1604. * Interrupts could be timers for the guest which we have to inject
  1605. * again, so let's postpone them until we're in the guest and if we
  1606. * really did time things so badly, then we just exit again due to
  1607. * a host external interrupt.
  1608. */
  1609. ret = kvmppc_prepare_to_enter(vcpu);
  1610. if (ret <= 0)
  1611. goto out;
  1612. /* interrupts now hard-disabled */
  1613. /* Save FPU, Altivec and VSX state */
  1614. giveup_all(current);
  1615. /* Preload FPU if it's enabled */
  1616. if (kvmppc_get_msr(vcpu) & MSR_FP)
  1617. kvmppc_handle_ext(vcpu, BOOK3S_INTERRUPT_FP_UNAVAIL, MSR_FP);
  1618. kvmppc_fix_ee_before_entry();
  1619. ret = __kvmppc_vcpu_run(vcpu);
  1620. kvmppc_clear_debug(vcpu);
  1621. /* No need for guest_exit. It's done in handle_exit.
  1622. We also get here with interrupts enabled. */
  1623. /* Make sure we save the guest FPU/Altivec/VSX state */
  1624. kvmppc_giveup_ext(vcpu, MSR_FP | MSR_VEC | MSR_VSX);
  1625. /* Make sure we save the guest TAR/EBB/DSCR state */
  1626. kvmppc_giveup_fac(vcpu, FSCR_TAR_LG);
  1627. srr_regs_clobbered();
  1628. out:
  1629. vcpu->mode = OUTSIDE_GUEST_MODE;
  1630. return ret;
  1631. }
  1632. /*
  1633. * Get (and clear) the dirty memory log for a memory slot.
  1634. */
  1635. static int kvm_vm_ioctl_get_dirty_log_pr(struct kvm *kvm,
  1636. struct kvm_dirty_log *log)
  1637. {
  1638. struct kvm_memory_slot *memslot;
  1639. struct kvm_vcpu *vcpu;
  1640. ulong ga, ga_end;
  1641. int is_dirty = 0;
  1642. int r;
  1643. unsigned long n;
  1644. mutex_lock(&kvm->slots_lock);
  1645. r = kvm_get_dirty_log(kvm, log, &is_dirty, &memslot);
  1646. if (r)
  1647. goto out;
  1648. /* If nothing is dirty, don't bother messing with page tables. */
  1649. if (is_dirty) {
  1650. ga = memslot->base_gfn << PAGE_SHIFT;
  1651. ga_end = ga + (memslot->npages << PAGE_SHIFT);
  1652. kvm_for_each_vcpu(n, vcpu, kvm)
  1653. kvmppc_mmu_pte_pflush(vcpu, ga, ga_end);
  1654. n = kvm_dirty_bitmap_bytes(memslot);
  1655. memset(memslot->dirty_bitmap, 0, n);
  1656. }
  1657. r = 0;
  1658. out:
  1659. mutex_unlock(&kvm->slots_lock);
  1660. return r;
  1661. }
  1662. static void kvmppc_core_flush_memslot_pr(struct kvm *kvm,
  1663. struct kvm_memory_slot *memslot)
  1664. {
  1665. return;
  1666. }
  1667. static int kvmppc_core_prepare_memory_region_pr(struct kvm *kvm,
  1668. const struct kvm_memory_slot *old,
  1669. struct kvm_memory_slot *new,
  1670. enum kvm_mr_change change)
  1671. {
  1672. return 0;
  1673. }
  1674. static void kvmppc_core_commit_memory_region_pr(struct kvm *kvm,
  1675. struct kvm_memory_slot *old,
  1676. const struct kvm_memory_slot *new,
  1677. enum kvm_mr_change change)
  1678. {
  1679. return;
  1680. }
  1681. static void kvmppc_core_free_memslot_pr(struct kvm_memory_slot *slot)
  1682. {
  1683. return;
  1684. }
  1685. #ifdef CONFIG_PPC64
  1686. static int kvm_vm_ioctl_get_smmu_info_pr(struct kvm *kvm,
  1687. struct kvm_ppc_smmu_info *info)
  1688. {
  1689. long int i;
  1690. struct kvm_vcpu *vcpu;
  1691. info->flags = 0;
  1692. /* SLB is always 64 entries */
  1693. info->slb_size = 64;
  1694. /* Standard 4k base page size segment */
  1695. info->sps[0].page_shift = 12;
  1696. info->sps[0].slb_enc = 0;
  1697. info->sps[0].enc[0].page_shift = 12;
  1698. info->sps[0].enc[0].pte_enc = 0;
  1699. /*
  1700. * 64k large page size.
  1701. * We only want to put this in if the CPUs we're emulating
  1702. * support it, but unfortunately we don't have a vcpu easily
  1703. * to hand here to test. Just pick the first vcpu, and if
  1704. * that doesn't exist yet, report the minimum capability,
  1705. * i.e., no 64k pages.
  1706. * 1T segment support goes along with 64k pages.
  1707. */
  1708. i = 1;
  1709. vcpu = kvm_get_vcpu(kvm, 0);
  1710. if (vcpu && (vcpu->arch.hflags & BOOK3S_HFLAG_MULTI_PGSIZE)) {
  1711. info->flags = KVM_PPC_1T_SEGMENTS;
  1712. info->sps[i].page_shift = 16;
  1713. info->sps[i].slb_enc = SLB_VSID_L | SLB_VSID_LP_01;
  1714. info->sps[i].enc[0].page_shift = 16;
  1715. info->sps[i].enc[0].pte_enc = 1;
  1716. ++i;
  1717. }
  1718. /* Standard 16M large page size segment */
  1719. info->sps[i].page_shift = 24;
  1720. info->sps[i].slb_enc = SLB_VSID_L;
  1721. info->sps[i].enc[0].page_shift = 24;
  1722. info->sps[i].enc[0].pte_enc = 0;
  1723. return 0;
  1724. }
  1725. static int kvm_configure_mmu_pr(struct kvm *kvm, struct kvm_ppc_mmuv3_cfg *cfg)
  1726. {
  1727. if (!cpu_has_feature(CPU_FTR_ARCH_300))
  1728. return -ENODEV;
  1729. /* Require flags and process table base and size to all be zero. */
  1730. if (cfg->flags || cfg->process_table)
  1731. return -EINVAL;
  1732. return 0;
  1733. }
  1734. #else
  1735. static int kvm_vm_ioctl_get_smmu_info_pr(struct kvm *kvm,
  1736. struct kvm_ppc_smmu_info *info)
  1737. {
  1738. /* We should not get called */
  1739. BUG();
  1740. return 0;
  1741. }
  1742. #endif /* CONFIG_PPC64 */
  1743. static unsigned int kvm_global_user_count = 0;
  1744. static DEFINE_SPINLOCK(kvm_global_user_count_lock);
  1745. static int kvmppc_core_init_vm_pr(struct kvm *kvm)
  1746. {
  1747. mutex_init(&kvm->arch.hpt_mutex);
  1748. #ifdef CONFIG_PPC_BOOK3S_64
  1749. /* Start out with the default set of hcalls enabled */
  1750. kvmppc_pr_init_default_hcalls(kvm);
  1751. #endif
  1752. if (firmware_has_feature(FW_FEATURE_SET_MODE)) {
  1753. spin_lock(&kvm_global_user_count_lock);
  1754. if (++kvm_global_user_count == 1)
  1755. pseries_disable_reloc_on_exc();
  1756. spin_unlock(&kvm_global_user_count_lock);
  1757. }
  1758. return 0;
  1759. }
  1760. static void kvmppc_core_destroy_vm_pr(struct kvm *kvm)
  1761. {
  1762. #ifdef CONFIG_PPC64
  1763. WARN_ON(!list_empty(&kvm->arch.spapr_tce_tables));
  1764. #endif
  1765. if (firmware_has_feature(FW_FEATURE_SET_MODE)) {
  1766. spin_lock(&kvm_global_user_count_lock);
  1767. BUG_ON(kvm_global_user_count == 0);
  1768. if (--kvm_global_user_count == 0)
  1769. pseries_enable_reloc_on_exc();
  1770. spin_unlock(&kvm_global_user_count_lock);
  1771. }
  1772. }
  1773. static int kvmppc_core_check_processor_compat_pr(void)
  1774. {
  1775. /*
  1776. * PR KVM can work on POWER9 inside a guest partition
  1777. * running in HPT mode. It can't work if we are using
  1778. * radix translation (because radix provides no way for
  1779. * a process to have unique translations in quadrant 3).
  1780. */
  1781. if (cpu_has_feature(CPU_FTR_ARCH_300) && radix_enabled())
  1782. return -EIO;
  1783. return 0;
  1784. }
  1785. static int kvm_arch_vm_ioctl_pr(struct file *filp,
  1786. unsigned int ioctl, unsigned long arg)
  1787. {
  1788. return -ENOTTY;
  1789. }
  1790. static struct kvmppc_ops kvm_ops_pr = {
  1791. .get_sregs = kvm_arch_vcpu_ioctl_get_sregs_pr,
  1792. .set_sregs = kvm_arch_vcpu_ioctl_set_sregs_pr,
  1793. .get_one_reg = kvmppc_get_one_reg_pr,
  1794. .set_one_reg = kvmppc_set_one_reg_pr,
  1795. .vcpu_load = kvmppc_core_vcpu_load_pr,
  1796. .vcpu_put = kvmppc_core_vcpu_put_pr,
  1797. .inject_interrupt = kvmppc_inject_interrupt_pr,
  1798. .set_msr = kvmppc_set_msr_pr,
  1799. .vcpu_run = kvmppc_vcpu_run_pr,
  1800. .vcpu_create = kvmppc_core_vcpu_create_pr,
  1801. .vcpu_free = kvmppc_core_vcpu_free_pr,
  1802. .check_requests = kvmppc_core_check_requests_pr,
  1803. .get_dirty_log = kvm_vm_ioctl_get_dirty_log_pr,
  1804. .flush_memslot = kvmppc_core_flush_memslot_pr,
  1805. .prepare_memory_region = kvmppc_core_prepare_memory_region_pr,
  1806. .commit_memory_region = kvmppc_core_commit_memory_region_pr,
  1807. .unmap_gfn_range = kvm_unmap_gfn_range_pr,
  1808. .age_gfn = kvm_age_gfn_pr,
  1809. .test_age_gfn = kvm_test_age_gfn_pr,
  1810. .free_memslot = kvmppc_core_free_memslot_pr,
  1811. .init_vm = kvmppc_core_init_vm_pr,
  1812. .destroy_vm = kvmppc_core_destroy_vm_pr,
  1813. .get_smmu_info = kvm_vm_ioctl_get_smmu_info_pr,
  1814. .emulate_op = kvmppc_core_emulate_op_pr,
  1815. .emulate_mtspr = kvmppc_core_emulate_mtspr_pr,
  1816. .emulate_mfspr = kvmppc_core_emulate_mfspr_pr,
  1817. .fast_vcpu_kick = kvm_vcpu_kick,
  1818. .arch_vm_ioctl = kvm_arch_vm_ioctl_pr,
  1819. #ifdef CONFIG_PPC_BOOK3S_64
  1820. .hcall_implemented = kvmppc_hcall_impl_pr,
  1821. .configure_mmu = kvm_configure_mmu_pr,
  1822. #endif
  1823. .giveup_ext = kvmppc_giveup_ext,
  1824. };
  1825. int kvmppc_book3s_init_pr(void)
  1826. {
  1827. int r;
  1828. r = kvmppc_core_check_processor_compat_pr();
  1829. if (r < 0)
  1830. return r;
  1831. kvm_ops_pr.owner = THIS_MODULE;
  1832. kvmppc_pr_ops = &kvm_ops_pr;
  1833. r = kvmppc_mmu_hpte_sysinit();
  1834. return r;
  1835. }
  1836. void kvmppc_book3s_exit_pr(void)
  1837. {
  1838. kvmppc_pr_ops = NULL;
  1839. kvmppc_mmu_hpte_sysexit();
  1840. }
  1841. /*
  1842. * We only support separate modules for book3s 64
  1843. */
  1844. #ifdef CONFIG_PPC_BOOK3S_64
  1845. module_init(kvmppc_book3s_init_pr);
  1846. module_exit(kvmppc_book3s_exit_pr);
  1847. MODULE_DESCRIPTION("KVM on Book3S without using hypervisor mode");
  1848. MODULE_LICENSE("GPL");
  1849. MODULE_ALIAS_MISCDEV(KVM_MINOR);
  1850. MODULE_ALIAS("devname:kvm");
  1851. #endif