emulate.c 139 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /******************************************************************************
  3. * emulate.c
  4. *
  5. * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
  6. *
  7. * Copyright (c) 2005 Keir Fraser
  8. *
  9. * Linux coding style, mod r/m decoder, segment base fixes, real-mode
  10. * privileged instructions:
  11. *
  12. * Copyright (C) 2006 Qumranet
  13. * Copyright 2010 Red Hat, Inc. and/or its affiliates.
  14. *
  15. * Avi Kivity <avi@qumranet.com>
  16. * Yaniv Kamay <yaniv@qumranet.com>
  17. *
  18. * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
  19. */
  20. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  21. #include <linux/kvm_host.h>
  22. #include "kvm_cache_regs.h"
  23. #include "kvm_emulate.h"
  24. #include <linux/stringify.h>
  25. #include <asm/debugreg.h>
  26. #include <asm/nospec-branch.h>
  27. #include <asm/ibt.h>
  28. #include "x86.h"
  29. #include "tss.h"
  30. #include "mmu.h"
  31. #include "pmu.h"
  32. /*
  33. * Operand types
  34. */
  35. #define OpNone 0ull
  36. #define OpImplicit 1ull /* No generic decode */
  37. #define OpReg 2ull /* Register */
  38. #define OpMem 3ull /* Memory */
  39. #define OpAcc 4ull /* Accumulator: AL/AX/EAX/RAX */
  40. #define OpDI 5ull /* ES:DI/EDI/RDI */
  41. #define OpMem64 6ull /* Memory, 64-bit */
  42. #define OpImmUByte 7ull /* Zero-extended 8-bit immediate */
  43. #define OpDX 8ull /* DX register */
  44. #define OpCL 9ull /* CL register (for shifts) */
  45. #define OpImmByte 10ull /* 8-bit sign extended immediate */
  46. #define OpOne 11ull /* Implied 1 */
  47. #define OpImm 12ull /* Sign extended up to 32-bit immediate */
  48. #define OpMem16 13ull /* Memory operand (16-bit). */
  49. #define OpMem32 14ull /* Memory operand (32-bit). */
  50. #define OpImmU 15ull /* Immediate operand, zero extended */
  51. #define OpSI 16ull /* SI/ESI/RSI */
  52. #define OpImmFAddr 17ull /* Immediate far address */
  53. #define OpMemFAddr 18ull /* Far address in memory */
  54. #define OpImmU16 19ull /* Immediate operand, 16 bits, zero extended */
  55. #define OpES 20ull /* ES */
  56. #define OpCS 21ull /* CS */
  57. #define OpSS 22ull /* SS */
  58. #define OpDS 23ull /* DS */
  59. #define OpFS 24ull /* FS */
  60. #define OpGS 25ull /* GS */
  61. #define OpMem8 26ull /* 8-bit zero extended memory operand */
  62. #define OpImm64 27ull /* Sign extended 16/32/64-bit immediate */
  63. #define OpXLat 28ull /* memory at BX/EBX/RBX + zero-extended AL */
  64. #define OpAccLo 29ull /* Low part of extended acc (AX/AX/EAX/RAX) */
  65. #define OpAccHi 30ull /* High part of extended acc (-/DX/EDX/RDX) */
  66. #define OpBits 5 /* Width of operand field */
  67. #define OpMask ((1ull << OpBits) - 1)
  68. /*
  69. * Opcode effective-address decode tables.
  70. * Note that we only emulate instructions that have at least one memory
  71. * operand (excluding implicit stack references). We assume that stack
  72. * references and instruction fetches will never occur in special memory
  73. * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
  74. * not be handled.
  75. */
  76. /* Operand sizes: 8-bit operands or specified/overridden size. */
  77. #define ByteOp (1<<0) /* 8-bit operands. */
  78. /* Destination operand type. */
  79. #define DstShift 1
  80. #define ImplicitOps (OpImplicit << DstShift)
  81. #define DstReg (OpReg << DstShift)
  82. #define DstMem (OpMem << DstShift)
  83. #define DstAcc (OpAcc << DstShift)
  84. #define DstDI (OpDI << DstShift)
  85. #define DstMem64 (OpMem64 << DstShift)
  86. #define DstMem16 (OpMem16 << DstShift)
  87. #define DstImmUByte (OpImmUByte << DstShift)
  88. #define DstDX (OpDX << DstShift)
  89. #define DstAccLo (OpAccLo << DstShift)
  90. #define DstMask (OpMask << DstShift)
  91. /* Source operand type. */
  92. #define SrcShift 6
  93. #define SrcNone (OpNone << SrcShift)
  94. #define SrcReg (OpReg << SrcShift)
  95. #define SrcMem (OpMem << SrcShift)
  96. #define SrcMem16 (OpMem16 << SrcShift)
  97. #define SrcMem32 (OpMem32 << SrcShift)
  98. #define SrcImm (OpImm << SrcShift)
  99. #define SrcImmByte (OpImmByte << SrcShift)
  100. #define SrcOne (OpOne << SrcShift)
  101. #define SrcImmUByte (OpImmUByte << SrcShift)
  102. #define SrcImmU (OpImmU << SrcShift)
  103. #define SrcSI (OpSI << SrcShift)
  104. #define SrcXLat (OpXLat << SrcShift)
  105. #define SrcImmFAddr (OpImmFAddr << SrcShift)
  106. #define SrcMemFAddr (OpMemFAddr << SrcShift)
  107. #define SrcAcc (OpAcc << SrcShift)
  108. #define SrcImmU16 (OpImmU16 << SrcShift)
  109. #define SrcImm64 (OpImm64 << SrcShift)
  110. #define SrcDX (OpDX << SrcShift)
  111. #define SrcMem8 (OpMem8 << SrcShift)
  112. #define SrcAccHi (OpAccHi << SrcShift)
  113. #define SrcMask (OpMask << SrcShift)
  114. #define BitOp (1<<11)
  115. #define MemAbs (1<<12) /* Memory operand is absolute displacement */
  116. #define String (1<<13) /* String instruction (rep capable) */
  117. #define Stack (1<<14) /* Stack instruction (push/pop) */
  118. #define GroupMask (7<<15) /* Opcode uses one of the group mechanisms */
  119. #define Group (1<<15) /* Bits 3:5 of modrm byte extend opcode */
  120. #define GroupDual (2<<15) /* Alternate decoding of mod == 3 */
  121. #define Prefix (3<<15) /* Instruction varies with 66/f2/f3 prefix */
  122. #define RMExt (4<<15) /* Opcode extension in ModRM r/m if mod == 3 */
  123. #define Escape (5<<15) /* Escape to coprocessor instruction */
  124. #define InstrDual (6<<15) /* Alternate instruction decoding of mod == 3 */
  125. #define ModeDual (7<<15) /* Different instruction for 32/64 bit */
  126. #define Sse (1<<18) /* SSE Vector instruction */
  127. /* Generic ModRM decode. */
  128. #define ModRM (1<<19)
  129. /* Destination is only written; never read. */
  130. #define Mov (1<<20)
  131. /* Misc flags */
  132. #define Prot (1<<21) /* instruction generates #UD if not in prot-mode */
  133. #define EmulateOnUD (1<<22) /* Emulate if unsupported by the host */
  134. #define NoAccess (1<<23) /* Don't access memory (lea/invlpg/verr etc) */
  135. #define Op3264 (1<<24) /* Operand is 64b in long mode, 32b otherwise */
  136. #define Undefined (1<<25) /* No Such Instruction */
  137. #define Lock (1<<26) /* lock prefix is allowed for the instruction */
  138. #define Priv (1<<27) /* instruction generates #GP if current CPL != 0 */
  139. #define No64 (1<<28)
  140. #define PageTable (1 << 29) /* instruction used to write page table */
  141. #define NotImpl (1 << 30) /* instruction is not implemented */
  142. /* Source 2 operand type */
  143. #define Src2Shift (31)
  144. #define Src2None (OpNone << Src2Shift)
  145. #define Src2Mem (OpMem << Src2Shift)
  146. #define Src2CL (OpCL << Src2Shift)
  147. #define Src2ImmByte (OpImmByte << Src2Shift)
  148. #define Src2One (OpOne << Src2Shift)
  149. #define Src2Imm (OpImm << Src2Shift)
  150. #define Src2ES (OpES << Src2Shift)
  151. #define Src2CS (OpCS << Src2Shift)
  152. #define Src2SS (OpSS << Src2Shift)
  153. #define Src2DS (OpDS << Src2Shift)
  154. #define Src2FS (OpFS << Src2Shift)
  155. #define Src2GS (OpGS << Src2Shift)
  156. #define Src2Mask (OpMask << Src2Shift)
  157. #define Mmx ((u64)1 << 40) /* MMX Vector instruction */
  158. #define AlignMask ((u64)7 << 41)
  159. #define Aligned ((u64)1 << 41) /* Explicitly aligned (e.g. MOVDQA) */
  160. #define Unaligned ((u64)2 << 41) /* Explicitly unaligned (e.g. MOVDQU) */
  161. #define Avx ((u64)3 << 41) /* Advanced Vector Extensions */
  162. #define Aligned16 ((u64)4 << 41) /* Aligned to 16 byte boundary (e.g. FXSAVE) */
  163. #define Fastop ((u64)1 << 44) /* Use opcode::u.fastop */
  164. #define NoWrite ((u64)1 << 45) /* No writeback */
  165. #define SrcWrite ((u64)1 << 46) /* Write back src operand */
  166. #define NoMod ((u64)1 << 47) /* Mod field is ignored */
  167. #define Intercept ((u64)1 << 48) /* Has valid intercept field */
  168. #define CheckPerm ((u64)1 << 49) /* Has valid check_perm field */
  169. #define PrivUD ((u64)1 << 51) /* #UD instead of #GP on CPL > 0 */
  170. #define NearBranch ((u64)1 << 52) /* Near branches */
  171. #define No16 ((u64)1 << 53) /* No 16 bit operand */
  172. #define IncSP ((u64)1 << 54) /* SP is incremented before ModRM calc */
  173. #define TwoMemOp ((u64)1 << 55) /* Instruction has two memory operand */
  174. #define IsBranch ((u64)1 << 56) /* Instruction is considered a branch. */
  175. #define DstXacc (DstAccLo | SrcAccHi | SrcWrite)
  176. #define X2(x...) x, x
  177. #define X3(x...) X2(x), x
  178. #define X4(x...) X2(x), X2(x)
  179. #define X5(x...) X4(x), x
  180. #define X6(x...) X4(x), X2(x)
  181. #define X7(x...) X4(x), X3(x)
  182. #define X8(x...) X4(x), X4(x)
  183. #define X16(x...) X8(x), X8(x)
  184. struct opcode {
  185. u64 flags;
  186. u8 intercept;
  187. u8 pad[7];
  188. union {
  189. int (*execute)(struct x86_emulate_ctxt *ctxt);
  190. const struct opcode *group;
  191. const struct group_dual *gdual;
  192. const struct gprefix *gprefix;
  193. const struct escape *esc;
  194. const struct instr_dual *idual;
  195. const struct mode_dual *mdual;
  196. void (*fastop)(struct fastop *fake);
  197. } u;
  198. int (*check_perm)(struct x86_emulate_ctxt *ctxt);
  199. };
  200. struct group_dual {
  201. struct opcode mod012[8];
  202. struct opcode mod3[8];
  203. };
  204. struct gprefix {
  205. struct opcode pfx_no;
  206. struct opcode pfx_66;
  207. struct opcode pfx_f2;
  208. struct opcode pfx_f3;
  209. };
  210. struct escape {
  211. struct opcode op[8];
  212. struct opcode high[64];
  213. };
  214. struct instr_dual {
  215. struct opcode mod012;
  216. struct opcode mod3;
  217. };
  218. struct mode_dual {
  219. struct opcode mode32;
  220. struct opcode mode64;
  221. };
  222. #define EFLG_RESERVED_ZEROS_MASK 0xffc0802a
  223. enum x86_transfer_type {
  224. X86_TRANSFER_NONE,
  225. X86_TRANSFER_CALL_JMP,
  226. X86_TRANSFER_RET,
  227. X86_TRANSFER_TASK_SWITCH,
  228. };
  229. static void writeback_registers(struct x86_emulate_ctxt *ctxt)
  230. {
  231. unsigned long dirty = ctxt->regs_dirty;
  232. unsigned reg;
  233. for_each_set_bit(reg, &dirty, NR_EMULATOR_GPRS)
  234. ctxt->ops->write_gpr(ctxt, reg, ctxt->_regs[reg]);
  235. }
  236. static void invalidate_registers(struct x86_emulate_ctxt *ctxt)
  237. {
  238. ctxt->regs_dirty = 0;
  239. ctxt->regs_valid = 0;
  240. }
  241. /*
  242. * These EFLAGS bits are restored from saved value during emulation, and
  243. * any changes are written back to the saved value after emulation.
  244. */
  245. #define EFLAGS_MASK (X86_EFLAGS_OF|X86_EFLAGS_SF|X86_EFLAGS_ZF|X86_EFLAGS_AF|\
  246. X86_EFLAGS_PF|X86_EFLAGS_CF)
  247. #ifdef CONFIG_X86_64
  248. #define ON64(x) x
  249. #else
  250. #define ON64(x)
  251. #endif
  252. /*
  253. * fastop functions have a special calling convention:
  254. *
  255. * dst: rax (in/out)
  256. * src: rdx (in/out)
  257. * src2: rcx (in)
  258. * flags: rflags (in/out)
  259. * ex: rsi (in:fastop pointer, out:zero if exception)
  260. *
  261. * Moreover, they are all exactly FASTOP_SIZE bytes long, so functions for
  262. * different operand sizes can be reached by calculation, rather than a jump
  263. * table (which would be bigger than the code).
  264. *
  265. * The 16 byte alignment, considering 5 bytes for the RET thunk, 3 for ENDBR
  266. * and 1 for the straight line speculation INT3, leaves 7 bytes for the
  267. * body of the function. Currently none is larger than 4.
  268. */
  269. static int fastop(struct x86_emulate_ctxt *ctxt, fastop_t fop);
  270. #define FASTOP_SIZE 16
  271. #define __FOP_FUNC(name) \
  272. ".align " __stringify(FASTOP_SIZE) " \n\t" \
  273. ".type " name ", @function \n\t" \
  274. name ":\n\t" \
  275. ASM_ENDBR \
  276. IBT_NOSEAL(name)
  277. #define FOP_FUNC(name) \
  278. __FOP_FUNC(#name)
  279. #define __FOP_RET(name) \
  280. "11: " ASM_RET \
  281. ".size " name ", .-" name "\n\t"
  282. #define FOP_RET(name) \
  283. __FOP_RET(#name)
  284. #define __FOP_START(op, align) \
  285. extern void em_##op(struct fastop *fake); \
  286. asm(".pushsection .text, \"ax\" \n\t" \
  287. ".global em_" #op " \n\t" \
  288. ".align " __stringify(align) " \n\t" \
  289. "em_" #op ":\n\t"
  290. #define FOP_START(op) __FOP_START(op, FASTOP_SIZE)
  291. #define FOP_END \
  292. ".popsection")
  293. #define __FOPNOP(name) \
  294. __FOP_FUNC(name) \
  295. __FOP_RET(name)
  296. #define FOPNOP() \
  297. __FOPNOP(__stringify(__UNIQUE_ID(nop)))
  298. #define FOP1E(op, dst) \
  299. __FOP_FUNC(#op "_" #dst) \
  300. "10: " #op " %" #dst " \n\t" \
  301. __FOP_RET(#op "_" #dst)
  302. #define FOP1EEX(op, dst) \
  303. FOP1E(op, dst) _ASM_EXTABLE_TYPE_REG(10b, 11b, EX_TYPE_ZERO_REG, %%esi)
  304. #define FASTOP1(op) \
  305. FOP_START(op) \
  306. FOP1E(op##b, al) \
  307. FOP1E(op##w, ax) \
  308. FOP1E(op##l, eax) \
  309. ON64(FOP1E(op##q, rax)) \
  310. FOP_END
  311. /* 1-operand, using src2 (for MUL/DIV r/m) */
  312. #define FASTOP1SRC2(op, name) \
  313. FOP_START(name) \
  314. FOP1E(op, cl) \
  315. FOP1E(op, cx) \
  316. FOP1E(op, ecx) \
  317. ON64(FOP1E(op, rcx)) \
  318. FOP_END
  319. /* 1-operand, using src2 (for MUL/DIV r/m), with exceptions */
  320. #define FASTOP1SRC2EX(op, name) \
  321. FOP_START(name) \
  322. FOP1EEX(op, cl) \
  323. FOP1EEX(op, cx) \
  324. FOP1EEX(op, ecx) \
  325. ON64(FOP1EEX(op, rcx)) \
  326. FOP_END
  327. #define FOP2E(op, dst, src) \
  328. __FOP_FUNC(#op "_" #dst "_" #src) \
  329. #op " %" #src ", %" #dst " \n\t" \
  330. __FOP_RET(#op "_" #dst "_" #src)
  331. #define FASTOP2(op) \
  332. FOP_START(op) \
  333. FOP2E(op##b, al, dl) \
  334. FOP2E(op##w, ax, dx) \
  335. FOP2E(op##l, eax, edx) \
  336. ON64(FOP2E(op##q, rax, rdx)) \
  337. FOP_END
  338. /* 2 operand, word only */
  339. #define FASTOP2W(op) \
  340. FOP_START(op) \
  341. FOPNOP() \
  342. FOP2E(op##w, ax, dx) \
  343. FOP2E(op##l, eax, edx) \
  344. ON64(FOP2E(op##q, rax, rdx)) \
  345. FOP_END
  346. /* 2 operand, src is CL */
  347. #define FASTOP2CL(op) \
  348. FOP_START(op) \
  349. FOP2E(op##b, al, cl) \
  350. FOP2E(op##w, ax, cl) \
  351. FOP2E(op##l, eax, cl) \
  352. ON64(FOP2E(op##q, rax, cl)) \
  353. FOP_END
  354. /* 2 operand, src and dest are reversed */
  355. #define FASTOP2R(op, name) \
  356. FOP_START(name) \
  357. FOP2E(op##b, dl, al) \
  358. FOP2E(op##w, dx, ax) \
  359. FOP2E(op##l, edx, eax) \
  360. ON64(FOP2E(op##q, rdx, rax)) \
  361. FOP_END
  362. #define FOP3E(op, dst, src, src2) \
  363. __FOP_FUNC(#op "_" #dst "_" #src "_" #src2) \
  364. #op " %" #src2 ", %" #src ", %" #dst " \n\t"\
  365. __FOP_RET(#op "_" #dst "_" #src "_" #src2)
  366. /* 3-operand, word-only, src2=cl */
  367. #define FASTOP3WCL(op) \
  368. FOP_START(op) \
  369. FOPNOP() \
  370. FOP3E(op##w, ax, dx, cl) \
  371. FOP3E(op##l, eax, edx, cl) \
  372. ON64(FOP3E(op##q, rax, rdx, cl)) \
  373. FOP_END
  374. /* Special case for SETcc - 1 instruction per cc */
  375. #define FOP_SETCC(op) \
  376. FOP_FUNC(op) \
  377. #op " %al \n\t" \
  378. FOP_RET(op)
  379. FOP_START(setcc)
  380. FOP_SETCC(seto)
  381. FOP_SETCC(setno)
  382. FOP_SETCC(setc)
  383. FOP_SETCC(setnc)
  384. FOP_SETCC(setz)
  385. FOP_SETCC(setnz)
  386. FOP_SETCC(setbe)
  387. FOP_SETCC(setnbe)
  388. FOP_SETCC(sets)
  389. FOP_SETCC(setns)
  390. FOP_SETCC(setp)
  391. FOP_SETCC(setnp)
  392. FOP_SETCC(setl)
  393. FOP_SETCC(setnl)
  394. FOP_SETCC(setle)
  395. FOP_SETCC(setnle)
  396. FOP_END;
  397. FOP_START(salc)
  398. FOP_FUNC(salc)
  399. "pushf; sbb %al, %al; popf \n\t"
  400. FOP_RET(salc)
  401. FOP_END;
  402. /*
  403. * XXX: inoutclob user must know where the argument is being expanded.
  404. * Using asm goto would allow us to remove _fault.
  405. */
  406. #define asm_safe(insn, inoutclob...) \
  407. ({ \
  408. int _fault = 0; \
  409. \
  410. asm volatile("1:" insn "\n" \
  411. "2:\n" \
  412. _ASM_EXTABLE_TYPE_REG(1b, 2b, EX_TYPE_ONE_REG, %[_fault]) \
  413. : [_fault] "+r"(_fault) inoutclob ); \
  414. \
  415. _fault ? X86EMUL_UNHANDLEABLE : X86EMUL_CONTINUE; \
  416. })
  417. static int emulator_check_intercept(struct x86_emulate_ctxt *ctxt,
  418. enum x86_intercept intercept,
  419. enum x86_intercept_stage stage)
  420. {
  421. struct x86_instruction_info info = {
  422. .intercept = intercept,
  423. .rep_prefix = ctxt->rep_prefix,
  424. .modrm_mod = ctxt->modrm_mod,
  425. .modrm_reg = ctxt->modrm_reg,
  426. .modrm_rm = ctxt->modrm_rm,
  427. .src_val = ctxt->src.val64,
  428. .dst_val = ctxt->dst.val64,
  429. .src_bytes = ctxt->src.bytes,
  430. .dst_bytes = ctxt->dst.bytes,
  431. .ad_bytes = ctxt->ad_bytes,
  432. .next_rip = ctxt->eip,
  433. };
  434. return ctxt->ops->intercept(ctxt, &info, stage);
  435. }
  436. static void assign_masked(ulong *dest, ulong src, ulong mask)
  437. {
  438. *dest = (*dest & ~mask) | (src & mask);
  439. }
  440. static void assign_register(unsigned long *reg, u64 val, int bytes)
  441. {
  442. /* The 4-byte case *is* correct: in 64-bit mode we zero-extend. */
  443. switch (bytes) {
  444. case 1:
  445. *(u8 *)reg = (u8)val;
  446. break;
  447. case 2:
  448. *(u16 *)reg = (u16)val;
  449. break;
  450. case 4:
  451. *reg = (u32)val;
  452. break; /* 64b: zero-extend */
  453. case 8:
  454. *reg = val;
  455. break;
  456. }
  457. }
  458. static inline unsigned long ad_mask(struct x86_emulate_ctxt *ctxt)
  459. {
  460. return (1UL << (ctxt->ad_bytes << 3)) - 1;
  461. }
  462. static ulong stack_mask(struct x86_emulate_ctxt *ctxt)
  463. {
  464. u16 sel;
  465. struct desc_struct ss;
  466. if (ctxt->mode == X86EMUL_MODE_PROT64)
  467. return ~0UL;
  468. ctxt->ops->get_segment(ctxt, &sel, &ss, NULL, VCPU_SREG_SS);
  469. return ~0U >> ((ss.d ^ 1) * 16); /* d=0: 0xffff; d=1: 0xffffffff */
  470. }
  471. static int stack_size(struct x86_emulate_ctxt *ctxt)
  472. {
  473. return (__fls(stack_mask(ctxt)) + 1) >> 3;
  474. }
  475. /* Access/update address held in a register, based on addressing mode. */
  476. static inline unsigned long
  477. address_mask(struct x86_emulate_ctxt *ctxt, unsigned long reg)
  478. {
  479. if (ctxt->ad_bytes == sizeof(unsigned long))
  480. return reg;
  481. else
  482. return reg & ad_mask(ctxt);
  483. }
  484. static inline unsigned long
  485. register_address(struct x86_emulate_ctxt *ctxt, int reg)
  486. {
  487. return address_mask(ctxt, reg_read(ctxt, reg));
  488. }
  489. static void masked_increment(ulong *reg, ulong mask, int inc)
  490. {
  491. assign_masked(reg, *reg + inc, mask);
  492. }
  493. static inline void
  494. register_address_increment(struct x86_emulate_ctxt *ctxt, int reg, int inc)
  495. {
  496. ulong *preg = reg_rmw(ctxt, reg);
  497. assign_register(preg, *preg + inc, ctxt->ad_bytes);
  498. }
  499. static void rsp_increment(struct x86_emulate_ctxt *ctxt, int inc)
  500. {
  501. masked_increment(reg_rmw(ctxt, VCPU_REGS_RSP), stack_mask(ctxt), inc);
  502. }
  503. static u32 desc_limit_scaled(struct desc_struct *desc)
  504. {
  505. u32 limit = get_desc_limit(desc);
  506. return desc->g ? (limit << 12) | 0xfff : limit;
  507. }
  508. static unsigned long seg_base(struct x86_emulate_ctxt *ctxt, int seg)
  509. {
  510. if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
  511. return 0;
  512. return ctxt->ops->get_cached_segment_base(ctxt, seg);
  513. }
  514. static int emulate_exception(struct x86_emulate_ctxt *ctxt, int vec,
  515. u32 error, bool valid)
  516. {
  517. if (KVM_EMULATOR_BUG_ON(vec > 0x1f, ctxt))
  518. return X86EMUL_UNHANDLEABLE;
  519. ctxt->exception.vector = vec;
  520. ctxt->exception.error_code = error;
  521. ctxt->exception.error_code_valid = valid;
  522. return X86EMUL_PROPAGATE_FAULT;
  523. }
  524. static int emulate_db(struct x86_emulate_ctxt *ctxt)
  525. {
  526. return emulate_exception(ctxt, DB_VECTOR, 0, false);
  527. }
  528. static int emulate_gp(struct x86_emulate_ctxt *ctxt, int err)
  529. {
  530. return emulate_exception(ctxt, GP_VECTOR, err, true);
  531. }
  532. static int emulate_ss(struct x86_emulate_ctxt *ctxt, int err)
  533. {
  534. return emulate_exception(ctxt, SS_VECTOR, err, true);
  535. }
  536. static int emulate_ud(struct x86_emulate_ctxt *ctxt)
  537. {
  538. return emulate_exception(ctxt, UD_VECTOR, 0, false);
  539. }
  540. static int emulate_ts(struct x86_emulate_ctxt *ctxt, int err)
  541. {
  542. return emulate_exception(ctxt, TS_VECTOR, err, true);
  543. }
  544. static int emulate_de(struct x86_emulate_ctxt *ctxt)
  545. {
  546. return emulate_exception(ctxt, DE_VECTOR, 0, false);
  547. }
  548. static int emulate_nm(struct x86_emulate_ctxt *ctxt)
  549. {
  550. return emulate_exception(ctxt, NM_VECTOR, 0, false);
  551. }
  552. static u16 get_segment_selector(struct x86_emulate_ctxt *ctxt, unsigned seg)
  553. {
  554. u16 selector;
  555. struct desc_struct desc;
  556. ctxt->ops->get_segment(ctxt, &selector, &desc, NULL, seg);
  557. return selector;
  558. }
  559. static void set_segment_selector(struct x86_emulate_ctxt *ctxt, u16 selector,
  560. unsigned seg)
  561. {
  562. u16 dummy;
  563. u32 base3;
  564. struct desc_struct desc;
  565. ctxt->ops->get_segment(ctxt, &dummy, &desc, &base3, seg);
  566. ctxt->ops->set_segment(ctxt, selector, &desc, base3, seg);
  567. }
  568. static inline u8 ctxt_virt_addr_bits(struct x86_emulate_ctxt *ctxt)
  569. {
  570. return (ctxt->ops->get_cr(ctxt, 4) & X86_CR4_LA57) ? 57 : 48;
  571. }
  572. static inline bool emul_is_noncanonical_address(u64 la,
  573. struct x86_emulate_ctxt *ctxt)
  574. {
  575. return !__is_canonical_address(la, ctxt_virt_addr_bits(ctxt));
  576. }
  577. /*
  578. * x86 defines three classes of vector instructions: explicitly
  579. * aligned, explicitly unaligned, and the rest, which change behaviour
  580. * depending on whether they're AVX encoded or not.
  581. *
  582. * Also included is CMPXCHG16B which is not a vector instruction, yet it is
  583. * subject to the same check. FXSAVE and FXRSTOR are checked here too as their
  584. * 512 bytes of data must be aligned to a 16 byte boundary.
  585. */
  586. static unsigned insn_alignment(struct x86_emulate_ctxt *ctxt, unsigned size)
  587. {
  588. u64 alignment = ctxt->d & AlignMask;
  589. if (likely(size < 16))
  590. return 1;
  591. switch (alignment) {
  592. case Unaligned:
  593. case Avx:
  594. return 1;
  595. case Aligned16:
  596. return 16;
  597. case Aligned:
  598. default:
  599. return size;
  600. }
  601. }
  602. static __always_inline int __linearize(struct x86_emulate_ctxt *ctxt,
  603. struct segmented_address addr,
  604. unsigned *max_size, unsigned size,
  605. enum x86emul_mode mode, ulong *linear,
  606. unsigned int flags)
  607. {
  608. struct desc_struct desc;
  609. bool usable;
  610. ulong la;
  611. u32 lim;
  612. u16 sel;
  613. u8 va_bits;
  614. la = seg_base(ctxt, addr.seg) + addr.ea;
  615. *max_size = 0;
  616. switch (mode) {
  617. case X86EMUL_MODE_PROT64:
  618. *linear = la = ctxt->ops->get_untagged_addr(ctxt, la, flags);
  619. va_bits = ctxt_virt_addr_bits(ctxt);
  620. if (!__is_canonical_address(la, va_bits))
  621. goto bad;
  622. *max_size = min_t(u64, ~0u, (1ull << va_bits) - la);
  623. if (size > *max_size)
  624. goto bad;
  625. break;
  626. default:
  627. *linear = la = (u32)la;
  628. usable = ctxt->ops->get_segment(ctxt, &sel, &desc, NULL,
  629. addr.seg);
  630. if (!usable)
  631. goto bad;
  632. /* code segment in protected mode or read-only data segment */
  633. if ((((ctxt->mode != X86EMUL_MODE_REAL) && (desc.type & 8)) || !(desc.type & 2)) &&
  634. (flags & X86EMUL_F_WRITE))
  635. goto bad;
  636. /* unreadable code segment */
  637. if (!(flags & X86EMUL_F_FETCH) && (desc.type & 8) && !(desc.type & 2))
  638. goto bad;
  639. lim = desc_limit_scaled(&desc);
  640. if (!(desc.type & 8) && (desc.type & 4)) {
  641. /* expand-down segment */
  642. if (addr.ea <= lim)
  643. goto bad;
  644. lim = desc.d ? 0xffffffff : 0xffff;
  645. }
  646. if (addr.ea > lim)
  647. goto bad;
  648. if (lim == 0xffffffff)
  649. *max_size = ~0u;
  650. else {
  651. *max_size = (u64)lim + 1 - addr.ea;
  652. if (size > *max_size)
  653. goto bad;
  654. }
  655. break;
  656. }
  657. if (la & (insn_alignment(ctxt, size) - 1))
  658. return emulate_gp(ctxt, 0);
  659. return X86EMUL_CONTINUE;
  660. bad:
  661. if (addr.seg == VCPU_SREG_SS)
  662. return emulate_ss(ctxt, 0);
  663. else
  664. return emulate_gp(ctxt, 0);
  665. }
  666. static int linearize(struct x86_emulate_ctxt *ctxt,
  667. struct segmented_address addr,
  668. unsigned size, bool write,
  669. ulong *linear)
  670. {
  671. unsigned max_size;
  672. return __linearize(ctxt, addr, &max_size, size, ctxt->mode, linear,
  673. write ? X86EMUL_F_WRITE : 0);
  674. }
  675. static inline int assign_eip(struct x86_emulate_ctxt *ctxt, ulong dst)
  676. {
  677. ulong linear;
  678. int rc;
  679. unsigned max_size;
  680. struct segmented_address addr = { .seg = VCPU_SREG_CS,
  681. .ea = dst };
  682. if (ctxt->op_bytes != sizeof(unsigned long))
  683. addr.ea = dst & ((1UL << (ctxt->op_bytes << 3)) - 1);
  684. rc = __linearize(ctxt, addr, &max_size, 1, ctxt->mode, &linear,
  685. X86EMUL_F_FETCH);
  686. if (rc == X86EMUL_CONTINUE)
  687. ctxt->_eip = addr.ea;
  688. return rc;
  689. }
  690. static inline int emulator_recalc_and_set_mode(struct x86_emulate_ctxt *ctxt)
  691. {
  692. u64 efer;
  693. struct desc_struct cs;
  694. u16 selector;
  695. u32 base3;
  696. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  697. if (!(ctxt->ops->get_cr(ctxt, 0) & X86_CR0_PE)) {
  698. /* Real mode. cpu must not have long mode active */
  699. if (efer & EFER_LMA)
  700. return X86EMUL_UNHANDLEABLE;
  701. ctxt->mode = X86EMUL_MODE_REAL;
  702. return X86EMUL_CONTINUE;
  703. }
  704. if (ctxt->eflags & X86_EFLAGS_VM) {
  705. /* Protected/VM86 mode. cpu must not have long mode active */
  706. if (efer & EFER_LMA)
  707. return X86EMUL_UNHANDLEABLE;
  708. ctxt->mode = X86EMUL_MODE_VM86;
  709. return X86EMUL_CONTINUE;
  710. }
  711. if (!ctxt->ops->get_segment(ctxt, &selector, &cs, &base3, VCPU_SREG_CS))
  712. return X86EMUL_UNHANDLEABLE;
  713. if (efer & EFER_LMA) {
  714. if (cs.l) {
  715. /* Proper long mode */
  716. ctxt->mode = X86EMUL_MODE_PROT64;
  717. } else if (cs.d) {
  718. /* 32 bit compatibility mode*/
  719. ctxt->mode = X86EMUL_MODE_PROT32;
  720. } else {
  721. ctxt->mode = X86EMUL_MODE_PROT16;
  722. }
  723. } else {
  724. /* Legacy 32 bit / 16 bit mode */
  725. ctxt->mode = cs.d ? X86EMUL_MODE_PROT32 : X86EMUL_MODE_PROT16;
  726. }
  727. return X86EMUL_CONTINUE;
  728. }
  729. static inline int assign_eip_near(struct x86_emulate_ctxt *ctxt, ulong dst)
  730. {
  731. return assign_eip(ctxt, dst);
  732. }
  733. static int assign_eip_far(struct x86_emulate_ctxt *ctxt, ulong dst)
  734. {
  735. int rc = emulator_recalc_and_set_mode(ctxt);
  736. if (rc != X86EMUL_CONTINUE)
  737. return rc;
  738. return assign_eip(ctxt, dst);
  739. }
  740. static inline int jmp_rel(struct x86_emulate_ctxt *ctxt, int rel)
  741. {
  742. return assign_eip_near(ctxt, ctxt->_eip + rel);
  743. }
  744. static int linear_read_system(struct x86_emulate_ctxt *ctxt, ulong linear,
  745. void *data, unsigned size)
  746. {
  747. return ctxt->ops->read_std(ctxt, linear, data, size, &ctxt->exception, true);
  748. }
  749. static int linear_write_system(struct x86_emulate_ctxt *ctxt,
  750. ulong linear, void *data,
  751. unsigned int size)
  752. {
  753. return ctxt->ops->write_std(ctxt, linear, data, size, &ctxt->exception, true);
  754. }
  755. static int segmented_read_std(struct x86_emulate_ctxt *ctxt,
  756. struct segmented_address addr,
  757. void *data,
  758. unsigned size)
  759. {
  760. int rc;
  761. ulong linear;
  762. rc = linearize(ctxt, addr, size, false, &linear);
  763. if (rc != X86EMUL_CONTINUE)
  764. return rc;
  765. return ctxt->ops->read_std(ctxt, linear, data, size, &ctxt->exception, false);
  766. }
  767. static int segmented_write_std(struct x86_emulate_ctxt *ctxt,
  768. struct segmented_address addr,
  769. void *data,
  770. unsigned int size)
  771. {
  772. int rc;
  773. ulong linear;
  774. rc = linearize(ctxt, addr, size, true, &linear);
  775. if (rc != X86EMUL_CONTINUE)
  776. return rc;
  777. return ctxt->ops->write_std(ctxt, linear, data, size, &ctxt->exception, false);
  778. }
  779. /*
  780. * Prefetch the remaining bytes of the instruction without crossing page
  781. * boundary if they are not in fetch_cache yet.
  782. */
  783. static int __do_insn_fetch_bytes(struct x86_emulate_ctxt *ctxt, int op_size)
  784. {
  785. int rc;
  786. unsigned size, max_size;
  787. unsigned long linear;
  788. int cur_size = ctxt->fetch.end - ctxt->fetch.data;
  789. struct segmented_address addr = { .seg = VCPU_SREG_CS,
  790. .ea = ctxt->eip + cur_size };
  791. /*
  792. * We do not know exactly how many bytes will be needed, and
  793. * __linearize is expensive, so fetch as much as possible. We
  794. * just have to avoid going beyond the 15 byte limit, the end
  795. * of the segment, or the end of the page.
  796. *
  797. * __linearize is called with size 0 so that it does not do any
  798. * boundary check itself. Instead, we use max_size to check
  799. * against op_size.
  800. */
  801. rc = __linearize(ctxt, addr, &max_size, 0, ctxt->mode, &linear,
  802. X86EMUL_F_FETCH);
  803. if (unlikely(rc != X86EMUL_CONTINUE))
  804. return rc;
  805. size = min_t(unsigned, 15UL ^ cur_size, max_size);
  806. size = min_t(unsigned, size, PAGE_SIZE - offset_in_page(linear));
  807. /*
  808. * One instruction can only straddle two pages,
  809. * and one has been loaded at the beginning of
  810. * x86_decode_insn. So, if not enough bytes
  811. * still, we must have hit the 15-byte boundary.
  812. */
  813. if (unlikely(size < op_size))
  814. return emulate_gp(ctxt, 0);
  815. rc = ctxt->ops->fetch(ctxt, linear, ctxt->fetch.end,
  816. size, &ctxt->exception);
  817. if (unlikely(rc != X86EMUL_CONTINUE))
  818. return rc;
  819. ctxt->fetch.end += size;
  820. return X86EMUL_CONTINUE;
  821. }
  822. static __always_inline int do_insn_fetch_bytes(struct x86_emulate_ctxt *ctxt,
  823. unsigned size)
  824. {
  825. unsigned done_size = ctxt->fetch.end - ctxt->fetch.ptr;
  826. if (unlikely(done_size < size))
  827. return __do_insn_fetch_bytes(ctxt, size - done_size);
  828. else
  829. return X86EMUL_CONTINUE;
  830. }
  831. /* Fetch next part of the instruction being emulated. */
  832. #define insn_fetch(_type, _ctxt) \
  833. ({ _type _x; \
  834. \
  835. rc = do_insn_fetch_bytes(_ctxt, sizeof(_type)); \
  836. if (rc != X86EMUL_CONTINUE) \
  837. goto done; \
  838. ctxt->_eip += sizeof(_type); \
  839. memcpy(&_x, ctxt->fetch.ptr, sizeof(_type)); \
  840. ctxt->fetch.ptr += sizeof(_type); \
  841. _x; \
  842. })
  843. #define insn_fetch_arr(_arr, _size, _ctxt) \
  844. ({ \
  845. rc = do_insn_fetch_bytes(_ctxt, _size); \
  846. if (rc != X86EMUL_CONTINUE) \
  847. goto done; \
  848. ctxt->_eip += (_size); \
  849. memcpy(_arr, ctxt->fetch.ptr, _size); \
  850. ctxt->fetch.ptr += (_size); \
  851. })
  852. /*
  853. * Given the 'reg' portion of a ModRM byte, and a register block, return a
  854. * pointer into the block that addresses the relevant register.
  855. * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
  856. */
  857. static void *decode_register(struct x86_emulate_ctxt *ctxt, u8 modrm_reg,
  858. int byteop)
  859. {
  860. void *p;
  861. int highbyte_regs = (ctxt->rex_prefix == 0) && byteop;
  862. if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
  863. p = (unsigned char *)reg_rmw(ctxt, modrm_reg & 3) + 1;
  864. else
  865. p = reg_rmw(ctxt, modrm_reg);
  866. return p;
  867. }
  868. static int read_descriptor(struct x86_emulate_ctxt *ctxt,
  869. struct segmented_address addr,
  870. u16 *size, unsigned long *address, int op_bytes)
  871. {
  872. int rc;
  873. if (op_bytes == 2)
  874. op_bytes = 3;
  875. *address = 0;
  876. rc = segmented_read_std(ctxt, addr, size, 2);
  877. if (rc != X86EMUL_CONTINUE)
  878. return rc;
  879. addr.ea += 2;
  880. rc = segmented_read_std(ctxt, addr, address, op_bytes);
  881. return rc;
  882. }
  883. FASTOP2(add);
  884. FASTOP2(or);
  885. FASTOP2(adc);
  886. FASTOP2(sbb);
  887. FASTOP2(and);
  888. FASTOP2(sub);
  889. FASTOP2(xor);
  890. FASTOP2(cmp);
  891. FASTOP2(test);
  892. FASTOP1SRC2(mul, mul_ex);
  893. FASTOP1SRC2(imul, imul_ex);
  894. FASTOP1SRC2EX(div, div_ex);
  895. FASTOP1SRC2EX(idiv, idiv_ex);
  896. FASTOP3WCL(shld);
  897. FASTOP3WCL(shrd);
  898. FASTOP2W(imul);
  899. FASTOP1(not);
  900. FASTOP1(neg);
  901. FASTOP1(inc);
  902. FASTOP1(dec);
  903. FASTOP2CL(rol);
  904. FASTOP2CL(ror);
  905. FASTOP2CL(rcl);
  906. FASTOP2CL(rcr);
  907. FASTOP2CL(shl);
  908. FASTOP2CL(shr);
  909. FASTOP2CL(sar);
  910. FASTOP2W(bsf);
  911. FASTOP2W(bsr);
  912. FASTOP2W(bt);
  913. FASTOP2W(bts);
  914. FASTOP2W(btr);
  915. FASTOP2W(btc);
  916. FASTOP2(xadd);
  917. FASTOP2R(cmp, cmp_r);
  918. static int em_bsf_c(struct x86_emulate_ctxt *ctxt)
  919. {
  920. /* If src is zero, do not writeback, but update flags */
  921. if (ctxt->src.val == 0)
  922. ctxt->dst.type = OP_NONE;
  923. return fastop(ctxt, em_bsf);
  924. }
  925. static int em_bsr_c(struct x86_emulate_ctxt *ctxt)
  926. {
  927. /* If src is zero, do not writeback, but update flags */
  928. if (ctxt->src.val == 0)
  929. ctxt->dst.type = OP_NONE;
  930. return fastop(ctxt, em_bsr);
  931. }
  932. static __always_inline u8 test_cc(unsigned int condition, unsigned long flags)
  933. {
  934. u8 rc;
  935. void (*fop)(void) = (void *)em_setcc + FASTOP_SIZE * (condition & 0xf);
  936. flags = (flags & EFLAGS_MASK) | X86_EFLAGS_IF;
  937. asm("push %[flags]; popf; " CALL_NOSPEC
  938. : "=a"(rc), ASM_CALL_CONSTRAINT : [thunk_target]"r"(fop), [flags]"r"(flags));
  939. return rc;
  940. }
  941. static void fetch_register_operand(struct operand *op)
  942. {
  943. switch (op->bytes) {
  944. case 1:
  945. op->val = *(u8 *)op->addr.reg;
  946. break;
  947. case 2:
  948. op->val = *(u16 *)op->addr.reg;
  949. break;
  950. case 4:
  951. op->val = *(u32 *)op->addr.reg;
  952. break;
  953. case 8:
  954. op->val = *(u64 *)op->addr.reg;
  955. break;
  956. }
  957. }
  958. static int em_fninit(struct x86_emulate_ctxt *ctxt)
  959. {
  960. if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
  961. return emulate_nm(ctxt);
  962. kvm_fpu_get();
  963. asm volatile("fninit");
  964. kvm_fpu_put();
  965. return X86EMUL_CONTINUE;
  966. }
  967. static int em_fnstcw(struct x86_emulate_ctxt *ctxt)
  968. {
  969. u16 fcw;
  970. if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
  971. return emulate_nm(ctxt);
  972. kvm_fpu_get();
  973. asm volatile("fnstcw %0": "+m"(fcw));
  974. kvm_fpu_put();
  975. ctxt->dst.val = fcw;
  976. return X86EMUL_CONTINUE;
  977. }
  978. static int em_fnstsw(struct x86_emulate_ctxt *ctxt)
  979. {
  980. u16 fsw;
  981. if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
  982. return emulate_nm(ctxt);
  983. kvm_fpu_get();
  984. asm volatile("fnstsw %0": "+m"(fsw));
  985. kvm_fpu_put();
  986. ctxt->dst.val = fsw;
  987. return X86EMUL_CONTINUE;
  988. }
  989. static void decode_register_operand(struct x86_emulate_ctxt *ctxt,
  990. struct operand *op)
  991. {
  992. unsigned int reg;
  993. if (ctxt->d & ModRM)
  994. reg = ctxt->modrm_reg;
  995. else
  996. reg = (ctxt->b & 7) | ((ctxt->rex_prefix & 1) << 3);
  997. if (ctxt->d & Sse) {
  998. op->type = OP_XMM;
  999. op->bytes = 16;
  1000. op->addr.xmm = reg;
  1001. kvm_read_sse_reg(reg, &op->vec_val);
  1002. return;
  1003. }
  1004. if (ctxt->d & Mmx) {
  1005. reg &= 7;
  1006. op->type = OP_MM;
  1007. op->bytes = 8;
  1008. op->addr.mm = reg;
  1009. return;
  1010. }
  1011. op->type = OP_REG;
  1012. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  1013. op->addr.reg = decode_register(ctxt, reg, ctxt->d & ByteOp);
  1014. fetch_register_operand(op);
  1015. op->orig_val = op->val;
  1016. }
  1017. static void adjust_modrm_seg(struct x86_emulate_ctxt *ctxt, int base_reg)
  1018. {
  1019. if (base_reg == VCPU_REGS_RSP || base_reg == VCPU_REGS_RBP)
  1020. ctxt->modrm_seg = VCPU_SREG_SS;
  1021. }
  1022. static int decode_modrm(struct x86_emulate_ctxt *ctxt,
  1023. struct operand *op)
  1024. {
  1025. u8 sib;
  1026. int index_reg, base_reg, scale;
  1027. int rc = X86EMUL_CONTINUE;
  1028. ulong modrm_ea = 0;
  1029. ctxt->modrm_reg = ((ctxt->rex_prefix << 1) & 8); /* REX.R */
  1030. index_reg = (ctxt->rex_prefix << 2) & 8; /* REX.X */
  1031. base_reg = (ctxt->rex_prefix << 3) & 8; /* REX.B */
  1032. ctxt->modrm_mod = (ctxt->modrm & 0xc0) >> 6;
  1033. ctxt->modrm_reg |= (ctxt->modrm & 0x38) >> 3;
  1034. ctxt->modrm_rm = base_reg | (ctxt->modrm & 0x07);
  1035. ctxt->modrm_seg = VCPU_SREG_DS;
  1036. if (ctxt->modrm_mod == 3 || (ctxt->d & NoMod)) {
  1037. op->type = OP_REG;
  1038. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  1039. op->addr.reg = decode_register(ctxt, ctxt->modrm_rm,
  1040. ctxt->d & ByteOp);
  1041. if (ctxt->d & Sse) {
  1042. op->type = OP_XMM;
  1043. op->bytes = 16;
  1044. op->addr.xmm = ctxt->modrm_rm;
  1045. kvm_read_sse_reg(ctxt->modrm_rm, &op->vec_val);
  1046. return rc;
  1047. }
  1048. if (ctxt->d & Mmx) {
  1049. op->type = OP_MM;
  1050. op->bytes = 8;
  1051. op->addr.mm = ctxt->modrm_rm & 7;
  1052. return rc;
  1053. }
  1054. fetch_register_operand(op);
  1055. return rc;
  1056. }
  1057. op->type = OP_MEM;
  1058. if (ctxt->ad_bytes == 2) {
  1059. unsigned bx = reg_read(ctxt, VCPU_REGS_RBX);
  1060. unsigned bp = reg_read(ctxt, VCPU_REGS_RBP);
  1061. unsigned si = reg_read(ctxt, VCPU_REGS_RSI);
  1062. unsigned di = reg_read(ctxt, VCPU_REGS_RDI);
  1063. /* 16-bit ModR/M decode. */
  1064. switch (ctxt->modrm_mod) {
  1065. case 0:
  1066. if (ctxt->modrm_rm == 6)
  1067. modrm_ea += insn_fetch(u16, ctxt);
  1068. break;
  1069. case 1:
  1070. modrm_ea += insn_fetch(s8, ctxt);
  1071. break;
  1072. case 2:
  1073. modrm_ea += insn_fetch(u16, ctxt);
  1074. break;
  1075. }
  1076. switch (ctxt->modrm_rm) {
  1077. case 0:
  1078. modrm_ea += bx + si;
  1079. break;
  1080. case 1:
  1081. modrm_ea += bx + di;
  1082. break;
  1083. case 2:
  1084. modrm_ea += bp + si;
  1085. break;
  1086. case 3:
  1087. modrm_ea += bp + di;
  1088. break;
  1089. case 4:
  1090. modrm_ea += si;
  1091. break;
  1092. case 5:
  1093. modrm_ea += di;
  1094. break;
  1095. case 6:
  1096. if (ctxt->modrm_mod != 0)
  1097. modrm_ea += bp;
  1098. break;
  1099. case 7:
  1100. modrm_ea += bx;
  1101. break;
  1102. }
  1103. if (ctxt->modrm_rm == 2 || ctxt->modrm_rm == 3 ||
  1104. (ctxt->modrm_rm == 6 && ctxt->modrm_mod != 0))
  1105. ctxt->modrm_seg = VCPU_SREG_SS;
  1106. modrm_ea = (u16)modrm_ea;
  1107. } else {
  1108. /* 32/64-bit ModR/M decode. */
  1109. if ((ctxt->modrm_rm & 7) == 4) {
  1110. sib = insn_fetch(u8, ctxt);
  1111. index_reg |= (sib >> 3) & 7;
  1112. base_reg |= sib & 7;
  1113. scale = sib >> 6;
  1114. if ((base_reg & 7) == 5 && ctxt->modrm_mod == 0)
  1115. modrm_ea += insn_fetch(s32, ctxt);
  1116. else {
  1117. modrm_ea += reg_read(ctxt, base_reg);
  1118. adjust_modrm_seg(ctxt, base_reg);
  1119. /* Increment ESP on POP [ESP] */
  1120. if ((ctxt->d & IncSP) &&
  1121. base_reg == VCPU_REGS_RSP)
  1122. modrm_ea += ctxt->op_bytes;
  1123. }
  1124. if (index_reg != 4)
  1125. modrm_ea += reg_read(ctxt, index_reg) << scale;
  1126. } else if ((ctxt->modrm_rm & 7) == 5 && ctxt->modrm_mod == 0) {
  1127. modrm_ea += insn_fetch(s32, ctxt);
  1128. if (ctxt->mode == X86EMUL_MODE_PROT64)
  1129. ctxt->rip_relative = 1;
  1130. } else {
  1131. base_reg = ctxt->modrm_rm;
  1132. modrm_ea += reg_read(ctxt, base_reg);
  1133. adjust_modrm_seg(ctxt, base_reg);
  1134. }
  1135. switch (ctxt->modrm_mod) {
  1136. case 1:
  1137. modrm_ea += insn_fetch(s8, ctxt);
  1138. break;
  1139. case 2:
  1140. modrm_ea += insn_fetch(s32, ctxt);
  1141. break;
  1142. }
  1143. }
  1144. op->addr.mem.ea = modrm_ea;
  1145. if (ctxt->ad_bytes != 8)
  1146. ctxt->memop.addr.mem.ea = (u32)ctxt->memop.addr.mem.ea;
  1147. done:
  1148. return rc;
  1149. }
  1150. static int decode_abs(struct x86_emulate_ctxt *ctxt,
  1151. struct operand *op)
  1152. {
  1153. int rc = X86EMUL_CONTINUE;
  1154. op->type = OP_MEM;
  1155. switch (ctxt->ad_bytes) {
  1156. case 2:
  1157. op->addr.mem.ea = insn_fetch(u16, ctxt);
  1158. break;
  1159. case 4:
  1160. op->addr.mem.ea = insn_fetch(u32, ctxt);
  1161. break;
  1162. case 8:
  1163. op->addr.mem.ea = insn_fetch(u64, ctxt);
  1164. break;
  1165. }
  1166. done:
  1167. return rc;
  1168. }
  1169. static void fetch_bit_operand(struct x86_emulate_ctxt *ctxt)
  1170. {
  1171. long sv = 0, mask;
  1172. if (ctxt->dst.type == OP_MEM && ctxt->src.type == OP_REG) {
  1173. mask = ~((long)ctxt->dst.bytes * 8 - 1);
  1174. if (ctxt->src.bytes == 2)
  1175. sv = (s16)ctxt->src.val & (s16)mask;
  1176. else if (ctxt->src.bytes == 4)
  1177. sv = (s32)ctxt->src.val & (s32)mask;
  1178. else
  1179. sv = (s64)ctxt->src.val & (s64)mask;
  1180. ctxt->dst.addr.mem.ea = address_mask(ctxt,
  1181. ctxt->dst.addr.mem.ea + (sv >> 3));
  1182. }
  1183. /* only subword offset */
  1184. ctxt->src.val &= (ctxt->dst.bytes << 3) - 1;
  1185. }
  1186. static int read_emulated(struct x86_emulate_ctxt *ctxt,
  1187. unsigned long addr, void *dest, unsigned size)
  1188. {
  1189. int rc;
  1190. struct read_cache *mc = &ctxt->mem_read;
  1191. if (mc->pos < mc->end)
  1192. goto read_cached;
  1193. if (KVM_EMULATOR_BUG_ON((mc->end + size) >= sizeof(mc->data), ctxt))
  1194. return X86EMUL_UNHANDLEABLE;
  1195. rc = ctxt->ops->read_emulated(ctxt, addr, mc->data + mc->end, size,
  1196. &ctxt->exception);
  1197. if (rc != X86EMUL_CONTINUE)
  1198. return rc;
  1199. mc->end += size;
  1200. read_cached:
  1201. memcpy(dest, mc->data + mc->pos, size);
  1202. mc->pos += size;
  1203. return X86EMUL_CONTINUE;
  1204. }
  1205. static int segmented_read(struct x86_emulate_ctxt *ctxt,
  1206. struct segmented_address addr,
  1207. void *data,
  1208. unsigned size)
  1209. {
  1210. int rc;
  1211. ulong linear;
  1212. rc = linearize(ctxt, addr, size, false, &linear);
  1213. if (rc != X86EMUL_CONTINUE)
  1214. return rc;
  1215. return read_emulated(ctxt, linear, data, size);
  1216. }
  1217. static int segmented_write(struct x86_emulate_ctxt *ctxt,
  1218. struct segmented_address addr,
  1219. const void *data,
  1220. unsigned size)
  1221. {
  1222. int rc;
  1223. ulong linear;
  1224. rc = linearize(ctxt, addr, size, true, &linear);
  1225. if (rc != X86EMUL_CONTINUE)
  1226. return rc;
  1227. return ctxt->ops->write_emulated(ctxt, linear, data, size,
  1228. &ctxt->exception);
  1229. }
  1230. static int segmented_cmpxchg(struct x86_emulate_ctxt *ctxt,
  1231. struct segmented_address addr,
  1232. const void *orig_data, const void *data,
  1233. unsigned size)
  1234. {
  1235. int rc;
  1236. ulong linear;
  1237. rc = linearize(ctxt, addr, size, true, &linear);
  1238. if (rc != X86EMUL_CONTINUE)
  1239. return rc;
  1240. return ctxt->ops->cmpxchg_emulated(ctxt, linear, orig_data, data,
  1241. size, &ctxt->exception);
  1242. }
  1243. static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
  1244. unsigned int size, unsigned short port,
  1245. void *dest)
  1246. {
  1247. struct read_cache *rc = &ctxt->io_read;
  1248. if (rc->pos == rc->end) { /* refill pio read ahead */
  1249. unsigned int in_page, n;
  1250. unsigned int count = ctxt->rep_prefix ?
  1251. address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) : 1;
  1252. in_page = (ctxt->eflags & X86_EFLAGS_DF) ?
  1253. offset_in_page(reg_read(ctxt, VCPU_REGS_RDI)) :
  1254. PAGE_SIZE - offset_in_page(reg_read(ctxt, VCPU_REGS_RDI));
  1255. n = min3(in_page, (unsigned int)sizeof(rc->data) / size, count);
  1256. if (n == 0)
  1257. n = 1;
  1258. rc->pos = rc->end = 0;
  1259. if (!ctxt->ops->pio_in_emulated(ctxt, size, port, rc->data, n))
  1260. return 0;
  1261. rc->end = n * size;
  1262. }
  1263. if (ctxt->rep_prefix && (ctxt->d & String) &&
  1264. !(ctxt->eflags & X86_EFLAGS_DF)) {
  1265. ctxt->dst.data = rc->data + rc->pos;
  1266. ctxt->dst.type = OP_MEM_STR;
  1267. ctxt->dst.count = (rc->end - rc->pos) / size;
  1268. rc->pos = rc->end;
  1269. } else {
  1270. memcpy(dest, rc->data + rc->pos, size);
  1271. rc->pos += size;
  1272. }
  1273. return 1;
  1274. }
  1275. static int read_interrupt_descriptor(struct x86_emulate_ctxt *ctxt,
  1276. u16 index, struct desc_struct *desc)
  1277. {
  1278. struct desc_ptr dt;
  1279. ulong addr;
  1280. ctxt->ops->get_idt(ctxt, &dt);
  1281. if (dt.size < index * 8 + 7)
  1282. return emulate_gp(ctxt, index << 3 | 0x2);
  1283. addr = dt.address + index * 8;
  1284. return linear_read_system(ctxt, addr, desc, sizeof(*desc));
  1285. }
  1286. static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
  1287. u16 selector, struct desc_ptr *dt)
  1288. {
  1289. const struct x86_emulate_ops *ops = ctxt->ops;
  1290. u32 base3 = 0;
  1291. if (selector & 1 << 2) {
  1292. struct desc_struct desc;
  1293. u16 sel;
  1294. memset(dt, 0, sizeof(*dt));
  1295. if (!ops->get_segment(ctxt, &sel, &desc, &base3,
  1296. VCPU_SREG_LDTR))
  1297. return;
  1298. dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
  1299. dt->address = get_desc_base(&desc) | ((u64)base3 << 32);
  1300. } else
  1301. ops->get_gdt(ctxt, dt);
  1302. }
  1303. static int get_descriptor_ptr(struct x86_emulate_ctxt *ctxt,
  1304. u16 selector, ulong *desc_addr_p)
  1305. {
  1306. struct desc_ptr dt;
  1307. u16 index = selector >> 3;
  1308. ulong addr;
  1309. get_descriptor_table_ptr(ctxt, selector, &dt);
  1310. if (dt.size < index * 8 + 7)
  1311. return emulate_gp(ctxt, selector & 0xfffc);
  1312. addr = dt.address + index * 8;
  1313. #ifdef CONFIG_X86_64
  1314. if (addr >> 32 != 0) {
  1315. u64 efer = 0;
  1316. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  1317. if (!(efer & EFER_LMA))
  1318. addr &= (u32)-1;
  1319. }
  1320. #endif
  1321. *desc_addr_p = addr;
  1322. return X86EMUL_CONTINUE;
  1323. }
  1324. /* allowed just for 8 bytes segments */
  1325. static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1326. u16 selector, struct desc_struct *desc,
  1327. ulong *desc_addr_p)
  1328. {
  1329. int rc;
  1330. rc = get_descriptor_ptr(ctxt, selector, desc_addr_p);
  1331. if (rc != X86EMUL_CONTINUE)
  1332. return rc;
  1333. return linear_read_system(ctxt, *desc_addr_p, desc, sizeof(*desc));
  1334. }
  1335. /* allowed just for 8 bytes segments */
  1336. static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1337. u16 selector, struct desc_struct *desc)
  1338. {
  1339. int rc;
  1340. ulong addr;
  1341. rc = get_descriptor_ptr(ctxt, selector, &addr);
  1342. if (rc != X86EMUL_CONTINUE)
  1343. return rc;
  1344. return linear_write_system(ctxt, addr, desc, sizeof(*desc));
  1345. }
  1346. static int __load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1347. u16 selector, int seg, u8 cpl,
  1348. enum x86_transfer_type transfer,
  1349. struct desc_struct *desc)
  1350. {
  1351. struct desc_struct seg_desc, old_desc;
  1352. u8 dpl, rpl;
  1353. unsigned err_vec = GP_VECTOR;
  1354. u32 err_code = 0;
  1355. bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
  1356. ulong desc_addr;
  1357. int ret;
  1358. u16 dummy;
  1359. u32 base3 = 0;
  1360. memset(&seg_desc, 0, sizeof(seg_desc));
  1361. if (ctxt->mode == X86EMUL_MODE_REAL) {
  1362. /* set real mode segment descriptor (keep limit etc. for
  1363. * unreal mode) */
  1364. ctxt->ops->get_segment(ctxt, &dummy, &seg_desc, NULL, seg);
  1365. set_desc_base(&seg_desc, selector << 4);
  1366. goto load;
  1367. } else if (seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86) {
  1368. /* VM86 needs a clean new segment descriptor */
  1369. set_desc_base(&seg_desc, selector << 4);
  1370. set_desc_limit(&seg_desc, 0xffff);
  1371. seg_desc.type = 3;
  1372. seg_desc.p = 1;
  1373. seg_desc.s = 1;
  1374. seg_desc.dpl = 3;
  1375. goto load;
  1376. }
  1377. rpl = selector & 3;
  1378. /* TR should be in GDT only */
  1379. if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
  1380. goto exception;
  1381. /* NULL selector is not valid for TR, CS and (except for long mode) SS */
  1382. if (null_selector) {
  1383. if (seg == VCPU_SREG_CS || seg == VCPU_SREG_TR)
  1384. goto exception;
  1385. if (seg == VCPU_SREG_SS) {
  1386. if (ctxt->mode != X86EMUL_MODE_PROT64 || rpl != cpl)
  1387. goto exception;
  1388. /*
  1389. * ctxt->ops->set_segment expects the CPL to be in
  1390. * SS.DPL, so fake an expand-up 32-bit data segment.
  1391. */
  1392. seg_desc.type = 3;
  1393. seg_desc.p = 1;
  1394. seg_desc.s = 1;
  1395. seg_desc.dpl = cpl;
  1396. seg_desc.d = 1;
  1397. seg_desc.g = 1;
  1398. }
  1399. /* Skip all following checks */
  1400. goto load;
  1401. }
  1402. ret = read_segment_descriptor(ctxt, selector, &seg_desc, &desc_addr);
  1403. if (ret != X86EMUL_CONTINUE)
  1404. return ret;
  1405. err_code = selector & 0xfffc;
  1406. err_vec = (transfer == X86_TRANSFER_TASK_SWITCH) ? TS_VECTOR :
  1407. GP_VECTOR;
  1408. /* can't load system descriptor into segment selector */
  1409. if (seg <= VCPU_SREG_GS && !seg_desc.s) {
  1410. if (transfer == X86_TRANSFER_CALL_JMP)
  1411. return X86EMUL_UNHANDLEABLE;
  1412. goto exception;
  1413. }
  1414. dpl = seg_desc.dpl;
  1415. switch (seg) {
  1416. case VCPU_SREG_SS:
  1417. /*
  1418. * segment is not a writable data segment or segment
  1419. * selector's RPL != CPL or DPL != CPL
  1420. */
  1421. if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
  1422. goto exception;
  1423. break;
  1424. case VCPU_SREG_CS:
  1425. /*
  1426. * KVM uses "none" when loading CS as part of emulating Real
  1427. * Mode exceptions and IRET (handled above). In all other
  1428. * cases, loading CS without a control transfer is a KVM bug.
  1429. */
  1430. if (WARN_ON_ONCE(transfer == X86_TRANSFER_NONE))
  1431. goto exception;
  1432. if (!(seg_desc.type & 8))
  1433. goto exception;
  1434. if (transfer == X86_TRANSFER_RET) {
  1435. /* RET can never return to an inner privilege level. */
  1436. if (rpl < cpl)
  1437. goto exception;
  1438. /* Outer-privilege level return is not implemented */
  1439. if (rpl > cpl)
  1440. return X86EMUL_UNHANDLEABLE;
  1441. }
  1442. if (transfer == X86_TRANSFER_RET || transfer == X86_TRANSFER_TASK_SWITCH) {
  1443. if (seg_desc.type & 4) {
  1444. /* conforming */
  1445. if (dpl > rpl)
  1446. goto exception;
  1447. } else {
  1448. /* nonconforming */
  1449. if (dpl != rpl)
  1450. goto exception;
  1451. }
  1452. } else { /* X86_TRANSFER_CALL_JMP */
  1453. if (seg_desc.type & 4) {
  1454. /* conforming */
  1455. if (dpl > cpl)
  1456. goto exception;
  1457. } else {
  1458. /* nonconforming */
  1459. if (rpl > cpl || dpl != cpl)
  1460. goto exception;
  1461. }
  1462. }
  1463. /* in long-mode d/b must be clear if l is set */
  1464. if (seg_desc.d && seg_desc.l) {
  1465. u64 efer = 0;
  1466. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  1467. if (efer & EFER_LMA)
  1468. goto exception;
  1469. }
  1470. /* CS(RPL) <- CPL */
  1471. selector = (selector & 0xfffc) | cpl;
  1472. break;
  1473. case VCPU_SREG_TR:
  1474. if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
  1475. goto exception;
  1476. break;
  1477. case VCPU_SREG_LDTR:
  1478. if (seg_desc.s || seg_desc.type != 2)
  1479. goto exception;
  1480. break;
  1481. default: /* DS, ES, FS, or GS */
  1482. /*
  1483. * segment is not a data or readable code segment or
  1484. * ((segment is a data or nonconforming code segment)
  1485. * and ((RPL > DPL) or (CPL > DPL)))
  1486. */
  1487. if ((seg_desc.type & 0xa) == 0x8 ||
  1488. (((seg_desc.type & 0xc) != 0xc) &&
  1489. (rpl > dpl || cpl > dpl)))
  1490. goto exception;
  1491. break;
  1492. }
  1493. if (!seg_desc.p) {
  1494. err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
  1495. goto exception;
  1496. }
  1497. if (seg_desc.s) {
  1498. /* mark segment as accessed */
  1499. if (!(seg_desc.type & 1)) {
  1500. seg_desc.type |= 1;
  1501. ret = write_segment_descriptor(ctxt, selector,
  1502. &seg_desc);
  1503. if (ret != X86EMUL_CONTINUE)
  1504. return ret;
  1505. }
  1506. } else if (ctxt->mode == X86EMUL_MODE_PROT64) {
  1507. ret = linear_read_system(ctxt, desc_addr+8, &base3, sizeof(base3));
  1508. if (ret != X86EMUL_CONTINUE)
  1509. return ret;
  1510. if (emul_is_noncanonical_address(get_desc_base(&seg_desc) |
  1511. ((u64)base3 << 32), ctxt))
  1512. return emulate_gp(ctxt, err_code);
  1513. }
  1514. if (seg == VCPU_SREG_TR) {
  1515. old_desc = seg_desc;
  1516. seg_desc.type |= 2; /* busy */
  1517. ret = ctxt->ops->cmpxchg_emulated(ctxt, desc_addr, &old_desc, &seg_desc,
  1518. sizeof(seg_desc), &ctxt->exception);
  1519. if (ret != X86EMUL_CONTINUE)
  1520. return ret;
  1521. }
  1522. load:
  1523. ctxt->ops->set_segment(ctxt, selector, &seg_desc, base3, seg);
  1524. if (desc)
  1525. *desc = seg_desc;
  1526. return X86EMUL_CONTINUE;
  1527. exception:
  1528. return emulate_exception(ctxt, err_vec, err_code, true);
  1529. }
  1530. static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1531. u16 selector, int seg)
  1532. {
  1533. u8 cpl = ctxt->ops->cpl(ctxt);
  1534. /*
  1535. * None of MOV, POP and LSS can load a NULL selector in CPL=3, but
  1536. * they can load it at CPL<3 (Intel's manual says only LSS can,
  1537. * but it's wrong).
  1538. *
  1539. * However, the Intel manual says that putting IST=1/DPL=3 in
  1540. * an interrupt gate will result in SS=3 (the AMD manual instead
  1541. * says it doesn't), so allow SS=3 in __load_segment_descriptor
  1542. * and only forbid it here.
  1543. */
  1544. if (seg == VCPU_SREG_SS && selector == 3 &&
  1545. ctxt->mode == X86EMUL_MODE_PROT64)
  1546. return emulate_exception(ctxt, GP_VECTOR, 0, true);
  1547. return __load_segment_descriptor(ctxt, selector, seg, cpl,
  1548. X86_TRANSFER_NONE, NULL);
  1549. }
  1550. static void write_register_operand(struct operand *op)
  1551. {
  1552. return assign_register(op->addr.reg, op->val, op->bytes);
  1553. }
  1554. static int writeback(struct x86_emulate_ctxt *ctxt, struct operand *op)
  1555. {
  1556. switch (op->type) {
  1557. case OP_REG:
  1558. write_register_operand(op);
  1559. break;
  1560. case OP_MEM:
  1561. if (ctxt->lock_prefix)
  1562. return segmented_cmpxchg(ctxt,
  1563. op->addr.mem,
  1564. &op->orig_val,
  1565. &op->val,
  1566. op->bytes);
  1567. else
  1568. return segmented_write(ctxt,
  1569. op->addr.mem,
  1570. &op->val,
  1571. op->bytes);
  1572. case OP_MEM_STR:
  1573. return segmented_write(ctxt,
  1574. op->addr.mem,
  1575. op->data,
  1576. op->bytes * op->count);
  1577. case OP_XMM:
  1578. kvm_write_sse_reg(op->addr.xmm, &op->vec_val);
  1579. break;
  1580. case OP_MM:
  1581. kvm_write_mmx_reg(op->addr.mm, &op->mm_val);
  1582. break;
  1583. case OP_NONE:
  1584. /* no writeback */
  1585. break;
  1586. default:
  1587. break;
  1588. }
  1589. return X86EMUL_CONTINUE;
  1590. }
  1591. static int emulate_push(struct x86_emulate_ctxt *ctxt, const void *data, int len)
  1592. {
  1593. struct segmented_address addr;
  1594. rsp_increment(ctxt, -len);
  1595. addr.ea = reg_read(ctxt, VCPU_REGS_RSP) & stack_mask(ctxt);
  1596. addr.seg = VCPU_SREG_SS;
  1597. return segmented_write(ctxt, addr, data, len);
  1598. }
  1599. static int em_push(struct x86_emulate_ctxt *ctxt)
  1600. {
  1601. /* Disable writeback. */
  1602. ctxt->dst.type = OP_NONE;
  1603. return emulate_push(ctxt, &ctxt->src.val, ctxt->op_bytes);
  1604. }
  1605. static int emulate_pop(struct x86_emulate_ctxt *ctxt,
  1606. void *dest, int len)
  1607. {
  1608. int rc;
  1609. struct segmented_address addr;
  1610. addr.ea = reg_read(ctxt, VCPU_REGS_RSP) & stack_mask(ctxt);
  1611. addr.seg = VCPU_SREG_SS;
  1612. rc = segmented_read(ctxt, addr, dest, len);
  1613. if (rc != X86EMUL_CONTINUE)
  1614. return rc;
  1615. rsp_increment(ctxt, len);
  1616. return rc;
  1617. }
  1618. static int em_pop(struct x86_emulate_ctxt *ctxt)
  1619. {
  1620. return emulate_pop(ctxt, &ctxt->dst.val, ctxt->op_bytes);
  1621. }
  1622. static int emulate_popf(struct x86_emulate_ctxt *ctxt,
  1623. void *dest, int len)
  1624. {
  1625. int rc;
  1626. unsigned long val = 0;
  1627. unsigned long change_mask;
  1628. int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> X86_EFLAGS_IOPL_BIT;
  1629. int cpl = ctxt->ops->cpl(ctxt);
  1630. rc = emulate_pop(ctxt, &val, len);
  1631. if (rc != X86EMUL_CONTINUE)
  1632. return rc;
  1633. change_mask = X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
  1634. X86_EFLAGS_ZF | X86_EFLAGS_SF | X86_EFLAGS_OF |
  1635. X86_EFLAGS_TF | X86_EFLAGS_DF | X86_EFLAGS_NT |
  1636. X86_EFLAGS_AC | X86_EFLAGS_ID;
  1637. switch(ctxt->mode) {
  1638. case X86EMUL_MODE_PROT64:
  1639. case X86EMUL_MODE_PROT32:
  1640. case X86EMUL_MODE_PROT16:
  1641. if (cpl == 0)
  1642. change_mask |= X86_EFLAGS_IOPL;
  1643. if (cpl <= iopl)
  1644. change_mask |= X86_EFLAGS_IF;
  1645. break;
  1646. case X86EMUL_MODE_VM86:
  1647. if (iopl < 3)
  1648. return emulate_gp(ctxt, 0);
  1649. change_mask |= X86_EFLAGS_IF;
  1650. break;
  1651. default: /* real mode */
  1652. change_mask |= (X86_EFLAGS_IOPL | X86_EFLAGS_IF);
  1653. break;
  1654. }
  1655. *(unsigned long *)dest =
  1656. (ctxt->eflags & ~change_mask) | (val & change_mask);
  1657. return rc;
  1658. }
  1659. static int em_popf(struct x86_emulate_ctxt *ctxt)
  1660. {
  1661. ctxt->dst.type = OP_REG;
  1662. ctxt->dst.addr.reg = &ctxt->eflags;
  1663. ctxt->dst.bytes = ctxt->op_bytes;
  1664. return emulate_popf(ctxt, &ctxt->dst.val, ctxt->op_bytes);
  1665. }
  1666. static int em_enter(struct x86_emulate_ctxt *ctxt)
  1667. {
  1668. int rc;
  1669. unsigned frame_size = ctxt->src.val;
  1670. unsigned nesting_level = ctxt->src2.val & 31;
  1671. ulong rbp;
  1672. if (nesting_level)
  1673. return X86EMUL_UNHANDLEABLE;
  1674. rbp = reg_read(ctxt, VCPU_REGS_RBP);
  1675. rc = emulate_push(ctxt, &rbp, stack_size(ctxt));
  1676. if (rc != X86EMUL_CONTINUE)
  1677. return rc;
  1678. assign_masked(reg_rmw(ctxt, VCPU_REGS_RBP), reg_read(ctxt, VCPU_REGS_RSP),
  1679. stack_mask(ctxt));
  1680. assign_masked(reg_rmw(ctxt, VCPU_REGS_RSP),
  1681. reg_read(ctxt, VCPU_REGS_RSP) - frame_size,
  1682. stack_mask(ctxt));
  1683. return X86EMUL_CONTINUE;
  1684. }
  1685. static int em_leave(struct x86_emulate_ctxt *ctxt)
  1686. {
  1687. assign_masked(reg_rmw(ctxt, VCPU_REGS_RSP), reg_read(ctxt, VCPU_REGS_RBP),
  1688. stack_mask(ctxt));
  1689. return emulate_pop(ctxt, reg_rmw(ctxt, VCPU_REGS_RBP), ctxt->op_bytes);
  1690. }
  1691. static int em_push_sreg(struct x86_emulate_ctxt *ctxt)
  1692. {
  1693. int seg = ctxt->src2.val;
  1694. ctxt->src.val = get_segment_selector(ctxt, seg);
  1695. if (ctxt->op_bytes == 4) {
  1696. rsp_increment(ctxt, -2);
  1697. ctxt->op_bytes = 2;
  1698. }
  1699. return em_push(ctxt);
  1700. }
  1701. static int em_pop_sreg(struct x86_emulate_ctxt *ctxt)
  1702. {
  1703. int seg = ctxt->src2.val;
  1704. unsigned long selector = 0;
  1705. int rc;
  1706. rc = emulate_pop(ctxt, &selector, 2);
  1707. if (rc != X86EMUL_CONTINUE)
  1708. return rc;
  1709. if (seg == VCPU_SREG_SS)
  1710. ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;
  1711. if (ctxt->op_bytes > 2)
  1712. rsp_increment(ctxt, ctxt->op_bytes - 2);
  1713. rc = load_segment_descriptor(ctxt, (u16)selector, seg);
  1714. return rc;
  1715. }
  1716. static int em_pusha(struct x86_emulate_ctxt *ctxt)
  1717. {
  1718. unsigned long old_esp = reg_read(ctxt, VCPU_REGS_RSP);
  1719. int rc = X86EMUL_CONTINUE;
  1720. int reg = VCPU_REGS_RAX;
  1721. while (reg <= VCPU_REGS_RDI) {
  1722. (reg == VCPU_REGS_RSP) ?
  1723. (ctxt->src.val = old_esp) : (ctxt->src.val = reg_read(ctxt, reg));
  1724. rc = em_push(ctxt);
  1725. if (rc != X86EMUL_CONTINUE)
  1726. return rc;
  1727. ++reg;
  1728. }
  1729. return rc;
  1730. }
  1731. static int em_pushf(struct x86_emulate_ctxt *ctxt)
  1732. {
  1733. ctxt->src.val = (unsigned long)ctxt->eflags & ~X86_EFLAGS_VM;
  1734. return em_push(ctxt);
  1735. }
  1736. static int em_popa(struct x86_emulate_ctxt *ctxt)
  1737. {
  1738. int rc = X86EMUL_CONTINUE;
  1739. int reg = VCPU_REGS_RDI;
  1740. u32 val = 0;
  1741. while (reg >= VCPU_REGS_RAX) {
  1742. if (reg == VCPU_REGS_RSP) {
  1743. rsp_increment(ctxt, ctxt->op_bytes);
  1744. --reg;
  1745. }
  1746. rc = emulate_pop(ctxt, &val, ctxt->op_bytes);
  1747. if (rc != X86EMUL_CONTINUE)
  1748. break;
  1749. assign_register(reg_rmw(ctxt, reg), val, ctxt->op_bytes);
  1750. --reg;
  1751. }
  1752. return rc;
  1753. }
  1754. static int __emulate_int_real(struct x86_emulate_ctxt *ctxt, int irq)
  1755. {
  1756. const struct x86_emulate_ops *ops = ctxt->ops;
  1757. int rc;
  1758. struct desc_ptr dt;
  1759. gva_t cs_addr;
  1760. gva_t eip_addr;
  1761. u16 cs, eip;
  1762. /* TODO: Add limit checks */
  1763. ctxt->src.val = ctxt->eflags;
  1764. rc = em_push(ctxt);
  1765. if (rc != X86EMUL_CONTINUE)
  1766. return rc;
  1767. ctxt->eflags &= ~(X86_EFLAGS_IF | X86_EFLAGS_TF | X86_EFLAGS_AC);
  1768. ctxt->src.val = get_segment_selector(ctxt, VCPU_SREG_CS);
  1769. rc = em_push(ctxt);
  1770. if (rc != X86EMUL_CONTINUE)
  1771. return rc;
  1772. ctxt->src.val = ctxt->_eip;
  1773. rc = em_push(ctxt);
  1774. if (rc != X86EMUL_CONTINUE)
  1775. return rc;
  1776. ops->get_idt(ctxt, &dt);
  1777. eip_addr = dt.address + (irq << 2);
  1778. cs_addr = dt.address + (irq << 2) + 2;
  1779. rc = linear_read_system(ctxt, cs_addr, &cs, 2);
  1780. if (rc != X86EMUL_CONTINUE)
  1781. return rc;
  1782. rc = linear_read_system(ctxt, eip_addr, &eip, 2);
  1783. if (rc != X86EMUL_CONTINUE)
  1784. return rc;
  1785. rc = load_segment_descriptor(ctxt, cs, VCPU_SREG_CS);
  1786. if (rc != X86EMUL_CONTINUE)
  1787. return rc;
  1788. ctxt->_eip = eip;
  1789. return rc;
  1790. }
  1791. int emulate_int_real(struct x86_emulate_ctxt *ctxt, int irq)
  1792. {
  1793. int rc;
  1794. invalidate_registers(ctxt);
  1795. rc = __emulate_int_real(ctxt, irq);
  1796. if (rc == X86EMUL_CONTINUE)
  1797. writeback_registers(ctxt);
  1798. return rc;
  1799. }
  1800. static int emulate_int(struct x86_emulate_ctxt *ctxt, int irq)
  1801. {
  1802. switch(ctxt->mode) {
  1803. case X86EMUL_MODE_REAL:
  1804. return __emulate_int_real(ctxt, irq);
  1805. case X86EMUL_MODE_VM86:
  1806. case X86EMUL_MODE_PROT16:
  1807. case X86EMUL_MODE_PROT32:
  1808. case X86EMUL_MODE_PROT64:
  1809. default:
  1810. /* Protected mode interrupts unimplemented yet */
  1811. return X86EMUL_UNHANDLEABLE;
  1812. }
  1813. }
  1814. static int emulate_iret_real(struct x86_emulate_ctxt *ctxt)
  1815. {
  1816. int rc = X86EMUL_CONTINUE;
  1817. unsigned long temp_eip = 0;
  1818. unsigned long temp_eflags = 0;
  1819. unsigned long cs = 0;
  1820. unsigned long mask = X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
  1821. X86_EFLAGS_ZF | X86_EFLAGS_SF | X86_EFLAGS_TF |
  1822. X86_EFLAGS_IF | X86_EFLAGS_DF | X86_EFLAGS_OF |
  1823. X86_EFLAGS_IOPL | X86_EFLAGS_NT | X86_EFLAGS_RF |
  1824. X86_EFLAGS_AC | X86_EFLAGS_ID |
  1825. X86_EFLAGS_FIXED;
  1826. unsigned long vm86_mask = X86_EFLAGS_VM | X86_EFLAGS_VIF |
  1827. X86_EFLAGS_VIP;
  1828. /* TODO: Add stack limit check */
  1829. rc = emulate_pop(ctxt, &temp_eip, ctxt->op_bytes);
  1830. if (rc != X86EMUL_CONTINUE)
  1831. return rc;
  1832. if (temp_eip & ~0xffff)
  1833. return emulate_gp(ctxt, 0);
  1834. rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
  1835. if (rc != X86EMUL_CONTINUE)
  1836. return rc;
  1837. rc = emulate_pop(ctxt, &temp_eflags, ctxt->op_bytes);
  1838. if (rc != X86EMUL_CONTINUE)
  1839. return rc;
  1840. rc = load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS);
  1841. if (rc != X86EMUL_CONTINUE)
  1842. return rc;
  1843. ctxt->_eip = temp_eip;
  1844. if (ctxt->op_bytes == 4)
  1845. ctxt->eflags = ((temp_eflags & mask) | (ctxt->eflags & vm86_mask));
  1846. else if (ctxt->op_bytes == 2) {
  1847. ctxt->eflags &= ~0xffff;
  1848. ctxt->eflags |= temp_eflags;
  1849. }
  1850. ctxt->eflags &= ~EFLG_RESERVED_ZEROS_MASK; /* Clear reserved zeros */
  1851. ctxt->eflags |= X86_EFLAGS_FIXED;
  1852. ctxt->ops->set_nmi_mask(ctxt, false);
  1853. return rc;
  1854. }
  1855. static int em_iret(struct x86_emulate_ctxt *ctxt)
  1856. {
  1857. switch(ctxt->mode) {
  1858. case X86EMUL_MODE_REAL:
  1859. return emulate_iret_real(ctxt);
  1860. case X86EMUL_MODE_VM86:
  1861. case X86EMUL_MODE_PROT16:
  1862. case X86EMUL_MODE_PROT32:
  1863. case X86EMUL_MODE_PROT64:
  1864. default:
  1865. /* iret from protected mode unimplemented yet */
  1866. return X86EMUL_UNHANDLEABLE;
  1867. }
  1868. }
  1869. static int em_jmp_far(struct x86_emulate_ctxt *ctxt)
  1870. {
  1871. int rc;
  1872. unsigned short sel;
  1873. struct desc_struct new_desc;
  1874. u8 cpl = ctxt->ops->cpl(ctxt);
  1875. memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
  1876. rc = __load_segment_descriptor(ctxt, sel, VCPU_SREG_CS, cpl,
  1877. X86_TRANSFER_CALL_JMP,
  1878. &new_desc);
  1879. if (rc != X86EMUL_CONTINUE)
  1880. return rc;
  1881. rc = assign_eip_far(ctxt, ctxt->src.val);
  1882. /* Error handling is not implemented. */
  1883. if (rc != X86EMUL_CONTINUE)
  1884. return X86EMUL_UNHANDLEABLE;
  1885. return rc;
  1886. }
  1887. static int em_jmp_abs(struct x86_emulate_ctxt *ctxt)
  1888. {
  1889. return assign_eip_near(ctxt, ctxt->src.val);
  1890. }
  1891. static int em_call_near_abs(struct x86_emulate_ctxt *ctxt)
  1892. {
  1893. int rc;
  1894. long int old_eip;
  1895. old_eip = ctxt->_eip;
  1896. rc = assign_eip_near(ctxt, ctxt->src.val);
  1897. if (rc != X86EMUL_CONTINUE)
  1898. return rc;
  1899. ctxt->src.val = old_eip;
  1900. rc = em_push(ctxt);
  1901. return rc;
  1902. }
  1903. static int em_cmpxchg8b(struct x86_emulate_ctxt *ctxt)
  1904. {
  1905. u64 old = ctxt->dst.orig_val64;
  1906. if (ctxt->dst.bytes == 16)
  1907. return X86EMUL_UNHANDLEABLE;
  1908. if (((u32) (old >> 0) != (u32) reg_read(ctxt, VCPU_REGS_RAX)) ||
  1909. ((u32) (old >> 32) != (u32) reg_read(ctxt, VCPU_REGS_RDX))) {
  1910. *reg_write(ctxt, VCPU_REGS_RAX) = (u32) (old >> 0);
  1911. *reg_write(ctxt, VCPU_REGS_RDX) = (u32) (old >> 32);
  1912. ctxt->eflags &= ~X86_EFLAGS_ZF;
  1913. } else {
  1914. ctxt->dst.val64 = ((u64)reg_read(ctxt, VCPU_REGS_RCX) << 32) |
  1915. (u32) reg_read(ctxt, VCPU_REGS_RBX);
  1916. ctxt->eflags |= X86_EFLAGS_ZF;
  1917. }
  1918. return X86EMUL_CONTINUE;
  1919. }
  1920. static int em_ret(struct x86_emulate_ctxt *ctxt)
  1921. {
  1922. int rc;
  1923. unsigned long eip = 0;
  1924. rc = emulate_pop(ctxt, &eip, ctxt->op_bytes);
  1925. if (rc != X86EMUL_CONTINUE)
  1926. return rc;
  1927. return assign_eip_near(ctxt, eip);
  1928. }
  1929. static int em_ret_far(struct x86_emulate_ctxt *ctxt)
  1930. {
  1931. int rc;
  1932. unsigned long eip = 0;
  1933. unsigned long cs = 0;
  1934. int cpl = ctxt->ops->cpl(ctxt);
  1935. struct desc_struct new_desc;
  1936. rc = emulate_pop(ctxt, &eip, ctxt->op_bytes);
  1937. if (rc != X86EMUL_CONTINUE)
  1938. return rc;
  1939. rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
  1940. if (rc != X86EMUL_CONTINUE)
  1941. return rc;
  1942. rc = __load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS, cpl,
  1943. X86_TRANSFER_RET,
  1944. &new_desc);
  1945. if (rc != X86EMUL_CONTINUE)
  1946. return rc;
  1947. rc = assign_eip_far(ctxt, eip);
  1948. /* Error handling is not implemented. */
  1949. if (rc != X86EMUL_CONTINUE)
  1950. return X86EMUL_UNHANDLEABLE;
  1951. return rc;
  1952. }
  1953. static int em_ret_far_imm(struct x86_emulate_ctxt *ctxt)
  1954. {
  1955. int rc;
  1956. rc = em_ret_far(ctxt);
  1957. if (rc != X86EMUL_CONTINUE)
  1958. return rc;
  1959. rsp_increment(ctxt, ctxt->src.val);
  1960. return X86EMUL_CONTINUE;
  1961. }
  1962. static int em_cmpxchg(struct x86_emulate_ctxt *ctxt)
  1963. {
  1964. /* Save real source value, then compare EAX against destination. */
  1965. ctxt->dst.orig_val = ctxt->dst.val;
  1966. ctxt->dst.val = reg_read(ctxt, VCPU_REGS_RAX);
  1967. ctxt->src.orig_val = ctxt->src.val;
  1968. ctxt->src.val = ctxt->dst.orig_val;
  1969. fastop(ctxt, em_cmp);
  1970. if (ctxt->eflags & X86_EFLAGS_ZF) {
  1971. /* Success: write back to memory; no update of EAX */
  1972. ctxt->src.type = OP_NONE;
  1973. ctxt->dst.val = ctxt->src.orig_val;
  1974. } else {
  1975. /* Failure: write the value we saw to EAX. */
  1976. ctxt->src.type = OP_REG;
  1977. ctxt->src.addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
  1978. ctxt->src.val = ctxt->dst.orig_val;
  1979. /* Create write-cycle to dest by writing the same value */
  1980. ctxt->dst.val = ctxt->dst.orig_val;
  1981. }
  1982. return X86EMUL_CONTINUE;
  1983. }
  1984. static int em_lseg(struct x86_emulate_ctxt *ctxt)
  1985. {
  1986. int seg = ctxt->src2.val;
  1987. unsigned short sel;
  1988. int rc;
  1989. memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
  1990. rc = load_segment_descriptor(ctxt, sel, seg);
  1991. if (rc != X86EMUL_CONTINUE)
  1992. return rc;
  1993. ctxt->dst.val = ctxt->src.val;
  1994. return rc;
  1995. }
  1996. static int em_rsm(struct x86_emulate_ctxt *ctxt)
  1997. {
  1998. if (!ctxt->ops->is_smm(ctxt))
  1999. return emulate_ud(ctxt);
  2000. if (ctxt->ops->leave_smm(ctxt))
  2001. ctxt->ops->triple_fault(ctxt);
  2002. return emulator_recalc_and_set_mode(ctxt);
  2003. }
  2004. static void
  2005. setup_syscalls_segments(struct desc_struct *cs, struct desc_struct *ss)
  2006. {
  2007. cs->l = 0; /* will be adjusted later */
  2008. set_desc_base(cs, 0); /* flat segment */
  2009. cs->g = 1; /* 4kb granularity */
  2010. set_desc_limit(cs, 0xfffff); /* 4GB limit */
  2011. cs->type = 0x0b; /* Read, Execute, Accessed */
  2012. cs->s = 1;
  2013. cs->dpl = 0; /* will be adjusted later */
  2014. cs->p = 1;
  2015. cs->d = 1;
  2016. cs->avl = 0;
  2017. set_desc_base(ss, 0); /* flat segment */
  2018. set_desc_limit(ss, 0xfffff); /* 4GB limit */
  2019. ss->g = 1; /* 4kb granularity */
  2020. ss->s = 1;
  2021. ss->type = 0x03; /* Read/Write, Accessed */
  2022. ss->d = 1; /* 32bit stack segment */
  2023. ss->dpl = 0;
  2024. ss->p = 1;
  2025. ss->l = 0;
  2026. ss->avl = 0;
  2027. }
  2028. static int em_syscall(struct x86_emulate_ctxt *ctxt)
  2029. {
  2030. const struct x86_emulate_ops *ops = ctxt->ops;
  2031. struct desc_struct cs, ss;
  2032. u64 msr_data;
  2033. u16 cs_sel, ss_sel;
  2034. u64 efer = 0;
  2035. /* syscall is not available in real mode */
  2036. if (ctxt->mode == X86EMUL_MODE_REAL ||
  2037. ctxt->mode == X86EMUL_MODE_VM86)
  2038. return emulate_ud(ctxt);
  2039. /*
  2040. * Intel compatible CPUs only support SYSCALL in 64-bit mode, whereas
  2041. * AMD allows SYSCALL in any flavor of protected mode. Note, it's
  2042. * infeasible to emulate Intel behavior when running on AMD hardware,
  2043. * as SYSCALL won't fault in the "wrong" mode, i.e. there is no #UD
  2044. * for KVM to trap-and-emulate, unlike emulating AMD on Intel.
  2045. */
  2046. if (ctxt->mode != X86EMUL_MODE_PROT64 &&
  2047. ctxt->ops->guest_cpuid_is_intel_compatible(ctxt))
  2048. return emulate_ud(ctxt);
  2049. ops->get_msr(ctxt, MSR_EFER, &efer);
  2050. if (!(efer & EFER_SCE))
  2051. return emulate_ud(ctxt);
  2052. setup_syscalls_segments(&cs, &ss);
  2053. ops->get_msr(ctxt, MSR_STAR, &msr_data);
  2054. msr_data >>= 32;
  2055. cs_sel = (u16)(msr_data & 0xfffc);
  2056. ss_sel = (u16)(msr_data + 8);
  2057. if (efer & EFER_LMA) {
  2058. cs.d = 0;
  2059. cs.l = 1;
  2060. }
  2061. ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
  2062. ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
  2063. *reg_write(ctxt, VCPU_REGS_RCX) = ctxt->_eip;
  2064. if (efer & EFER_LMA) {
  2065. #ifdef CONFIG_X86_64
  2066. *reg_write(ctxt, VCPU_REGS_R11) = ctxt->eflags;
  2067. ops->get_msr(ctxt,
  2068. ctxt->mode == X86EMUL_MODE_PROT64 ?
  2069. MSR_LSTAR : MSR_CSTAR, &msr_data);
  2070. ctxt->_eip = msr_data;
  2071. ops->get_msr(ctxt, MSR_SYSCALL_MASK, &msr_data);
  2072. ctxt->eflags &= ~msr_data;
  2073. ctxt->eflags |= X86_EFLAGS_FIXED;
  2074. #endif
  2075. } else {
  2076. /* legacy mode */
  2077. ops->get_msr(ctxt, MSR_STAR, &msr_data);
  2078. ctxt->_eip = (u32)msr_data;
  2079. ctxt->eflags &= ~(X86_EFLAGS_VM | X86_EFLAGS_IF);
  2080. }
  2081. ctxt->tf = (ctxt->eflags & X86_EFLAGS_TF) != 0;
  2082. return X86EMUL_CONTINUE;
  2083. }
  2084. static int em_sysenter(struct x86_emulate_ctxt *ctxt)
  2085. {
  2086. const struct x86_emulate_ops *ops = ctxt->ops;
  2087. struct desc_struct cs, ss;
  2088. u64 msr_data;
  2089. u16 cs_sel, ss_sel;
  2090. u64 efer = 0;
  2091. ops->get_msr(ctxt, MSR_EFER, &efer);
  2092. /* inject #GP if in real mode */
  2093. if (ctxt->mode == X86EMUL_MODE_REAL)
  2094. return emulate_gp(ctxt, 0);
  2095. /*
  2096. * Intel's architecture allows SYSENTER in compatibility mode, but AMD
  2097. * does not. Note, AMD does allow SYSENTER in legacy protected mode.
  2098. */
  2099. if ((ctxt->mode != X86EMUL_MODE_PROT64) && (efer & EFER_LMA) &&
  2100. !ctxt->ops->guest_cpuid_is_intel_compatible(ctxt))
  2101. return emulate_ud(ctxt);
  2102. /* sysenter/sysexit have not been tested in 64bit mode. */
  2103. if (ctxt->mode == X86EMUL_MODE_PROT64)
  2104. return X86EMUL_UNHANDLEABLE;
  2105. ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
  2106. if ((msr_data & 0xfffc) == 0x0)
  2107. return emulate_gp(ctxt, 0);
  2108. setup_syscalls_segments(&cs, &ss);
  2109. ctxt->eflags &= ~(X86_EFLAGS_VM | X86_EFLAGS_IF);
  2110. cs_sel = (u16)msr_data & ~SEGMENT_RPL_MASK;
  2111. ss_sel = cs_sel + 8;
  2112. if (efer & EFER_LMA) {
  2113. cs.d = 0;
  2114. cs.l = 1;
  2115. }
  2116. ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
  2117. ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
  2118. ops->get_msr(ctxt, MSR_IA32_SYSENTER_EIP, &msr_data);
  2119. ctxt->_eip = (efer & EFER_LMA) ? msr_data : (u32)msr_data;
  2120. ops->get_msr(ctxt, MSR_IA32_SYSENTER_ESP, &msr_data);
  2121. *reg_write(ctxt, VCPU_REGS_RSP) = (efer & EFER_LMA) ? msr_data :
  2122. (u32)msr_data;
  2123. if (efer & EFER_LMA)
  2124. ctxt->mode = X86EMUL_MODE_PROT64;
  2125. return X86EMUL_CONTINUE;
  2126. }
  2127. static int em_sysexit(struct x86_emulate_ctxt *ctxt)
  2128. {
  2129. const struct x86_emulate_ops *ops = ctxt->ops;
  2130. struct desc_struct cs, ss;
  2131. u64 msr_data, rcx, rdx;
  2132. int usermode;
  2133. u16 cs_sel = 0, ss_sel = 0;
  2134. /* inject #GP if in real mode or Virtual 8086 mode */
  2135. if (ctxt->mode == X86EMUL_MODE_REAL ||
  2136. ctxt->mode == X86EMUL_MODE_VM86)
  2137. return emulate_gp(ctxt, 0);
  2138. setup_syscalls_segments(&cs, &ss);
  2139. if ((ctxt->rex_prefix & 0x8) != 0x0)
  2140. usermode = X86EMUL_MODE_PROT64;
  2141. else
  2142. usermode = X86EMUL_MODE_PROT32;
  2143. rcx = reg_read(ctxt, VCPU_REGS_RCX);
  2144. rdx = reg_read(ctxt, VCPU_REGS_RDX);
  2145. cs.dpl = 3;
  2146. ss.dpl = 3;
  2147. ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
  2148. switch (usermode) {
  2149. case X86EMUL_MODE_PROT32:
  2150. cs_sel = (u16)(msr_data + 16);
  2151. if ((msr_data & 0xfffc) == 0x0)
  2152. return emulate_gp(ctxt, 0);
  2153. ss_sel = (u16)(msr_data + 24);
  2154. rcx = (u32)rcx;
  2155. rdx = (u32)rdx;
  2156. break;
  2157. case X86EMUL_MODE_PROT64:
  2158. cs_sel = (u16)(msr_data + 32);
  2159. if (msr_data == 0x0)
  2160. return emulate_gp(ctxt, 0);
  2161. ss_sel = cs_sel + 8;
  2162. cs.d = 0;
  2163. cs.l = 1;
  2164. if (emul_is_noncanonical_address(rcx, ctxt) ||
  2165. emul_is_noncanonical_address(rdx, ctxt))
  2166. return emulate_gp(ctxt, 0);
  2167. break;
  2168. }
  2169. cs_sel |= SEGMENT_RPL_MASK;
  2170. ss_sel |= SEGMENT_RPL_MASK;
  2171. ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
  2172. ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
  2173. ctxt->_eip = rdx;
  2174. ctxt->mode = usermode;
  2175. *reg_write(ctxt, VCPU_REGS_RSP) = rcx;
  2176. return X86EMUL_CONTINUE;
  2177. }
  2178. static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt)
  2179. {
  2180. int iopl;
  2181. if (ctxt->mode == X86EMUL_MODE_REAL)
  2182. return false;
  2183. if (ctxt->mode == X86EMUL_MODE_VM86)
  2184. return true;
  2185. iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> X86_EFLAGS_IOPL_BIT;
  2186. return ctxt->ops->cpl(ctxt) > iopl;
  2187. }
  2188. #define VMWARE_PORT_VMPORT (0x5658)
  2189. #define VMWARE_PORT_VMRPC (0x5659)
  2190. static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
  2191. u16 port, u16 len)
  2192. {
  2193. const struct x86_emulate_ops *ops = ctxt->ops;
  2194. struct desc_struct tr_seg;
  2195. u32 base3;
  2196. int r;
  2197. u16 tr, io_bitmap_ptr, perm, bit_idx = port & 0x7;
  2198. unsigned mask = (1 << len) - 1;
  2199. unsigned long base;
  2200. /*
  2201. * VMware allows access to these ports even if denied
  2202. * by TSS I/O permission bitmap. Mimic behavior.
  2203. */
  2204. if (enable_vmware_backdoor &&
  2205. ((port == VMWARE_PORT_VMPORT) || (port == VMWARE_PORT_VMRPC)))
  2206. return true;
  2207. ops->get_segment(ctxt, &tr, &tr_seg, &base3, VCPU_SREG_TR);
  2208. if (!tr_seg.p)
  2209. return false;
  2210. if (desc_limit_scaled(&tr_seg) < 103)
  2211. return false;
  2212. base = get_desc_base(&tr_seg);
  2213. #ifdef CONFIG_X86_64
  2214. base |= ((u64)base3) << 32;
  2215. #endif
  2216. r = ops->read_std(ctxt, base + 102, &io_bitmap_ptr, 2, NULL, true);
  2217. if (r != X86EMUL_CONTINUE)
  2218. return false;
  2219. if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
  2220. return false;
  2221. r = ops->read_std(ctxt, base + io_bitmap_ptr + port/8, &perm, 2, NULL, true);
  2222. if (r != X86EMUL_CONTINUE)
  2223. return false;
  2224. if ((perm >> bit_idx) & mask)
  2225. return false;
  2226. return true;
  2227. }
  2228. static bool emulator_io_permitted(struct x86_emulate_ctxt *ctxt,
  2229. u16 port, u16 len)
  2230. {
  2231. if (ctxt->perm_ok)
  2232. return true;
  2233. if (emulator_bad_iopl(ctxt))
  2234. if (!emulator_io_port_access_allowed(ctxt, port, len))
  2235. return false;
  2236. ctxt->perm_ok = true;
  2237. return true;
  2238. }
  2239. static void string_registers_quirk(struct x86_emulate_ctxt *ctxt)
  2240. {
  2241. /*
  2242. * Intel CPUs mask the counter and pointers in quite strange
  2243. * manner when ECX is zero due to REP-string optimizations.
  2244. */
  2245. #ifdef CONFIG_X86_64
  2246. u32 eax, ebx, ecx, edx;
  2247. if (ctxt->ad_bytes != 4)
  2248. return;
  2249. eax = ecx = 0;
  2250. ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx, true);
  2251. if (!is_guest_vendor_intel(ebx, ecx, edx))
  2252. return;
  2253. *reg_write(ctxt, VCPU_REGS_RCX) = 0;
  2254. switch (ctxt->b) {
  2255. case 0xa4: /* movsb */
  2256. case 0xa5: /* movsd/w */
  2257. *reg_rmw(ctxt, VCPU_REGS_RSI) &= (u32)-1;
  2258. fallthrough;
  2259. case 0xaa: /* stosb */
  2260. case 0xab: /* stosd/w */
  2261. *reg_rmw(ctxt, VCPU_REGS_RDI) &= (u32)-1;
  2262. }
  2263. #endif
  2264. }
  2265. static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
  2266. struct tss_segment_16 *tss)
  2267. {
  2268. tss->ip = ctxt->_eip;
  2269. tss->flag = ctxt->eflags;
  2270. tss->ax = reg_read(ctxt, VCPU_REGS_RAX);
  2271. tss->cx = reg_read(ctxt, VCPU_REGS_RCX);
  2272. tss->dx = reg_read(ctxt, VCPU_REGS_RDX);
  2273. tss->bx = reg_read(ctxt, VCPU_REGS_RBX);
  2274. tss->sp = reg_read(ctxt, VCPU_REGS_RSP);
  2275. tss->bp = reg_read(ctxt, VCPU_REGS_RBP);
  2276. tss->si = reg_read(ctxt, VCPU_REGS_RSI);
  2277. tss->di = reg_read(ctxt, VCPU_REGS_RDI);
  2278. tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
  2279. tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
  2280. tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
  2281. tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
  2282. tss->ldt = get_segment_selector(ctxt, VCPU_SREG_LDTR);
  2283. }
  2284. static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
  2285. struct tss_segment_16 *tss)
  2286. {
  2287. int ret;
  2288. u8 cpl;
  2289. ctxt->_eip = tss->ip;
  2290. ctxt->eflags = tss->flag | 2;
  2291. *reg_write(ctxt, VCPU_REGS_RAX) = tss->ax;
  2292. *reg_write(ctxt, VCPU_REGS_RCX) = tss->cx;
  2293. *reg_write(ctxt, VCPU_REGS_RDX) = tss->dx;
  2294. *reg_write(ctxt, VCPU_REGS_RBX) = tss->bx;
  2295. *reg_write(ctxt, VCPU_REGS_RSP) = tss->sp;
  2296. *reg_write(ctxt, VCPU_REGS_RBP) = tss->bp;
  2297. *reg_write(ctxt, VCPU_REGS_RSI) = tss->si;
  2298. *reg_write(ctxt, VCPU_REGS_RDI) = tss->di;
  2299. /*
  2300. * SDM says that segment selectors are loaded before segment
  2301. * descriptors
  2302. */
  2303. set_segment_selector(ctxt, tss->ldt, VCPU_SREG_LDTR);
  2304. set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
  2305. set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
  2306. set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
  2307. set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
  2308. cpl = tss->cs & 3;
  2309. /*
  2310. * Now load segment descriptors. If fault happens at this stage
  2311. * it is handled in a context of new task
  2312. */
  2313. ret = __load_segment_descriptor(ctxt, tss->ldt, VCPU_SREG_LDTR, cpl,
  2314. X86_TRANSFER_TASK_SWITCH, NULL);
  2315. if (ret != X86EMUL_CONTINUE)
  2316. return ret;
  2317. ret = __load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES, cpl,
  2318. X86_TRANSFER_TASK_SWITCH, NULL);
  2319. if (ret != X86EMUL_CONTINUE)
  2320. return ret;
  2321. ret = __load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS, cpl,
  2322. X86_TRANSFER_TASK_SWITCH, NULL);
  2323. if (ret != X86EMUL_CONTINUE)
  2324. return ret;
  2325. ret = __load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS, cpl,
  2326. X86_TRANSFER_TASK_SWITCH, NULL);
  2327. if (ret != X86EMUL_CONTINUE)
  2328. return ret;
  2329. ret = __load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS, cpl,
  2330. X86_TRANSFER_TASK_SWITCH, NULL);
  2331. if (ret != X86EMUL_CONTINUE)
  2332. return ret;
  2333. return X86EMUL_CONTINUE;
  2334. }
  2335. static int task_switch_16(struct x86_emulate_ctxt *ctxt, u16 old_tss_sel,
  2336. ulong old_tss_base, struct desc_struct *new_desc)
  2337. {
  2338. struct tss_segment_16 tss_seg;
  2339. int ret;
  2340. u32 new_tss_base = get_desc_base(new_desc);
  2341. ret = linear_read_system(ctxt, old_tss_base, &tss_seg, sizeof(tss_seg));
  2342. if (ret != X86EMUL_CONTINUE)
  2343. return ret;
  2344. save_state_to_tss16(ctxt, &tss_seg);
  2345. ret = linear_write_system(ctxt, old_tss_base, &tss_seg, sizeof(tss_seg));
  2346. if (ret != X86EMUL_CONTINUE)
  2347. return ret;
  2348. ret = linear_read_system(ctxt, new_tss_base, &tss_seg, sizeof(tss_seg));
  2349. if (ret != X86EMUL_CONTINUE)
  2350. return ret;
  2351. if (old_tss_sel != 0xffff) {
  2352. tss_seg.prev_task_link = old_tss_sel;
  2353. ret = linear_write_system(ctxt, new_tss_base,
  2354. &tss_seg.prev_task_link,
  2355. sizeof(tss_seg.prev_task_link));
  2356. if (ret != X86EMUL_CONTINUE)
  2357. return ret;
  2358. }
  2359. return load_state_from_tss16(ctxt, &tss_seg);
  2360. }
  2361. static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
  2362. struct tss_segment_32 *tss)
  2363. {
  2364. /* CR3 and ldt selector are not saved intentionally */
  2365. tss->eip = ctxt->_eip;
  2366. tss->eflags = ctxt->eflags;
  2367. tss->eax = reg_read(ctxt, VCPU_REGS_RAX);
  2368. tss->ecx = reg_read(ctxt, VCPU_REGS_RCX);
  2369. tss->edx = reg_read(ctxt, VCPU_REGS_RDX);
  2370. tss->ebx = reg_read(ctxt, VCPU_REGS_RBX);
  2371. tss->esp = reg_read(ctxt, VCPU_REGS_RSP);
  2372. tss->ebp = reg_read(ctxt, VCPU_REGS_RBP);
  2373. tss->esi = reg_read(ctxt, VCPU_REGS_RSI);
  2374. tss->edi = reg_read(ctxt, VCPU_REGS_RDI);
  2375. tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
  2376. tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
  2377. tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
  2378. tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
  2379. tss->fs = get_segment_selector(ctxt, VCPU_SREG_FS);
  2380. tss->gs = get_segment_selector(ctxt, VCPU_SREG_GS);
  2381. }
  2382. static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
  2383. struct tss_segment_32 *tss)
  2384. {
  2385. int ret;
  2386. u8 cpl;
  2387. if (ctxt->ops->set_cr(ctxt, 3, tss->cr3))
  2388. return emulate_gp(ctxt, 0);
  2389. ctxt->_eip = tss->eip;
  2390. ctxt->eflags = tss->eflags | 2;
  2391. /* General purpose registers */
  2392. *reg_write(ctxt, VCPU_REGS_RAX) = tss->eax;
  2393. *reg_write(ctxt, VCPU_REGS_RCX) = tss->ecx;
  2394. *reg_write(ctxt, VCPU_REGS_RDX) = tss->edx;
  2395. *reg_write(ctxt, VCPU_REGS_RBX) = tss->ebx;
  2396. *reg_write(ctxt, VCPU_REGS_RSP) = tss->esp;
  2397. *reg_write(ctxt, VCPU_REGS_RBP) = tss->ebp;
  2398. *reg_write(ctxt, VCPU_REGS_RSI) = tss->esi;
  2399. *reg_write(ctxt, VCPU_REGS_RDI) = tss->edi;
  2400. /*
  2401. * SDM says that segment selectors are loaded before segment
  2402. * descriptors. This is important because CPL checks will
  2403. * use CS.RPL.
  2404. */
  2405. set_segment_selector(ctxt, tss->ldt_selector, VCPU_SREG_LDTR);
  2406. set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
  2407. set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
  2408. set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
  2409. set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
  2410. set_segment_selector(ctxt, tss->fs, VCPU_SREG_FS);
  2411. set_segment_selector(ctxt, tss->gs, VCPU_SREG_GS);
  2412. /*
  2413. * If we're switching between Protected Mode and VM86, we need to make
  2414. * sure to update the mode before loading the segment descriptors so
  2415. * that the selectors are interpreted correctly.
  2416. */
  2417. if (ctxt->eflags & X86_EFLAGS_VM) {
  2418. ctxt->mode = X86EMUL_MODE_VM86;
  2419. cpl = 3;
  2420. } else {
  2421. ctxt->mode = X86EMUL_MODE_PROT32;
  2422. cpl = tss->cs & 3;
  2423. }
  2424. /*
  2425. * Now load segment descriptors. If fault happens at this stage
  2426. * it is handled in a context of new task
  2427. */
  2428. ret = __load_segment_descriptor(ctxt, tss->ldt_selector, VCPU_SREG_LDTR,
  2429. cpl, X86_TRANSFER_TASK_SWITCH, NULL);
  2430. if (ret != X86EMUL_CONTINUE)
  2431. return ret;
  2432. ret = __load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES, cpl,
  2433. X86_TRANSFER_TASK_SWITCH, NULL);
  2434. if (ret != X86EMUL_CONTINUE)
  2435. return ret;
  2436. ret = __load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS, cpl,
  2437. X86_TRANSFER_TASK_SWITCH, NULL);
  2438. if (ret != X86EMUL_CONTINUE)
  2439. return ret;
  2440. ret = __load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS, cpl,
  2441. X86_TRANSFER_TASK_SWITCH, NULL);
  2442. if (ret != X86EMUL_CONTINUE)
  2443. return ret;
  2444. ret = __load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS, cpl,
  2445. X86_TRANSFER_TASK_SWITCH, NULL);
  2446. if (ret != X86EMUL_CONTINUE)
  2447. return ret;
  2448. ret = __load_segment_descriptor(ctxt, tss->fs, VCPU_SREG_FS, cpl,
  2449. X86_TRANSFER_TASK_SWITCH, NULL);
  2450. if (ret != X86EMUL_CONTINUE)
  2451. return ret;
  2452. ret = __load_segment_descriptor(ctxt, tss->gs, VCPU_SREG_GS, cpl,
  2453. X86_TRANSFER_TASK_SWITCH, NULL);
  2454. return ret;
  2455. }
  2456. static int task_switch_32(struct x86_emulate_ctxt *ctxt, u16 old_tss_sel,
  2457. ulong old_tss_base, struct desc_struct *new_desc)
  2458. {
  2459. struct tss_segment_32 tss_seg;
  2460. int ret;
  2461. u32 new_tss_base = get_desc_base(new_desc);
  2462. u32 eip_offset = offsetof(struct tss_segment_32, eip);
  2463. u32 ldt_sel_offset = offsetof(struct tss_segment_32, ldt_selector);
  2464. ret = linear_read_system(ctxt, old_tss_base, &tss_seg, sizeof(tss_seg));
  2465. if (ret != X86EMUL_CONTINUE)
  2466. return ret;
  2467. save_state_to_tss32(ctxt, &tss_seg);
  2468. /* Only GP registers and segment selectors are saved */
  2469. ret = linear_write_system(ctxt, old_tss_base + eip_offset, &tss_seg.eip,
  2470. ldt_sel_offset - eip_offset);
  2471. if (ret != X86EMUL_CONTINUE)
  2472. return ret;
  2473. ret = linear_read_system(ctxt, new_tss_base, &tss_seg, sizeof(tss_seg));
  2474. if (ret != X86EMUL_CONTINUE)
  2475. return ret;
  2476. if (old_tss_sel != 0xffff) {
  2477. tss_seg.prev_task_link = old_tss_sel;
  2478. ret = linear_write_system(ctxt, new_tss_base,
  2479. &tss_seg.prev_task_link,
  2480. sizeof(tss_seg.prev_task_link));
  2481. if (ret != X86EMUL_CONTINUE)
  2482. return ret;
  2483. }
  2484. return load_state_from_tss32(ctxt, &tss_seg);
  2485. }
  2486. static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
  2487. u16 tss_selector, int idt_index, int reason,
  2488. bool has_error_code, u32 error_code)
  2489. {
  2490. const struct x86_emulate_ops *ops = ctxt->ops;
  2491. struct desc_struct curr_tss_desc, next_tss_desc;
  2492. int ret;
  2493. u16 old_tss_sel = get_segment_selector(ctxt, VCPU_SREG_TR);
  2494. ulong old_tss_base =
  2495. ops->get_cached_segment_base(ctxt, VCPU_SREG_TR);
  2496. u32 desc_limit;
  2497. ulong desc_addr, dr7;
  2498. /* FIXME: old_tss_base == ~0 ? */
  2499. ret = read_segment_descriptor(ctxt, tss_selector, &next_tss_desc, &desc_addr);
  2500. if (ret != X86EMUL_CONTINUE)
  2501. return ret;
  2502. ret = read_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc, &desc_addr);
  2503. if (ret != X86EMUL_CONTINUE)
  2504. return ret;
  2505. /* FIXME: check that next_tss_desc is tss */
  2506. /*
  2507. * Check privileges. The three cases are task switch caused by...
  2508. *
  2509. * 1. jmp/call/int to task gate: Check against DPL of the task gate
  2510. * 2. Exception/IRQ/iret: No check is performed
  2511. * 3. jmp/call to TSS/task-gate: No check is performed since the
  2512. * hardware checks it before exiting.
  2513. */
  2514. if (reason == TASK_SWITCH_GATE) {
  2515. if (idt_index != -1) {
  2516. /* Software interrupts */
  2517. struct desc_struct task_gate_desc;
  2518. int dpl;
  2519. ret = read_interrupt_descriptor(ctxt, idt_index,
  2520. &task_gate_desc);
  2521. if (ret != X86EMUL_CONTINUE)
  2522. return ret;
  2523. dpl = task_gate_desc.dpl;
  2524. if ((tss_selector & 3) > dpl || ops->cpl(ctxt) > dpl)
  2525. return emulate_gp(ctxt, (idt_index << 3) | 0x2);
  2526. }
  2527. }
  2528. desc_limit = desc_limit_scaled(&next_tss_desc);
  2529. if (!next_tss_desc.p ||
  2530. ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
  2531. desc_limit < 0x2b)) {
  2532. return emulate_ts(ctxt, tss_selector & 0xfffc);
  2533. }
  2534. if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
  2535. curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
  2536. write_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc);
  2537. }
  2538. if (reason == TASK_SWITCH_IRET)
  2539. ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;
  2540. /* set back link to prev task only if NT bit is set in eflags
  2541. note that old_tss_sel is not used after this point */
  2542. if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
  2543. old_tss_sel = 0xffff;
  2544. if (next_tss_desc.type & 8)
  2545. ret = task_switch_32(ctxt, old_tss_sel, old_tss_base, &next_tss_desc);
  2546. else
  2547. ret = task_switch_16(ctxt, old_tss_sel,
  2548. old_tss_base, &next_tss_desc);
  2549. if (ret != X86EMUL_CONTINUE)
  2550. return ret;
  2551. if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
  2552. ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;
  2553. if (reason != TASK_SWITCH_IRET) {
  2554. next_tss_desc.type |= (1 << 1); /* set busy flag */
  2555. write_segment_descriptor(ctxt, tss_selector, &next_tss_desc);
  2556. }
  2557. ops->set_cr(ctxt, 0, ops->get_cr(ctxt, 0) | X86_CR0_TS);
  2558. ops->set_segment(ctxt, tss_selector, &next_tss_desc, 0, VCPU_SREG_TR);
  2559. if (has_error_code) {
  2560. ctxt->op_bytes = ctxt->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
  2561. ctxt->lock_prefix = 0;
  2562. ctxt->src.val = (unsigned long) error_code;
  2563. ret = em_push(ctxt);
  2564. }
  2565. dr7 = ops->get_dr(ctxt, 7);
  2566. ops->set_dr(ctxt, 7, dr7 & ~(DR_LOCAL_ENABLE_MASK | DR_LOCAL_SLOWDOWN));
  2567. return ret;
  2568. }
  2569. int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
  2570. u16 tss_selector, int idt_index, int reason,
  2571. bool has_error_code, u32 error_code)
  2572. {
  2573. int rc;
  2574. invalidate_registers(ctxt);
  2575. ctxt->_eip = ctxt->eip;
  2576. ctxt->dst.type = OP_NONE;
  2577. rc = emulator_do_task_switch(ctxt, tss_selector, idt_index, reason,
  2578. has_error_code, error_code);
  2579. if (rc == X86EMUL_CONTINUE) {
  2580. ctxt->eip = ctxt->_eip;
  2581. writeback_registers(ctxt);
  2582. }
  2583. return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
  2584. }
  2585. static void string_addr_inc(struct x86_emulate_ctxt *ctxt, int reg,
  2586. struct operand *op)
  2587. {
  2588. int df = (ctxt->eflags & X86_EFLAGS_DF) ? -op->count : op->count;
  2589. register_address_increment(ctxt, reg, df * op->bytes);
  2590. op->addr.mem.ea = register_address(ctxt, reg);
  2591. }
  2592. static int em_das(struct x86_emulate_ctxt *ctxt)
  2593. {
  2594. u8 al, old_al;
  2595. bool af, cf, old_cf;
  2596. cf = ctxt->eflags & X86_EFLAGS_CF;
  2597. al = ctxt->dst.val;
  2598. old_al = al;
  2599. old_cf = cf;
  2600. cf = false;
  2601. af = ctxt->eflags & X86_EFLAGS_AF;
  2602. if ((al & 0x0f) > 9 || af) {
  2603. al -= 6;
  2604. cf = old_cf | (al >= 250);
  2605. af = true;
  2606. } else {
  2607. af = false;
  2608. }
  2609. if (old_al > 0x99 || old_cf) {
  2610. al -= 0x60;
  2611. cf = true;
  2612. }
  2613. ctxt->dst.val = al;
  2614. /* Set PF, ZF, SF */
  2615. ctxt->src.type = OP_IMM;
  2616. ctxt->src.val = 0;
  2617. ctxt->src.bytes = 1;
  2618. fastop(ctxt, em_or);
  2619. ctxt->eflags &= ~(X86_EFLAGS_AF | X86_EFLAGS_CF);
  2620. if (cf)
  2621. ctxt->eflags |= X86_EFLAGS_CF;
  2622. if (af)
  2623. ctxt->eflags |= X86_EFLAGS_AF;
  2624. return X86EMUL_CONTINUE;
  2625. }
  2626. static int em_aam(struct x86_emulate_ctxt *ctxt)
  2627. {
  2628. u8 al, ah;
  2629. if (ctxt->src.val == 0)
  2630. return emulate_de(ctxt);
  2631. al = ctxt->dst.val & 0xff;
  2632. ah = al / ctxt->src.val;
  2633. al %= ctxt->src.val;
  2634. ctxt->dst.val = (ctxt->dst.val & 0xffff0000) | al | (ah << 8);
  2635. /* Set PF, ZF, SF */
  2636. ctxt->src.type = OP_IMM;
  2637. ctxt->src.val = 0;
  2638. ctxt->src.bytes = 1;
  2639. fastop(ctxt, em_or);
  2640. return X86EMUL_CONTINUE;
  2641. }
  2642. static int em_aad(struct x86_emulate_ctxt *ctxt)
  2643. {
  2644. u8 al = ctxt->dst.val & 0xff;
  2645. u8 ah = (ctxt->dst.val >> 8) & 0xff;
  2646. al = (al + (ah * ctxt->src.val)) & 0xff;
  2647. ctxt->dst.val = (ctxt->dst.val & 0xffff0000) | al;
  2648. /* Set PF, ZF, SF */
  2649. ctxt->src.type = OP_IMM;
  2650. ctxt->src.val = 0;
  2651. ctxt->src.bytes = 1;
  2652. fastop(ctxt, em_or);
  2653. return X86EMUL_CONTINUE;
  2654. }
  2655. static int em_call(struct x86_emulate_ctxt *ctxt)
  2656. {
  2657. int rc;
  2658. long rel = ctxt->src.val;
  2659. ctxt->src.val = (unsigned long)ctxt->_eip;
  2660. rc = jmp_rel(ctxt, rel);
  2661. if (rc != X86EMUL_CONTINUE)
  2662. return rc;
  2663. return em_push(ctxt);
  2664. }
  2665. static int em_call_far(struct x86_emulate_ctxt *ctxt)
  2666. {
  2667. u16 sel, old_cs;
  2668. ulong old_eip;
  2669. int rc;
  2670. struct desc_struct old_desc, new_desc;
  2671. const struct x86_emulate_ops *ops = ctxt->ops;
  2672. int cpl = ctxt->ops->cpl(ctxt);
  2673. enum x86emul_mode prev_mode = ctxt->mode;
  2674. old_eip = ctxt->_eip;
  2675. ops->get_segment(ctxt, &old_cs, &old_desc, NULL, VCPU_SREG_CS);
  2676. memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
  2677. rc = __load_segment_descriptor(ctxt, sel, VCPU_SREG_CS, cpl,
  2678. X86_TRANSFER_CALL_JMP, &new_desc);
  2679. if (rc != X86EMUL_CONTINUE)
  2680. return rc;
  2681. rc = assign_eip_far(ctxt, ctxt->src.val);
  2682. if (rc != X86EMUL_CONTINUE)
  2683. goto fail;
  2684. ctxt->src.val = old_cs;
  2685. rc = em_push(ctxt);
  2686. if (rc != X86EMUL_CONTINUE)
  2687. goto fail;
  2688. ctxt->src.val = old_eip;
  2689. rc = em_push(ctxt);
  2690. /* If we failed, we tainted the memory, but the very least we should
  2691. restore cs */
  2692. if (rc != X86EMUL_CONTINUE) {
  2693. pr_warn_once("faulting far call emulation tainted memory\n");
  2694. goto fail;
  2695. }
  2696. return rc;
  2697. fail:
  2698. ops->set_segment(ctxt, old_cs, &old_desc, 0, VCPU_SREG_CS);
  2699. ctxt->mode = prev_mode;
  2700. return rc;
  2701. }
  2702. static int em_ret_near_imm(struct x86_emulate_ctxt *ctxt)
  2703. {
  2704. int rc;
  2705. unsigned long eip = 0;
  2706. rc = emulate_pop(ctxt, &eip, ctxt->op_bytes);
  2707. if (rc != X86EMUL_CONTINUE)
  2708. return rc;
  2709. rc = assign_eip_near(ctxt, eip);
  2710. if (rc != X86EMUL_CONTINUE)
  2711. return rc;
  2712. rsp_increment(ctxt, ctxt->src.val);
  2713. return X86EMUL_CONTINUE;
  2714. }
  2715. static int em_xchg(struct x86_emulate_ctxt *ctxt)
  2716. {
  2717. /* Write back the register source. */
  2718. ctxt->src.val = ctxt->dst.val;
  2719. write_register_operand(&ctxt->src);
  2720. /* Write back the memory destination with implicit LOCK prefix. */
  2721. ctxt->dst.val = ctxt->src.orig_val;
  2722. ctxt->lock_prefix = 1;
  2723. return X86EMUL_CONTINUE;
  2724. }
  2725. static int em_imul_3op(struct x86_emulate_ctxt *ctxt)
  2726. {
  2727. ctxt->dst.val = ctxt->src2.val;
  2728. return fastop(ctxt, em_imul);
  2729. }
  2730. static int em_cwd(struct x86_emulate_ctxt *ctxt)
  2731. {
  2732. ctxt->dst.type = OP_REG;
  2733. ctxt->dst.bytes = ctxt->src.bytes;
  2734. ctxt->dst.addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
  2735. ctxt->dst.val = ~((ctxt->src.val >> (ctxt->src.bytes * 8 - 1)) - 1);
  2736. return X86EMUL_CONTINUE;
  2737. }
  2738. static int em_rdpid(struct x86_emulate_ctxt *ctxt)
  2739. {
  2740. u64 tsc_aux = 0;
  2741. if (!ctxt->ops->guest_has_rdpid(ctxt))
  2742. return emulate_ud(ctxt);
  2743. ctxt->ops->get_msr(ctxt, MSR_TSC_AUX, &tsc_aux);
  2744. ctxt->dst.val = tsc_aux;
  2745. return X86EMUL_CONTINUE;
  2746. }
  2747. static int em_rdtsc(struct x86_emulate_ctxt *ctxt)
  2748. {
  2749. u64 tsc = 0;
  2750. ctxt->ops->get_msr(ctxt, MSR_IA32_TSC, &tsc);
  2751. *reg_write(ctxt, VCPU_REGS_RAX) = (u32)tsc;
  2752. *reg_write(ctxt, VCPU_REGS_RDX) = tsc >> 32;
  2753. return X86EMUL_CONTINUE;
  2754. }
  2755. static int em_rdpmc(struct x86_emulate_ctxt *ctxt)
  2756. {
  2757. u64 pmc;
  2758. if (ctxt->ops->read_pmc(ctxt, reg_read(ctxt, VCPU_REGS_RCX), &pmc))
  2759. return emulate_gp(ctxt, 0);
  2760. *reg_write(ctxt, VCPU_REGS_RAX) = (u32)pmc;
  2761. *reg_write(ctxt, VCPU_REGS_RDX) = pmc >> 32;
  2762. return X86EMUL_CONTINUE;
  2763. }
  2764. static int em_mov(struct x86_emulate_ctxt *ctxt)
  2765. {
  2766. memcpy(ctxt->dst.valptr, ctxt->src.valptr, sizeof(ctxt->src.valptr));
  2767. return X86EMUL_CONTINUE;
  2768. }
  2769. static int em_movbe(struct x86_emulate_ctxt *ctxt)
  2770. {
  2771. u16 tmp;
  2772. if (!ctxt->ops->guest_has_movbe(ctxt))
  2773. return emulate_ud(ctxt);
  2774. switch (ctxt->op_bytes) {
  2775. case 2:
  2776. /*
  2777. * From MOVBE definition: "...When the operand size is 16 bits,
  2778. * the upper word of the destination register remains unchanged
  2779. * ..."
  2780. *
  2781. * Both casting ->valptr and ->val to u16 breaks strict aliasing
  2782. * rules so we have to do the operation almost per hand.
  2783. */
  2784. tmp = (u16)ctxt->src.val;
  2785. ctxt->dst.val &= ~0xffffUL;
  2786. ctxt->dst.val |= (unsigned long)swab16(tmp);
  2787. break;
  2788. case 4:
  2789. ctxt->dst.val = swab32((u32)ctxt->src.val);
  2790. break;
  2791. case 8:
  2792. ctxt->dst.val = swab64(ctxt->src.val);
  2793. break;
  2794. default:
  2795. BUG();
  2796. }
  2797. return X86EMUL_CONTINUE;
  2798. }
  2799. static int em_cr_write(struct x86_emulate_ctxt *ctxt)
  2800. {
  2801. int cr_num = ctxt->modrm_reg;
  2802. int r;
  2803. if (ctxt->ops->set_cr(ctxt, cr_num, ctxt->src.val))
  2804. return emulate_gp(ctxt, 0);
  2805. /* Disable writeback. */
  2806. ctxt->dst.type = OP_NONE;
  2807. if (cr_num == 0) {
  2808. /*
  2809. * CR0 write might have updated CR0.PE and/or CR0.PG
  2810. * which can affect the cpu's execution mode.
  2811. */
  2812. r = emulator_recalc_and_set_mode(ctxt);
  2813. if (r != X86EMUL_CONTINUE)
  2814. return r;
  2815. }
  2816. return X86EMUL_CONTINUE;
  2817. }
  2818. static int em_dr_write(struct x86_emulate_ctxt *ctxt)
  2819. {
  2820. unsigned long val;
  2821. if (ctxt->mode == X86EMUL_MODE_PROT64)
  2822. val = ctxt->src.val & ~0ULL;
  2823. else
  2824. val = ctxt->src.val & ~0U;
  2825. /* #UD condition is already handled. */
  2826. if (ctxt->ops->set_dr(ctxt, ctxt->modrm_reg, val) < 0)
  2827. return emulate_gp(ctxt, 0);
  2828. /* Disable writeback. */
  2829. ctxt->dst.type = OP_NONE;
  2830. return X86EMUL_CONTINUE;
  2831. }
  2832. static int em_wrmsr(struct x86_emulate_ctxt *ctxt)
  2833. {
  2834. u64 msr_index = reg_read(ctxt, VCPU_REGS_RCX);
  2835. u64 msr_data;
  2836. int r;
  2837. msr_data = (u32)reg_read(ctxt, VCPU_REGS_RAX)
  2838. | ((u64)reg_read(ctxt, VCPU_REGS_RDX) << 32);
  2839. r = ctxt->ops->set_msr_with_filter(ctxt, msr_index, msr_data);
  2840. if (r == X86EMUL_PROPAGATE_FAULT)
  2841. return emulate_gp(ctxt, 0);
  2842. return r;
  2843. }
  2844. static int em_rdmsr(struct x86_emulate_ctxt *ctxt)
  2845. {
  2846. u64 msr_index = reg_read(ctxt, VCPU_REGS_RCX);
  2847. u64 msr_data;
  2848. int r;
  2849. r = ctxt->ops->get_msr_with_filter(ctxt, msr_index, &msr_data);
  2850. if (r == X86EMUL_PROPAGATE_FAULT)
  2851. return emulate_gp(ctxt, 0);
  2852. if (r == X86EMUL_CONTINUE) {
  2853. *reg_write(ctxt, VCPU_REGS_RAX) = (u32)msr_data;
  2854. *reg_write(ctxt, VCPU_REGS_RDX) = msr_data >> 32;
  2855. }
  2856. return r;
  2857. }
  2858. static int em_store_sreg(struct x86_emulate_ctxt *ctxt, int segment)
  2859. {
  2860. if (segment > VCPU_SREG_GS &&
  2861. (ctxt->ops->get_cr(ctxt, 4) & X86_CR4_UMIP) &&
  2862. ctxt->ops->cpl(ctxt) > 0)
  2863. return emulate_gp(ctxt, 0);
  2864. ctxt->dst.val = get_segment_selector(ctxt, segment);
  2865. if (ctxt->dst.bytes == 4 && ctxt->dst.type == OP_MEM)
  2866. ctxt->dst.bytes = 2;
  2867. return X86EMUL_CONTINUE;
  2868. }
  2869. static int em_mov_rm_sreg(struct x86_emulate_ctxt *ctxt)
  2870. {
  2871. if (ctxt->modrm_reg > VCPU_SREG_GS)
  2872. return emulate_ud(ctxt);
  2873. return em_store_sreg(ctxt, ctxt->modrm_reg);
  2874. }
  2875. static int em_mov_sreg_rm(struct x86_emulate_ctxt *ctxt)
  2876. {
  2877. u16 sel = ctxt->src.val;
  2878. if (ctxt->modrm_reg == VCPU_SREG_CS || ctxt->modrm_reg > VCPU_SREG_GS)
  2879. return emulate_ud(ctxt);
  2880. if (ctxt->modrm_reg == VCPU_SREG_SS)
  2881. ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;
  2882. /* Disable writeback. */
  2883. ctxt->dst.type = OP_NONE;
  2884. return load_segment_descriptor(ctxt, sel, ctxt->modrm_reg);
  2885. }
  2886. static int em_sldt(struct x86_emulate_ctxt *ctxt)
  2887. {
  2888. return em_store_sreg(ctxt, VCPU_SREG_LDTR);
  2889. }
  2890. static int em_lldt(struct x86_emulate_ctxt *ctxt)
  2891. {
  2892. u16 sel = ctxt->src.val;
  2893. /* Disable writeback. */
  2894. ctxt->dst.type = OP_NONE;
  2895. return load_segment_descriptor(ctxt, sel, VCPU_SREG_LDTR);
  2896. }
  2897. static int em_str(struct x86_emulate_ctxt *ctxt)
  2898. {
  2899. return em_store_sreg(ctxt, VCPU_SREG_TR);
  2900. }
  2901. static int em_ltr(struct x86_emulate_ctxt *ctxt)
  2902. {
  2903. u16 sel = ctxt->src.val;
  2904. /* Disable writeback. */
  2905. ctxt->dst.type = OP_NONE;
  2906. return load_segment_descriptor(ctxt, sel, VCPU_SREG_TR);
  2907. }
  2908. static int em_invlpg(struct x86_emulate_ctxt *ctxt)
  2909. {
  2910. int rc;
  2911. ulong linear;
  2912. unsigned int max_size;
  2913. rc = __linearize(ctxt, ctxt->src.addr.mem, &max_size, 1, ctxt->mode,
  2914. &linear, X86EMUL_F_INVLPG);
  2915. if (rc == X86EMUL_CONTINUE)
  2916. ctxt->ops->invlpg(ctxt, linear);
  2917. /* Disable writeback. */
  2918. ctxt->dst.type = OP_NONE;
  2919. return X86EMUL_CONTINUE;
  2920. }
  2921. static int em_clts(struct x86_emulate_ctxt *ctxt)
  2922. {
  2923. ulong cr0;
  2924. cr0 = ctxt->ops->get_cr(ctxt, 0);
  2925. cr0 &= ~X86_CR0_TS;
  2926. ctxt->ops->set_cr(ctxt, 0, cr0);
  2927. return X86EMUL_CONTINUE;
  2928. }
  2929. static int em_hypercall(struct x86_emulate_ctxt *ctxt)
  2930. {
  2931. int rc = ctxt->ops->fix_hypercall(ctxt);
  2932. if (rc != X86EMUL_CONTINUE)
  2933. return rc;
  2934. /* Let the processor re-execute the fixed hypercall */
  2935. ctxt->_eip = ctxt->eip;
  2936. /* Disable writeback. */
  2937. ctxt->dst.type = OP_NONE;
  2938. return X86EMUL_CONTINUE;
  2939. }
  2940. static int emulate_store_desc_ptr(struct x86_emulate_ctxt *ctxt,
  2941. void (*get)(struct x86_emulate_ctxt *ctxt,
  2942. struct desc_ptr *ptr))
  2943. {
  2944. struct desc_ptr desc_ptr;
  2945. if ((ctxt->ops->get_cr(ctxt, 4) & X86_CR4_UMIP) &&
  2946. ctxt->ops->cpl(ctxt) > 0)
  2947. return emulate_gp(ctxt, 0);
  2948. if (ctxt->mode == X86EMUL_MODE_PROT64)
  2949. ctxt->op_bytes = 8;
  2950. get(ctxt, &desc_ptr);
  2951. if (ctxt->op_bytes == 2) {
  2952. ctxt->op_bytes = 4;
  2953. desc_ptr.address &= 0x00ffffff;
  2954. }
  2955. /* Disable writeback. */
  2956. ctxt->dst.type = OP_NONE;
  2957. return segmented_write_std(ctxt, ctxt->dst.addr.mem,
  2958. &desc_ptr, 2 + ctxt->op_bytes);
  2959. }
  2960. static int em_sgdt(struct x86_emulate_ctxt *ctxt)
  2961. {
  2962. return emulate_store_desc_ptr(ctxt, ctxt->ops->get_gdt);
  2963. }
  2964. static int em_sidt(struct x86_emulate_ctxt *ctxt)
  2965. {
  2966. return emulate_store_desc_ptr(ctxt, ctxt->ops->get_idt);
  2967. }
  2968. static int em_lgdt_lidt(struct x86_emulate_ctxt *ctxt, bool lgdt)
  2969. {
  2970. struct desc_ptr desc_ptr;
  2971. int rc;
  2972. if (ctxt->mode == X86EMUL_MODE_PROT64)
  2973. ctxt->op_bytes = 8;
  2974. rc = read_descriptor(ctxt, ctxt->src.addr.mem,
  2975. &desc_ptr.size, &desc_ptr.address,
  2976. ctxt->op_bytes);
  2977. if (rc != X86EMUL_CONTINUE)
  2978. return rc;
  2979. if (ctxt->mode == X86EMUL_MODE_PROT64 &&
  2980. emul_is_noncanonical_address(desc_ptr.address, ctxt))
  2981. return emulate_gp(ctxt, 0);
  2982. if (lgdt)
  2983. ctxt->ops->set_gdt(ctxt, &desc_ptr);
  2984. else
  2985. ctxt->ops->set_idt(ctxt, &desc_ptr);
  2986. /* Disable writeback. */
  2987. ctxt->dst.type = OP_NONE;
  2988. return X86EMUL_CONTINUE;
  2989. }
  2990. static int em_lgdt(struct x86_emulate_ctxt *ctxt)
  2991. {
  2992. return em_lgdt_lidt(ctxt, true);
  2993. }
  2994. static int em_lidt(struct x86_emulate_ctxt *ctxt)
  2995. {
  2996. return em_lgdt_lidt(ctxt, false);
  2997. }
  2998. static int em_smsw(struct x86_emulate_ctxt *ctxt)
  2999. {
  3000. if ((ctxt->ops->get_cr(ctxt, 4) & X86_CR4_UMIP) &&
  3001. ctxt->ops->cpl(ctxt) > 0)
  3002. return emulate_gp(ctxt, 0);
  3003. if (ctxt->dst.type == OP_MEM)
  3004. ctxt->dst.bytes = 2;
  3005. ctxt->dst.val = ctxt->ops->get_cr(ctxt, 0);
  3006. return X86EMUL_CONTINUE;
  3007. }
  3008. static int em_lmsw(struct x86_emulate_ctxt *ctxt)
  3009. {
  3010. ctxt->ops->set_cr(ctxt, 0, (ctxt->ops->get_cr(ctxt, 0) & ~0x0eul)
  3011. | (ctxt->src.val & 0x0f));
  3012. ctxt->dst.type = OP_NONE;
  3013. return X86EMUL_CONTINUE;
  3014. }
  3015. static int em_loop(struct x86_emulate_ctxt *ctxt)
  3016. {
  3017. int rc = X86EMUL_CONTINUE;
  3018. register_address_increment(ctxt, VCPU_REGS_RCX, -1);
  3019. if ((address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) != 0) &&
  3020. (ctxt->b == 0xe2 || test_cc(ctxt->b ^ 0x5, ctxt->eflags)))
  3021. rc = jmp_rel(ctxt, ctxt->src.val);
  3022. return rc;
  3023. }
  3024. static int em_jcxz(struct x86_emulate_ctxt *ctxt)
  3025. {
  3026. int rc = X86EMUL_CONTINUE;
  3027. if (address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) == 0)
  3028. rc = jmp_rel(ctxt, ctxt->src.val);
  3029. return rc;
  3030. }
  3031. static int em_in(struct x86_emulate_ctxt *ctxt)
  3032. {
  3033. if (!pio_in_emulated(ctxt, ctxt->dst.bytes, ctxt->src.val,
  3034. &ctxt->dst.val))
  3035. return X86EMUL_IO_NEEDED;
  3036. return X86EMUL_CONTINUE;
  3037. }
  3038. static int em_out(struct x86_emulate_ctxt *ctxt)
  3039. {
  3040. ctxt->ops->pio_out_emulated(ctxt, ctxt->src.bytes, ctxt->dst.val,
  3041. &ctxt->src.val, 1);
  3042. /* Disable writeback. */
  3043. ctxt->dst.type = OP_NONE;
  3044. return X86EMUL_CONTINUE;
  3045. }
  3046. static int em_cli(struct x86_emulate_ctxt *ctxt)
  3047. {
  3048. if (emulator_bad_iopl(ctxt))
  3049. return emulate_gp(ctxt, 0);
  3050. ctxt->eflags &= ~X86_EFLAGS_IF;
  3051. return X86EMUL_CONTINUE;
  3052. }
  3053. static int em_sti(struct x86_emulate_ctxt *ctxt)
  3054. {
  3055. if (emulator_bad_iopl(ctxt))
  3056. return emulate_gp(ctxt, 0);
  3057. ctxt->interruptibility = KVM_X86_SHADOW_INT_STI;
  3058. ctxt->eflags |= X86_EFLAGS_IF;
  3059. return X86EMUL_CONTINUE;
  3060. }
  3061. static int em_cpuid(struct x86_emulate_ctxt *ctxt)
  3062. {
  3063. u32 eax, ebx, ecx, edx;
  3064. u64 msr = 0;
  3065. ctxt->ops->get_msr(ctxt, MSR_MISC_FEATURES_ENABLES, &msr);
  3066. if (msr & MSR_MISC_FEATURES_ENABLES_CPUID_FAULT &&
  3067. ctxt->ops->cpl(ctxt)) {
  3068. return emulate_gp(ctxt, 0);
  3069. }
  3070. eax = reg_read(ctxt, VCPU_REGS_RAX);
  3071. ecx = reg_read(ctxt, VCPU_REGS_RCX);
  3072. ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx, false);
  3073. *reg_write(ctxt, VCPU_REGS_RAX) = eax;
  3074. *reg_write(ctxt, VCPU_REGS_RBX) = ebx;
  3075. *reg_write(ctxt, VCPU_REGS_RCX) = ecx;
  3076. *reg_write(ctxt, VCPU_REGS_RDX) = edx;
  3077. return X86EMUL_CONTINUE;
  3078. }
  3079. static int em_sahf(struct x86_emulate_ctxt *ctxt)
  3080. {
  3081. u32 flags;
  3082. flags = X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF | X86_EFLAGS_ZF |
  3083. X86_EFLAGS_SF;
  3084. flags &= *reg_rmw(ctxt, VCPU_REGS_RAX) >> 8;
  3085. ctxt->eflags &= ~0xffUL;
  3086. ctxt->eflags |= flags | X86_EFLAGS_FIXED;
  3087. return X86EMUL_CONTINUE;
  3088. }
  3089. static int em_lahf(struct x86_emulate_ctxt *ctxt)
  3090. {
  3091. *reg_rmw(ctxt, VCPU_REGS_RAX) &= ~0xff00UL;
  3092. *reg_rmw(ctxt, VCPU_REGS_RAX) |= (ctxt->eflags & 0xff) << 8;
  3093. return X86EMUL_CONTINUE;
  3094. }
  3095. static int em_bswap(struct x86_emulate_ctxt *ctxt)
  3096. {
  3097. switch (ctxt->op_bytes) {
  3098. #ifdef CONFIG_X86_64
  3099. case 8:
  3100. asm("bswap %0" : "+r"(ctxt->dst.val));
  3101. break;
  3102. #endif
  3103. default:
  3104. asm("bswap %0" : "+r"(*(u32 *)&ctxt->dst.val));
  3105. break;
  3106. }
  3107. return X86EMUL_CONTINUE;
  3108. }
  3109. static int em_clflush(struct x86_emulate_ctxt *ctxt)
  3110. {
  3111. /* emulating clflush regardless of cpuid */
  3112. return X86EMUL_CONTINUE;
  3113. }
  3114. static int em_clflushopt(struct x86_emulate_ctxt *ctxt)
  3115. {
  3116. /* emulating clflushopt regardless of cpuid */
  3117. return X86EMUL_CONTINUE;
  3118. }
  3119. static int em_movsxd(struct x86_emulate_ctxt *ctxt)
  3120. {
  3121. ctxt->dst.val = (s32) ctxt->src.val;
  3122. return X86EMUL_CONTINUE;
  3123. }
  3124. static int check_fxsr(struct x86_emulate_ctxt *ctxt)
  3125. {
  3126. if (!ctxt->ops->guest_has_fxsr(ctxt))
  3127. return emulate_ud(ctxt);
  3128. if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
  3129. return emulate_nm(ctxt);
  3130. /*
  3131. * Don't emulate a case that should never be hit, instead of working
  3132. * around a lack of fxsave64/fxrstor64 on old compilers.
  3133. */
  3134. if (ctxt->mode >= X86EMUL_MODE_PROT64)
  3135. return X86EMUL_UNHANDLEABLE;
  3136. return X86EMUL_CONTINUE;
  3137. }
  3138. /*
  3139. * Hardware doesn't save and restore XMM 0-7 without CR4.OSFXSR, but does save
  3140. * and restore MXCSR.
  3141. */
  3142. static size_t __fxstate_size(int nregs)
  3143. {
  3144. return offsetof(struct fxregs_state, xmm_space[0]) + nregs * 16;
  3145. }
  3146. static inline size_t fxstate_size(struct x86_emulate_ctxt *ctxt)
  3147. {
  3148. bool cr4_osfxsr;
  3149. if (ctxt->mode == X86EMUL_MODE_PROT64)
  3150. return __fxstate_size(16);
  3151. cr4_osfxsr = ctxt->ops->get_cr(ctxt, 4) & X86_CR4_OSFXSR;
  3152. return __fxstate_size(cr4_osfxsr ? 8 : 0);
  3153. }
  3154. /*
  3155. * FXSAVE and FXRSTOR have 4 different formats depending on execution mode,
  3156. * 1) 16 bit mode
  3157. * 2) 32 bit mode
  3158. * - like (1), but FIP and FDP (foo) are only 16 bit. At least Intel CPUs
  3159. * preserve whole 32 bit values, though, so (1) and (2) are the same wrt.
  3160. * save and restore
  3161. * 3) 64-bit mode with REX.W prefix
  3162. * - like (2), but XMM 8-15 are being saved and restored
  3163. * 4) 64-bit mode without REX.W prefix
  3164. * - like (3), but FIP and FDP are 64 bit
  3165. *
  3166. * Emulation uses (3) for (1) and (2) and preserves XMM 8-15 to reach the
  3167. * desired result. (4) is not emulated.
  3168. *
  3169. * Note: Guest and host CPUID.(EAX=07H,ECX=0H):EBX[bit 13] (deprecate FPU CS
  3170. * and FPU DS) should match.
  3171. */
  3172. static int em_fxsave(struct x86_emulate_ctxt *ctxt)
  3173. {
  3174. struct fxregs_state fx_state;
  3175. int rc;
  3176. rc = check_fxsr(ctxt);
  3177. if (rc != X86EMUL_CONTINUE)
  3178. return rc;
  3179. kvm_fpu_get();
  3180. rc = asm_safe("fxsave %[fx]", , [fx] "+m"(fx_state));
  3181. kvm_fpu_put();
  3182. if (rc != X86EMUL_CONTINUE)
  3183. return rc;
  3184. return segmented_write_std(ctxt, ctxt->memop.addr.mem, &fx_state,
  3185. fxstate_size(ctxt));
  3186. }
  3187. /*
  3188. * FXRSTOR might restore XMM registers not provided by the guest. Fill
  3189. * in the host registers (via FXSAVE) instead, so they won't be modified.
  3190. * (preemption has to stay disabled until FXRSTOR).
  3191. *
  3192. * Use noinline to keep the stack for other functions called by callers small.
  3193. */
  3194. static noinline int fxregs_fixup(struct fxregs_state *fx_state,
  3195. const size_t used_size)
  3196. {
  3197. struct fxregs_state fx_tmp;
  3198. int rc;
  3199. rc = asm_safe("fxsave %[fx]", , [fx] "+m"(fx_tmp));
  3200. memcpy((void *)fx_state + used_size, (void *)&fx_tmp + used_size,
  3201. __fxstate_size(16) - used_size);
  3202. return rc;
  3203. }
  3204. static int em_fxrstor(struct x86_emulate_ctxt *ctxt)
  3205. {
  3206. struct fxregs_state fx_state;
  3207. int rc;
  3208. size_t size;
  3209. rc = check_fxsr(ctxt);
  3210. if (rc != X86EMUL_CONTINUE)
  3211. return rc;
  3212. size = fxstate_size(ctxt);
  3213. rc = segmented_read_std(ctxt, ctxt->memop.addr.mem, &fx_state, size);
  3214. if (rc != X86EMUL_CONTINUE)
  3215. return rc;
  3216. kvm_fpu_get();
  3217. if (size < __fxstate_size(16)) {
  3218. rc = fxregs_fixup(&fx_state, size);
  3219. if (rc != X86EMUL_CONTINUE)
  3220. goto out;
  3221. }
  3222. if (fx_state.mxcsr >> 16) {
  3223. rc = emulate_gp(ctxt, 0);
  3224. goto out;
  3225. }
  3226. if (rc == X86EMUL_CONTINUE)
  3227. rc = asm_safe("fxrstor %[fx]", : [fx] "m"(fx_state));
  3228. out:
  3229. kvm_fpu_put();
  3230. return rc;
  3231. }
  3232. static int em_xsetbv(struct x86_emulate_ctxt *ctxt)
  3233. {
  3234. u32 eax, ecx, edx;
  3235. if (!(ctxt->ops->get_cr(ctxt, 4) & X86_CR4_OSXSAVE))
  3236. return emulate_ud(ctxt);
  3237. eax = reg_read(ctxt, VCPU_REGS_RAX);
  3238. edx = reg_read(ctxt, VCPU_REGS_RDX);
  3239. ecx = reg_read(ctxt, VCPU_REGS_RCX);
  3240. if (ctxt->ops->set_xcr(ctxt, ecx, ((u64)edx << 32) | eax))
  3241. return emulate_gp(ctxt, 0);
  3242. return X86EMUL_CONTINUE;
  3243. }
  3244. static bool valid_cr(int nr)
  3245. {
  3246. switch (nr) {
  3247. case 0:
  3248. case 2 ... 4:
  3249. case 8:
  3250. return true;
  3251. default:
  3252. return false;
  3253. }
  3254. }
  3255. static int check_cr_access(struct x86_emulate_ctxt *ctxt)
  3256. {
  3257. if (!valid_cr(ctxt->modrm_reg))
  3258. return emulate_ud(ctxt);
  3259. return X86EMUL_CONTINUE;
  3260. }
  3261. static int check_dr_read(struct x86_emulate_ctxt *ctxt)
  3262. {
  3263. int dr = ctxt->modrm_reg;
  3264. u64 cr4;
  3265. if (dr > 7)
  3266. return emulate_ud(ctxt);
  3267. cr4 = ctxt->ops->get_cr(ctxt, 4);
  3268. if ((cr4 & X86_CR4_DE) && (dr == 4 || dr == 5))
  3269. return emulate_ud(ctxt);
  3270. if (ctxt->ops->get_dr(ctxt, 7) & DR7_GD) {
  3271. ulong dr6;
  3272. dr6 = ctxt->ops->get_dr(ctxt, 6);
  3273. dr6 &= ~DR_TRAP_BITS;
  3274. dr6 |= DR6_BD | DR6_ACTIVE_LOW;
  3275. ctxt->ops->set_dr(ctxt, 6, dr6);
  3276. return emulate_db(ctxt);
  3277. }
  3278. return X86EMUL_CONTINUE;
  3279. }
  3280. static int check_dr_write(struct x86_emulate_ctxt *ctxt)
  3281. {
  3282. u64 new_val = ctxt->src.val64;
  3283. int dr = ctxt->modrm_reg;
  3284. if ((dr == 6 || dr == 7) && (new_val & 0xffffffff00000000ULL))
  3285. return emulate_gp(ctxt, 0);
  3286. return check_dr_read(ctxt);
  3287. }
  3288. static int check_svme(struct x86_emulate_ctxt *ctxt)
  3289. {
  3290. u64 efer = 0;
  3291. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  3292. if (!(efer & EFER_SVME))
  3293. return emulate_ud(ctxt);
  3294. return X86EMUL_CONTINUE;
  3295. }
  3296. static int check_svme_pa(struct x86_emulate_ctxt *ctxt)
  3297. {
  3298. u64 rax = reg_read(ctxt, VCPU_REGS_RAX);
  3299. /* Valid physical address? */
  3300. if (rax & 0xffff000000000000ULL)
  3301. return emulate_gp(ctxt, 0);
  3302. return check_svme(ctxt);
  3303. }
  3304. static int check_rdtsc(struct x86_emulate_ctxt *ctxt)
  3305. {
  3306. u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
  3307. if (cr4 & X86_CR4_TSD && ctxt->ops->cpl(ctxt))
  3308. return emulate_gp(ctxt, 0);
  3309. return X86EMUL_CONTINUE;
  3310. }
  3311. static int check_rdpmc(struct x86_emulate_ctxt *ctxt)
  3312. {
  3313. u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
  3314. u64 rcx = reg_read(ctxt, VCPU_REGS_RCX);
  3315. /*
  3316. * VMware allows access to these Pseduo-PMCs even when read via RDPMC
  3317. * in Ring3 when CR4.PCE=0.
  3318. */
  3319. if (enable_vmware_backdoor && is_vmware_backdoor_pmc(rcx))
  3320. return X86EMUL_CONTINUE;
  3321. /*
  3322. * If CR4.PCE is set, the SDM requires CPL=0 or CR0.PE=0. The CR0.PE
  3323. * check however is unnecessary because CPL is always 0 outside
  3324. * protected mode.
  3325. */
  3326. if ((!(cr4 & X86_CR4_PCE) && ctxt->ops->cpl(ctxt)) ||
  3327. ctxt->ops->check_rdpmc_early(ctxt, rcx))
  3328. return emulate_gp(ctxt, 0);
  3329. return X86EMUL_CONTINUE;
  3330. }
  3331. static int check_perm_in(struct x86_emulate_ctxt *ctxt)
  3332. {
  3333. ctxt->dst.bytes = min(ctxt->dst.bytes, 4u);
  3334. if (!emulator_io_permitted(ctxt, ctxt->src.val, ctxt->dst.bytes))
  3335. return emulate_gp(ctxt, 0);
  3336. return X86EMUL_CONTINUE;
  3337. }
  3338. static int check_perm_out(struct x86_emulate_ctxt *ctxt)
  3339. {
  3340. ctxt->src.bytes = min(ctxt->src.bytes, 4u);
  3341. if (!emulator_io_permitted(ctxt, ctxt->dst.val, ctxt->src.bytes))
  3342. return emulate_gp(ctxt, 0);
  3343. return X86EMUL_CONTINUE;
  3344. }
  3345. #define D(_y) { .flags = (_y) }
  3346. #define DI(_y, _i) { .flags = (_y)|Intercept, .intercept = x86_intercept_##_i }
  3347. #define DIP(_y, _i, _p) { .flags = (_y)|Intercept|CheckPerm, \
  3348. .intercept = x86_intercept_##_i, .check_perm = (_p) }
  3349. #define N D(NotImpl)
  3350. #define EXT(_f, _e) { .flags = ((_f) | RMExt), .u.group = (_e) }
  3351. #define G(_f, _g) { .flags = ((_f) | Group | ModRM), .u.group = (_g) }
  3352. #define GD(_f, _g) { .flags = ((_f) | GroupDual | ModRM), .u.gdual = (_g) }
  3353. #define ID(_f, _i) { .flags = ((_f) | InstrDual | ModRM), .u.idual = (_i) }
  3354. #define MD(_f, _m) { .flags = ((_f) | ModeDual), .u.mdual = (_m) }
  3355. #define E(_f, _e) { .flags = ((_f) | Escape | ModRM), .u.esc = (_e) }
  3356. #define I(_f, _e) { .flags = (_f), .u.execute = (_e) }
  3357. #define F(_f, _e) { .flags = (_f) | Fastop, .u.fastop = (_e) }
  3358. #define II(_f, _e, _i) \
  3359. { .flags = (_f)|Intercept, .u.execute = (_e), .intercept = x86_intercept_##_i }
  3360. #define IIP(_f, _e, _i, _p) \
  3361. { .flags = (_f)|Intercept|CheckPerm, .u.execute = (_e), \
  3362. .intercept = x86_intercept_##_i, .check_perm = (_p) }
  3363. #define GP(_f, _g) { .flags = ((_f) | Prefix), .u.gprefix = (_g) }
  3364. #define D2bv(_f) D((_f) | ByteOp), D(_f)
  3365. #define D2bvIP(_f, _i, _p) DIP((_f) | ByteOp, _i, _p), DIP(_f, _i, _p)
  3366. #define I2bv(_f, _e) I((_f) | ByteOp, _e), I(_f, _e)
  3367. #define F2bv(_f, _e) F((_f) | ByteOp, _e), F(_f, _e)
  3368. #define I2bvIP(_f, _e, _i, _p) \
  3369. IIP((_f) | ByteOp, _e, _i, _p), IIP(_f, _e, _i, _p)
  3370. #define F6ALU(_f, _e) F2bv((_f) | DstMem | SrcReg | ModRM, _e), \
  3371. F2bv(((_f) | DstReg | SrcMem | ModRM) & ~Lock, _e), \
  3372. F2bv(((_f) & ~Lock) | DstAcc | SrcImm, _e)
  3373. static const struct opcode group7_rm0[] = {
  3374. N,
  3375. I(SrcNone | Priv | EmulateOnUD, em_hypercall),
  3376. N, N, N, N, N, N,
  3377. };
  3378. static const struct opcode group7_rm1[] = {
  3379. DI(SrcNone | Priv, monitor),
  3380. DI(SrcNone | Priv, mwait),
  3381. N, N, N, N, N, N,
  3382. };
  3383. static const struct opcode group7_rm2[] = {
  3384. N,
  3385. II(ImplicitOps | Priv, em_xsetbv, xsetbv),
  3386. N, N, N, N, N, N,
  3387. };
  3388. static const struct opcode group7_rm3[] = {
  3389. DIP(SrcNone | Prot | Priv, vmrun, check_svme_pa),
  3390. II(SrcNone | Prot | EmulateOnUD, em_hypercall, vmmcall),
  3391. DIP(SrcNone | Prot | Priv, vmload, check_svme_pa),
  3392. DIP(SrcNone | Prot | Priv, vmsave, check_svme_pa),
  3393. DIP(SrcNone | Prot | Priv, stgi, check_svme),
  3394. DIP(SrcNone | Prot | Priv, clgi, check_svme),
  3395. DIP(SrcNone | Prot | Priv, skinit, check_svme),
  3396. DIP(SrcNone | Prot | Priv, invlpga, check_svme),
  3397. };
  3398. static const struct opcode group7_rm7[] = {
  3399. N,
  3400. DIP(SrcNone, rdtscp, check_rdtsc),
  3401. N, N, N, N, N, N,
  3402. };
  3403. static const struct opcode group1[] = {
  3404. F(Lock, em_add),
  3405. F(Lock | PageTable, em_or),
  3406. F(Lock, em_adc),
  3407. F(Lock, em_sbb),
  3408. F(Lock | PageTable, em_and),
  3409. F(Lock, em_sub),
  3410. F(Lock, em_xor),
  3411. F(NoWrite, em_cmp),
  3412. };
  3413. static const struct opcode group1A[] = {
  3414. I(DstMem | SrcNone | Mov | Stack | IncSP | TwoMemOp, em_pop), N, N, N, N, N, N, N,
  3415. };
  3416. static const struct opcode group2[] = {
  3417. F(DstMem | ModRM, em_rol),
  3418. F(DstMem | ModRM, em_ror),
  3419. F(DstMem | ModRM, em_rcl),
  3420. F(DstMem | ModRM, em_rcr),
  3421. F(DstMem | ModRM, em_shl),
  3422. F(DstMem | ModRM, em_shr),
  3423. F(DstMem | ModRM, em_shl),
  3424. F(DstMem | ModRM, em_sar),
  3425. };
  3426. static const struct opcode group3[] = {
  3427. F(DstMem | SrcImm | NoWrite, em_test),
  3428. F(DstMem | SrcImm | NoWrite, em_test),
  3429. F(DstMem | SrcNone | Lock, em_not),
  3430. F(DstMem | SrcNone | Lock, em_neg),
  3431. F(DstXacc | Src2Mem, em_mul_ex),
  3432. F(DstXacc | Src2Mem, em_imul_ex),
  3433. F(DstXacc | Src2Mem, em_div_ex),
  3434. F(DstXacc | Src2Mem, em_idiv_ex),
  3435. };
  3436. static const struct opcode group4[] = {
  3437. F(ByteOp | DstMem | SrcNone | Lock, em_inc),
  3438. F(ByteOp | DstMem | SrcNone | Lock, em_dec),
  3439. N, N, N, N, N, N,
  3440. };
  3441. static const struct opcode group5[] = {
  3442. F(DstMem | SrcNone | Lock, em_inc),
  3443. F(DstMem | SrcNone | Lock, em_dec),
  3444. I(SrcMem | NearBranch | IsBranch, em_call_near_abs),
  3445. I(SrcMemFAddr | ImplicitOps | IsBranch, em_call_far),
  3446. I(SrcMem | NearBranch | IsBranch, em_jmp_abs),
  3447. I(SrcMemFAddr | ImplicitOps | IsBranch, em_jmp_far),
  3448. I(SrcMem | Stack | TwoMemOp, em_push), D(Undefined),
  3449. };
  3450. static const struct opcode group6[] = {
  3451. II(Prot | DstMem, em_sldt, sldt),
  3452. II(Prot | DstMem, em_str, str),
  3453. II(Prot | Priv | SrcMem16, em_lldt, lldt),
  3454. II(Prot | Priv | SrcMem16, em_ltr, ltr),
  3455. N, N, N, N,
  3456. };
  3457. static const struct group_dual group7 = { {
  3458. II(Mov | DstMem, em_sgdt, sgdt),
  3459. II(Mov | DstMem, em_sidt, sidt),
  3460. II(SrcMem | Priv, em_lgdt, lgdt),
  3461. II(SrcMem | Priv, em_lidt, lidt),
  3462. II(SrcNone | DstMem | Mov, em_smsw, smsw), N,
  3463. II(SrcMem16 | Mov | Priv, em_lmsw, lmsw),
  3464. II(SrcMem | ByteOp | Priv | NoAccess, em_invlpg, invlpg),
  3465. }, {
  3466. EXT(0, group7_rm0),
  3467. EXT(0, group7_rm1),
  3468. EXT(0, group7_rm2),
  3469. EXT(0, group7_rm3),
  3470. II(SrcNone | DstMem | Mov, em_smsw, smsw), N,
  3471. II(SrcMem16 | Mov | Priv, em_lmsw, lmsw),
  3472. EXT(0, group7_rm7),
  3473. } };
  3474. static const struct opcode group8[] = {
  3475. N, N, N, N,
  3476. F(DstMem | SrcImmByte | NoWrite, em_bt),
  3477. F(DstMem | SrcImmByte | Lock | PageTable, em_bts),
  3478. F(DstMem | SrcImmByte | Lock, em_btr),
  3479. F(DstMem | SrcImmByte | Lock | PageTable, em_btc),
  3480. };
  3481. /*
  3482. * The "memory" destination is actually always a register, since we come
  3483. * from the register case of group9.
  3484. */
  3485. static const struct gprefix pfx_0f_c7_7 = {
  3486. N, N, N, II(DstMem | ModRM | Op3264 | EmulateOnUD, em_rdpid, rdpid),
  3487. };
  3488. static const struct group_dual group9 = { {
  3489. N, I(DstMem64 | Lock | PageTable, em_cmpxchg8b), N, N, N, N, N, N,
  3490. }, {
  3491. N, N, N, N, N, N, N,
  3492. GP(0, &pfx_0f_c7_7),
  3493. } };
  3494. static const struct opcode group11[] = {
  3495. I(DstMem | SrcImm | Mov | PageTable, em_mov),
  3496. X7(D(Undefined)),
  3497. };
  3498. static const struct gprefix pfx_0f_ae_7 = {
  3499. I(SrcMem | ByteOp, em_clflush), I(SrcMem | ByteOp, em_clflushopt), N, N,
  3500. };
  3501. static const struct group_dual group15 = { {
  3502. I(ModRM | Aligned16, em_fxsave),
  3503. I(ModRM | Aligned16, em_fxrstor),
  3504. N, N, N, N, N, GP(0, &pfx_0f_ae_7),
  3505. }, {
  3506. N, N, N, N, N, N, N, N,
  3507. } };
  3508. static const struct gprefix pfx_0f_6f_0f_7f = {
  3509. I(Mmx, em_mov), I(Sse | Aligned, em_mov), N, I(Sse | Unaligned, em_mov),
  3510. };
  3511. static const struct instr_dual instr_dual_0f_2b = {
  3512. I(0, em_mov), N
  3513. };
  3514. static const struct gprefix pfx_0f_2b = {
  3515. ID(0, &instr_dual_0f_2b), ID(0, &instr_dual_0f_2b), N, N,
  3516. };
  3517. static const struct gprefix pfx_0f_10_0f_11 = {
  3518. I(Unaligned, em_mov), I(Unaligned, em_mov), N, N,
  3519. };
  3520. static const struct gprefix pfx_0f_28_0f_29 = {
  3521. I(Aligned, em_mov), I(Aligned, em_mov), N, N,
  3522. };
  3523. static const struct gprefix pfx_0f_e7 = {
  3524. N, I(Sse, em_mov), N, N,
  3525. };
  3526. static const struct escape escape_d9 = { {
  3527. N, N, N, N, N, N, N, I(DstMem16 | Mov, em_fnstcw),
  3528. }, {
  3529. /* 0xC0 - 0xC7 */
  3530. N, N, N, N, N, N, N, N,
  3531. /* 0xC8 - 0xCF */
  3532. N, N, N, N, N, N, N, N,
  3533. /* 0xD0 - 0xC7 */
  3534. N, N, N, N, N, N, N, N,
  3535. /* 0xD8 - 0xDF */
  3536. N, N, N, N, N, N, N, N,
  3537. /* 0xE0 - 0xE7 */
  3538. N, N, N, N, N, N, N, N,
  3539. /* 0xE8 - 0xEF */
  3540. N, N, N, N, N, N, N, N,
  3541. /* 0xF0 - 0xF7 */
  3542. N, N, N, N, N, N, N, N,
  3543. /* 0xF8 - 0xFF */
  3544. N, N, N, N, N, N, N, N,
  3545. } };
  3546. static const struct escape escape_db = { {
  3547. N, N, N, N, N, N, N, N,
  3548. }, {
  3549. /* 0xC0 - 0xC7 */
  3550. N, N, N, N, N, N, N, N,
  3551. /* 0xC8 - 0xCF */
  3552. N, N, N, N, N, N, N, N,
  3553. /* 0xD0 - 0xC7 */
  3554. N, N, N, N, N, N, N, N,
  3555. /* 0xD8 - 0xDF */
  3556. N, N, N, N, N, N, N, N,
  3557. /* 0xE0 - 0xE7 */
  3558. N, N, N, I(ImplicitOps, em_fninit), N, N, N, N,
  3559. /* 0xE8 - 0xEF */
  3560. N, N, N, N, N, N, N, N,
  3561. /* 0xF0 - 0xF7 */
  3562. N, N, N, N, N, N, N, N,
  3563. /* 0xF8 - 0xFF */
  3564. N, N, N, N, N, N, N, N,
  3565. } };
  3566. static const struct escape escape_dd = { {
  3567. N, N, N, N, N, N, N, I(DstMem16 | Mov, em_fnstsw),
  3568. }, {
  3569. /* 0xC0 - 0xC7 */
  3570. N, N, N, N, N, N, N, N,
  3571. /* 0xC8 - 0xCF */
  3572. N, N, N, N, N, N, N, N,
  3573. /* 0xD0 - 0xC7 */
  3574. N, N, N, N, N, N, N, N,
  3575. /* 0xD8 - 0xDF */
  3576. N, N, N, N, N, N, N, N,
  3577. /* 0xE0 - 0xE7 */
  3578. N, N, N, N, N, N, N, N,
  3579. /* 0xE8 - 0xEF */
  3580. N, N, N, N, N, N, N, N,
  3581. /* 0xF0 - 0xF7 */
  3582. N, N, N, N, N, N, N, N,
  3583. /* 0xF8 - 0xFF */
  3584. N, N, N, N, N, N, N, N,
  3585. } };
  3586. static const struct instr_dual instr_dual_0f_c3 = {
  3587. I(DstMem | SrcReg | ModRM | No16 | Mov, em_mov), N
  3588. };
  3589. static const struct mode_dual mode_dual_63 = {
  3590. N, I(DstReg | SrcMem32 | ModRM | Mov, em_movsxd)
  3591. };
  3592. static const struct instr_dual instr_dual_8d = {
  3593. D(DstReg | SrcMem | ModRM | NoAccess), N
  3594. };
  3595. static const struct opcode opcode_table[256] = {
  3596. /* 0x00 - 0x07 */
  3597. F6ALU(Lock, em_add),
  3598. I(ImplicitOps | Stack | No64 | Src2ES, em_push_sreg),
  3599. I(ImplicitOps | Stack | No64 | Src2ES, em_pop_sreg),
  3600. /* 0x08 - 0x0F */
  3601. F6ALU(Lock | PageTable, em_or),
  3602. I(ImplicitOps | Stack | No64 | Src2CS, em_push_sreg),
  3603. N,
  3604. /* 0x10 - 0x17 */
  3605. F6ALU(Lock, em_adc),
  3606. I(ImplicitOps | Stack | No64 | Src2SS, em_push_sreg),
  3607. I(ImplicitOps | Stack | No64 | Src2SS, em_pop_sreg),
  3608. /* 0x18 - 0x1F */
  3609. F6ALU(Lock, em_sbb),
  3610. I(ImplicitOps | Stack | No64 | Src2DS, em_push_sreg),
  3611. I(ImplicitOps | Stack | No64 | Src2DS, em_pop_sreg),
  3612. /* 0x20 - 0x27 */
  3613. F6ALU(Lock | PageTable, em_and), N, N,
  3614. /* 0x28 - 0x2F */
  3615. F6ALU(Lock, em_sub), N, I(ByteOp | DstAcc | No64, em_das),
  3616. /* 0x30 - 0x37 */
  3617. F6ALU(Lock, em_xor), N, N,
  3618. /* 0x38 - 0x3F */
  3619. F6ALU(NoWrite, em_cmp), N, N,
  3620. /* 0x40 - 0x4F */
  3621. X8(F(DstReg, em_inc)), X8(F(DstReg, em_dec)),
  3622. /* 0x50 - 0x57 */
  3623. X8(I(SrcReg | Stack, em_push)),
  3624. /* 0x58 - 0x5F */
  3625. X8(I(DstReg | Stack, em_pop)),
  3626. /* 0x60 - 0x67 */
  3627. I(ImplicitOps | Stack | No64, em_pusha),
  3628. I(ImplicitOps | Stack | No64, em_popa),
  3629. N, MD(ModRM, &mode_dual_63),
  3630. N, N, N, N,
  3631. /* 0x68 - 0x6F */
  3632. I(SrcImm | Mov | Stack, em_push),
  3633. I(DstReg | SrcMem | ModRM | Src2Imm, em_imul_3op),
  3634. I(SrcImmByte | Mov | Stack, em_push),
  3635. I(DstReg | SrcMem | ModRM | Src2ImmByte, em_imul_3op),
  3636. I2bvIP(DstDI | SrcDX | Mov | String | Unaligned, em_in, ins, check_perm_in), /* insb, insw/insd */
  3637. I2bvIP(SrcSI | DstDX | String, em_out, outs, check_perm_out), /* outsb, outsw/outsd */
  3638. /* 0x70 - 0x7F */
  3639. X16(D(SrcImmByte | NearBranch | IsBranch)),
  3640. /* 0x80 - 0x87 */
  3641. G(ByteOp | DstMem | SrcImm, group1),
  3642. G(DstMem | SrcImm, group1),
  3643. G(ByteOp | DstMem | SrcImm | No64, group1),
  3644. G(DstMem | SrcImmByte, group1),
  3645. F2bv(DstMem | SrcReg | ModRM | NoWrite, em_test),
  3646. I2bv(DstMem | SrcReg | ModRM | Lock | PageTable, em_xchg),
  3647. /* 0x88 - 0x8F */
  3648. I2bv(DstMem | SrcReg | ModRM | Mov | PageTable, em_mov),
  3649. I2bv(DstReg | SrcMem | ModRM | Mov, em_mov),
  3650. I(DstMem | SrcNone | ModRM | Mov | PageTable, em_mov_rm_sreg),
  3651. ID(0, &instr_dual_8d),
  3652. I(ImplicitOps | SrcMem16 | ModRM, em_mov_sreg_rm),
  3653. G(0, group1A),
  3654. /* 0x90 - 0x97 */
  3655. DI(SrcAcc | DstReg, pause), X7(D(SrcAcc | DstReg)),
  3656. /* 0x98 - 0x9F */
  3657. D(DstAcc | SrcNone), I(ImplicitOps | SrcAcc, em_cwd),
  3658. I(SrcImmFAddr | No64 | IsBranch, em_call_far), N,
  3659. II(ImplicitOps | Stack, em_pushf, pushf),
  3660. II(ImplicitOps | Stack, em_popf, popf),
  3661. I(ImplicitOps, em_sahf), I(ImplicitOps, em_lahf),
  3662. /* 0xA0 - 0xA7 */
  3663. I2bv(DstAcc | SrcMem | Mov | MemAbs, em_mov),
  3664. I2bv(DstMem | SrcAcc | Mov | MemAbs | PageTable, em_mov),
  3665. I2bv(SrcSI | DstDI | Mov | String | TwoMemOp, em_mov),
  3666. F2bv(SrcSI | DstDI | String | NoWrite | TwoMemOp, em_cmp_r),
  3667. /* 0xA8 - 0xAF */
  3668. F2bv(DstAcc | SrcImm | NoWrite, em_test),
  3669. I2bv(SrcAcc | DstDI | Mov | String, em_mov),
  3670. I2bv(SrcSI | DstAcc | Mov | String, em_mov),
  3671. F2bv(SrcAcc | DstDI | String | NoWrite, em_cmp_r),
  3672. /* 0xB0 - 0xB7 */
  3673. X8(I(ByteOp | DstReg | SrcImm | Mov, em_mov)),
  3674. /* 0xB8 - 0xBF */
  3675. X8(I(DstReg | SrcImm64 | Mov, em_mov)),
  3676. /* 0xC0 - 0xC7 */
  3677. G(ByteOp | Src2ImmByte, group2), G(Src2ImmByte, group2),
  3678. I(ImplicitOps | NearBranch | SrcImmU16 | IsBranch, em_ret_near_imm),
  3679. I(ImplicitOps | NearBranch | IsBranch, em_ret),
  3680. I(DstReg | SrcMemFAddr | ModRM | No64 | Src2ES, em_lseg),
  3681. I(DstReg | SrcMemFAddr | ModRM | No64 | Src2DS, em_lseg),
  3682. G(ByteOp, group11), G(0, group11),
  3683. /* 0xC8 - 0xCF */
  3684. I(Stack | SrcImmU16 | Src2ImmByte | IsBranch, em_enter),
  3685. I(Stack | IsBranch, em_leave),
  3686. I(ImplicitOps | SrcImmU16 | IsBranch, em_ret_far_imm),
  3687. I(ImplicitOps | IsBranch, em_ret_far),
  3688. D(ImplicitOps | IsBranch), DI(SrcImmByte | IsBranch, intn),
  3689. D(ImplicitOps | No64 | IsBranch),
  3690. II(ImplicitOps | IsBranch, em_iret, iret),
  3691. /* 0xD0 - 0xD7 */
  3692. G(Src2One | ByteOp, group2), G(Src2One, group2),
  3693. G(Src2CL | ByteOp, group2), G(Src2CL, group2),
  3694. I(DstAcc | SrcImmUByte | No64, em_aam),
  3695. I(DstAcc | SrcImmUByte | No64, em_aad),
  3696. F(DstAcc | ByteOp | No64, em_salc),
  3697. I(DstAcc | SrcXLat | ByteOp, em_mov),
  3698. /* 0xD8 - 0xDF */
  3699. N, E(0, &escape_d9), N, E(0, &escape_db), N, E(0, &escape_dd), N, N,
  3700. /* 0xE0 - 0xE7 */
  3701. X3(I(SrcImmByte | NearBranch | IsBranch, em_loop)),
  3702. I(SrcImmByte | NearBranch | IsBranch, em_jcxz),
  3703. I2bvIP(SrcImmUByte | DstAcc, em_in, in, check_perm_in),
  3704. I2bvIP(SrcAcc | DstImmUByte, em_out, out, check_perm_out),
  3705. /* 0xE8 - 0xEF */
  3706. I(SrcImm | NearBranch | IsBranch, em_call),
  3707. D(SrcImm | ImplicitOps | NearBranch | IsBranch),
  3708. I(SrcImmFAddr | No64 | IsBranch, em_jmp_far),
  3709. D(SrcImmByte | ImplicitOps | NearBranch | IsBranch),
  3710. I2bvIP(SrcDX | DstAcc, em_in, in, check_perm_in),
  3711. I2bvIP(SrcAcc | DstDX, em_out, out, check_perm_out),
  3712. /* 0xF0 - 0xF7 */
  3713. N, DI(ImplicitOps, icebp), N, N,
  3714. DI(ImplicitOps | Priv, hlt), D(ImplicitOps),
  3715. G(ByteOp, group3), G(0, group3),
  3716. /* 0xF8 - 0xFF */
  3717. D(ImplicitOps), D(ImplicitOps),
  3718. I(ImplicitOps, em_cli), I(ImplicitOps, em_sti),
  3719. D(ImplicitOps), D(ImplicitOps), G(0, group4), G(0, group5),
  3720. };
  3721. static const struct opcode twobyte_table[256] = {
  3722. /* 0x00 - 0x0F */
  3723. G(0, group6), GD(0, &group7), N, N,
  3724. N, I(ImplicitOps | EmulateOnUD | IsBranch, em_syscall),
  3725. II(ImplicitOps | Priv, em_clts, clts), N,
  3726. DI(ImplicitOps | Priv, invd), DI(ImplicitOps | Priv, wbinvd), N, N,
  3727. N, D(ImplicitOps | ModRM | SrcMem | NoAccess), N, N,
  3728. /* 0x10 - 0x1F */
  3729. GP(ModRM | DstReg | SrcMem | Mov | Sse, &pfx_0f_10_0f_11),
  3730. GP(ModRM | DstMem | SrcReg | Mov | Sse, &pfx_0f_10_0f_11),
  3731. N, N, N, N, N, N,
  3732. D(ImplicitOps | ModRM | SrcMem | NoAccess), /* 4 * prefetch + 4 * reserved NOP */
  3733. D(ImplicitOps | ModRM | SrcMem | NoAccess), N, N,
  3734. D(ImplicitOps | ModRM | SrcMem | NoAccess), /* 8 * reserved NOP */
  3735. D(ImplicitOps | ModRM | SrcMem | NoAccess), /* 8 * reserved NOP */
  3736. D(ImplicitOps | ModRM | SrcMem | NoAccess), /* 8 * reserved NOP */
  3737. D(ImplicitOps | ModRM | SrcMem | NoAccess), /* NOP + 7 * reserved NOP */
  3738. /* 0x20 - 0x2F */
  3739. DIP(ModRM | DstMem | Priv | Op3264 | NoMod, cr_read, check_cr_access),
  3740. DIP(ModRM | DstMem | Priv | Op3264 | NoMod, dr_read, check_dr_read),
  3741. IIP(ModRM | SrcMem | Priv | Op3264 | NoMod, em_cr_write, cr_write,
  3742. check_cr_access),
  3743. IIP(ModRM | SrcMem | Priv | Op3264 | NoMod, em_dr_write, dr_write,
  3744. check_dr_write),
  3745. N, N, N, N,
  3746. GP(ModRM | DstReg | SrcMem | Mov | Sse, &pfx_0f_28_0f_29),
  3747. GP(ModRM | DstMem | SrcReg | Mov | Sse, &pfx_0f_28_0f_29),
  3748. N, GP(ModRM | DstMem | SrcReg | Mov | Sse, &pfx_0f_2b),
  3749. N, N, N, N,
  3750. /* 0x30 - 0x3F */
  3751. II(ImplicitOps | Priv, em_wrmsr, wrmsr),
  3752. IIP(ImplicitOps, em_rdtsc, rdtsc, check_rdtsc),
  3753. II(ImplicitOps | Priv, em_rdmsr, rdmsr),
  3754. IIP(ImplicitOps, em_rdpmc, rdpmc, check_rdpmc),
  3755. I(ImplicitOps | EmulateOnUD | IsBranch, em_sysenter),
  3756. I(ImplicitOps | Priv | EmulateOnUD | IsBranch, em_sysexit),
  3757. N, N,
  3758. N, N, N, N, N, N, N, N,
  3759. /* 0x40 - 0x4F */
  3760. X16(D(DstReg | SrcMem | ModRM)),
  3761. /* 0x50 - 0x5F */
  3762. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  3763. /* 0x60 - 0x6F */
  3764. N, N, N, N,
  3765. N, N, N, N,
  3766. N, N, N, N,
  3767. N, N, N, GP(SrcMem | DstReg | ModRM | Mov, &pfx_0f_6f_0f_7f),
  3768. /* 0x70 - 0x7F */
  3769. N, N, N, N,
  3770. N, N, N, N,
  3771. N, N, N, N,
  3772. N, N, N, GP(SrcReg | DstMem | ModRM | Mov, &pfx_0f_6f_0f_7f),
  3773. /* 0x80 - 0x8F */
  3774. X16(D(SrcImm | NearBranch | IsBranch)),
  3775. /* 0x90 - 0x9F */
  3776. X16(D(ByteOp | DstMem | SrcNone | ModRM| Mov)),
  3777. /* 0xA0 - 0xA7 */
  3778. I(Stack | Src2FS, em_push_sreg), I(Stack | Src2FS, em_pop_sreg),
  3779. II(ImplicitOps, em_cpuid, cpuid),
  3780. F(DstMem | SrcReg | ModRM | BitOp | NoWrite, em_bt),
  3781. F(DstMem | SrcReg | Src2ImmByte | ModRM, em_shld),
  3782. F(DstMem | SrcReg | Src2CL | ModRM, em_shld), N, N,
  3783. /* 0xA8 - 0xAF */
  3784. I(Stack | Src2GS, em_push_sreg), I(Stack | Src2GS, em_pop_sreg),
  3785. II(EmulateOnUD | ImplicitOps, em_rsm, rsm),
  3786. F(DstMem | SrcReg | ModRM | BitOp | Lock | PageTable, em_bts),
  3787. F(DstMem | SrcReg | Src2ImmByte | ModRM, em_shrd),
  3788. F(DstMem | SrcReg | Src2CL | ModRM, em_shrd),
  3789. GD(0, &group15), F(DstReg | SrcMem | ModRM, em_imul),
  3790. /* 0xB0 - 0xB7 */
  3791. I2bv(DstMem | SrcReg | ModRM | Lock | PageTable | SrcWrite, em_cmpxchg),
  3792. I(DstReg | SrcMemFAddr | ModRM | Src2SS, em_lseg),
  3793. F(DstMem | SrcReg | ModRM | BitOp | Lock, em_btr),
  3794. I(DstReg | SrcMemFAddr | ModRM | Src2FS, em_lseg),
  3795. I(DstReg | SrcMemFAddr | ModRM | Src2GS, em_lseg),
  3796. D(DstReg | SrcMem8 | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
  3797. /* 0xB8 - 0xBF */
  3798. N, N,
  3799. G(BitOp, group8),
  3800. F(DstMem | SrcReg | ModRM | BitOp | Lock | PageTable, em_btc),
  3801. I(DstReg | SrcMem | ModRM, em_bsf_c),
  3802. I(DstReg | SrcMem | ModRM, em_bsr_c),
  3803. D(DstReg | SrcMem8 | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
  3804. /* 0xC0 - 0xC7 */
  3805. F2bv(DstMem | SrcReg | ModRM | SrcWrite | Lock, em_xadd),
  3806. N, ID(0, &instr_dual_0f_c3),
  3807. N, N, N, GD(0, &group9),
  3808. /* 0xC8 - 0xCF */
  3809. X8(I(DstReg, em_bswap)),
  3810. /* 0xD0 - 0xDF */
  3811. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  3812. /* 0xE0 - 0xEF */
  3813. N, N, N, N, N, N, N, GP(SrcReg | DstMem | ModRM | Mov, &pfx_0f_e7),
  3814. N, N, N, N, N, N, N, N,
  3815. /* 0xF0 - 0xFF */
  3816. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N
  3817. };
  3818. static const struct instr_dual instr_dual_0f_38_f0 = {
  3819. I(DstReg | SrcMem | Mov, em_movbe), N
  3820. };
  3821. static const struct instr_dual instr_dual_0f_38_f1 = {
  3822. I(DstMem | SrcReg | Mov, em_movbe), N
  3823. };
  3824. static const struct gprefix three_byte_0f_38_f0 = {
  3825. ID(0, &instr_dual_0f_38_f0), ID(0, &instr_dual_0f_38_f0), N, N
  3826. };
  3827. static const struct gprefix three_byte_0f_38_f1 = {
  3828. ID(0, &instr_dual_0f_38_f1), ID(0, &instr_dual_0f_38_f1), N, N
  3829. };
  3830. /*
  3831. * Insns below are selected by the prefix which indexed by the third opcode
  3832. * byte.
  3833. */
  3834. static const struct opcode opcode_map_0f_38[256] = {
  3835. /* 0x00 - 0x7f */
  3836. X16(N), X16(N), X16(N), X16(N), X16(N), X16(N), X16(N), X16(N),
  3837. /* 0x80 - 0xef */
  3838. X16(N), X16(N), X16(N), X16(N), X16(N), X16(N), X16(N),
  3839. /* 0xf0 - 0xf1 */
  3840. GP(EmulateOnUD | ModRM, &three_byte_0f_38_f0),
  3841. GP(EmulateOnUD | ModRM, &three_byte_0f_38_f1),
  3842. /* 0xf2 - 0xff */
  3843. N, N, X4(N), X8(N)
  3844. };
  3845. #undef D
  3846. #undef N
  3847. #undef G
  3848. #undef GD
  3849. #undef I
  3850. #undef GP
  3851. #undef EXT
  3852. #undef MD
  3853. #undef ID
  3854. #undef D2bv
  3855. #undef D2bvIP
  3856. #undef I2bv
  3857. #undef I2bvIP
  3858. #undef I6ALU
  3859. static unsigned imm_size(struct x86_emulate_ctxt *ctxt)
  3860. {
  3861. unsigned size;
  3862. size = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3863. if (size == 8)
  3864. size = 4;
  3865. return size;
  3866. }
  3867. static int decode_imm(struct x86_emulate_ctxt *ctxt, struct operand *op,
  3868. unsigned size, bool sign_extension)
  3869. {
  3870. int rc = X86EMUL_CONTINUE;
  3871. op->type = OP_IMM;
  3872. op->bytes = size;
  3873. op->addr.mem.ea = ctxt->_eip;
  3874. /* NB. Immediates are sign-extended as necessary. */
  3875. switch (op->bytes) {
  3876. case 1:
  3877. op->val = insn_fetch(s8, ctxt);
  3878. break;
  3879. case 2:
  3880. op->val = insn_fetch(s16, ctxt);
  3881. break;
  3882. case 4:
  3883. op->val = insn_fetch(s32, ctxt);
  3884. break;
  3885. case 8:
  3886. op->val = insn_fetch(s64, ctxt);
  3887. break;
  3888. }
  3889. if (!sign_extension) {
  3890. switch (op->bytes) {
  3891. case 1:
  3892. op->val &= 0xff;
  3893. break;
  3894. case 2:
  3895. op->val &= 0xffff;
  3896. break;
  3897. case 4:
  3898. op->val &= 0xffffffff;
  3899. break;
  3900. }
  3901. }
  3902. done:
  3903. return rc;
  3904. }
  3905. static int decode_operand(struct x86_emulate_ctxt *ctxt, struct operand *op,
  3906. unsigned d)
  3907. {
  3908. int rc = X86EMUL_CONTINUE;
  3909. switch (d) {
  3910. case OpReg:
  3911. decode_register_operand(ctxt, op);
  3912. break;
  3913. case OpImmUByte:
  3914. rc = decode_imm(ctxt, op, 1, false);
  3915. break;
  3916. case OpMem:
  3917. ctxt->memop.bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3918. mem_common:
  3919. *op = ctxt->memop;
  3920. ctxt->memopp = op;
  3921. if (ctxt->d & BitOp)
  3922. fetch_bit_operand(ctxt);
  3923. op->orig_val = op->val;
  3924. break;
  3925. case OpMem64:
  3926. ctxt->memop.bytes = (ctxt->op_bytes == 8) ? 16 : 8;
  3927. goto mem_common;
  3928. case OpAcc:
  3929. op->type = OP_REG;
  3930. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3931. op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
  3932. fetch_register_operand(op);
  3933. op->orig_val = op->val;
  3934. break;
  3935. case OpAccLo:
  3936. op->type = OP_REG;
  3937. op->bytes = (ctxt->d & ByteOp) ? 2 : ctxt->op_bytes;
  3938. op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
  3939. fetch_register_operand(op);
  3940. op->orig_val = op->val;
  3941. break;
  3942. case OpAccHi:
  3943. if (ctxt->d & ByteOp) {
  3944. op->type = OP_NONE;
  3945. break;
  3946. }
  3947. op->type = OP_REG;
  3948. op->bytes = ctxt->op_bytes;
  3949. op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
  3950. fetch_register_operand(op);
  3951. op->orig_val = op->val;
  3952. break;
  3953. case OpDI:
  3954. op->type = OP_MEM;
  3955. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3956. op->addr.mem.ea =
  3957. register_address(ctxt, VCPU_REGS_RDI);
  3958. op->addr.mem.seg = VCPU_SREG_ES;
  3959. op->val = 0;
  3960. op->count = 1;
  3961. break;
  3962. case OpDX:
  3963. op->type = OP_REG;
  3964. op->bytes = 2;
  3965. op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
  3966. fetch_register_operand(op);
  3967. break;
  3968. case OpCL:
  3969. op->type = OP_IMM;
  3970. op->bytes = 1;
  3971. op->val = reg_read(ctxt, VCPU_REGS_RCX) & 0xff;
  3972. break;
  3973. case OpImmByte:
  3974. rc = decode_imm(ctxt, op, 1, true);
  3975. break;
  3976. case OpOne:
  3977. op->type = OP_IMM;
  3978. op->bytes = 1;
  3979. op->val = 1;
  3980. break;
  3981. case OpImm:
  3982. rc = decode_imm(ctxt, op, imm_size(ctxt), true);
  3983. break;
  3984. case OpImm64:
  3985. rc = decode_imm(ctxt, op, ctxt->op_bytes, true);
  3986. break;
  3987. case OpMem8:
  3988. ctxt->memop.bytes = 1;
  3989. if (ctxt->memop.type == OP_REG) {
  3990. ctxt->memop.addr.reg = decode_register(ctxt,
  3991. ctxt->modrm_rm, true);
  3992. fetch_register_operand(&ctxt->memop);
  3993. }
  3994. goto mem_common;
  3995. case OpMem16:
  3996. ctxt->memop.bytes = 2;
  3997. goto mem_common;
  3998. case OpMem32:
  3999. ctxt->memop.bytes = 4;
  4000. goto mem_common;
  4001. case OpImmU16:
  4002. rc = decode_imm(ctxt, op, 2, false);
  4003. break;
  4004. case OpImmU:
  4005. rc = decode_imm(ctxt, op, imm_size(ctxt), false);
  4006. break;
  4007. case OpSI:
  4008. op->type = OP_MEM;
  4009. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  4010. op->addr.mem.ea =
  4011. register_address(ctxt, VCPU_REGS_RSI);
  4012. op->addr.mem.seg = ctxt->seg_override;
  4013. op->val = 0;
  4014. op->count = 1;
  4015. break;
  4016. case OpXLat:
  4017. op->type = OP_MEM;
  4018. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  4019. op->addr.mem.ea =
  4020. address_mask(ctxt,
  4021. reg_read(ctxt, VCPU_REGS_RBX) +
  4022. (reg_read(ctxt, VCPU_REGS_RAX) & 0xff));
  4023. op->addr.mem.seg = ctxt->seg_override;
  4024. op->val = 0;
  4025. break;
  4026. case OpImmFAddr:
  4027. op->type = OP_IMM;
  4028. op->addr.mem.ea = ctxt->_eip;
  4029. op->bytes = ctxt->op_bytes + 2;
  4030. insn_fetch_arr(op->valptr, op->bytes, ctxt);
  4031. break;
  4032. case OpMemFAddr:
  4033. ctxt->memop.bytes = ctxt->op_bytes + 2;
  4034. goto mem_common;
  4035. case OpES:
  4036. op->type = OP_IMM;
  4037. op->val = VCPU_SREG_ES;
  4038. break;
  4039. case OpCS:
  4040. op->type = OP_IMM;
  4041. op->val = VCPU_SREG_CS;
  4042. break;
  4043. case OpSS:
  4044. op->type = OP_IMM;
  4045. op->val = VCPU_SREG_SS;
  4046. break;
  4047. case OpDS:
  4048. op->type = OP_IMM;
  4049. op->val = VCPU_SREG_DS;
  4050. break;
  4051. case OpFS:
  4052. op->type = OP_IMM;
  4053. op->val = VCPU_SREG_FS;
  4054. break;
  4055. case OpGS:
  4056. op->type = OP_IMM;
  4057. op->val = VCPU_SREG_GS;
  4058. break;
  4059. case OpImplicit:
  4060. /* Special instructions do their own operand decoding. */
  4061. default:
  4062. op->type = OP_NONE; /* Disable writeback. */
  4063. break;
  4064. }
  4065. done:
  4066. return rc;
  4067. }
  4068. int x86_decode_insn(struct x86_emulate_ctxt *ctxt, void *insn, int insn_len, int emulation_type)
  4069. {
  4070. int rc = X86EMUL_CONTINUE;
  4071. int mode = ctxt->mode;
  4072. int def_op_bytes, def_ad_bytes, goffset, simd_prefix;
  4073. bool op_prefix = false;
  4074. bool has_seg_override = false;
  4075. struct opcode opcode;
  4076. u16 dummy;
  4077. struct desc_struct desc;
  4078. ctxt->memop.type = OP_NONE;
  4079. ctxt->memopp = NULL;
  4080. ctxt->_eip = ctxt->eip;
  4081. ctxt->fetch.ptr = ctxt->fetch.data;
  4082. ctxt->fetch.end = ctxt->fetch.data + insn_len;
  4083. ctxt->opcode_len = 1;
  4084. ctxt->intercept = x86_intercept_none;
  4085. if (insn_len > 0)
  4086. memcpy(ctxt->fetch.data, insn, insn_len);
  4087. else {
  4088. rc = __do_insn_fetch_bytes(ctxt, 1);
  4089. if (rc != X86EMUL_CONTINUE)
  4090. goto done;
  4091. }
  4092. switch (mode) {
  4093. case X86EMUL_MODE_REAL:
  4094. case X86EMUL_MODE_VM86:
  4095. def_op_bytes = def_ad_bytes = 2;
  4096. ctxt->ops->get_segment(ctxt, &dummy, &desc, NULL, VCPU_SREG_CS);
  4097. if (desc.d)
  4098. def_op_bytes = def_ad_bytes = 4;
  4099. break;
  4100. case X86EMUL_MODE_PROT16:
  4101. def_op_bytes = def_ad_bytes = 2;
  4102. break;
  4103. case X86EMUL_MODE_PROT32:
  4104. def_op_bytes = def_ad_bytes = 4;
  4105. break;
  4106. #ifdef CONFIG_X86_64
  4107. case X86EMUL_MODE_PROT64:
  4108. def_op_bytes = 4;
  4109. def_ad_bytes = 8;
  4110. break;
  4111. #endif
  4112. default:
  4113. return EMULATION_FAILED;
  4114. }
  4115. ctxt->op_bytes = def_op_bytes;
  4116. ctxt->ad_bytes = def_ad_bytes;
  4117. /* Legacy prefixes. */
  4118. for (;;) {
  4119. switch (ctxt->b = insn_fetch(u8, ctxt)) {
  4120. case 0x66: /* operand-size override */
  4121. op_prefix = true;
  4122. /* switch between 2/4 bytes */
  4123. ctxt->op_bytes = def_op_bytes ^ 6;
  4124. break;
  4125. case 0x67: /* address-size override */
  4126. if (mode == X86EMUL_MODE_PROT64)
  4127. /* switch between 4/8 bytes */
  4128. ctxt->ad_bytes = def_ad_bytes ^ 12;
  4129. else
  4130. /* switch between 2/4 bytes */
  4131. ctxt->ad_bytes = def_ad_bytes ^ 6;
  4132. break;
  4133. case 0x26: /* ES override */
  4134. has_seg_override = true;
  4135. ctxt->seg_override = VCPU_SREG_ES;
  4136. break;
  4137. case 0x2e: /* CS override */
  4138. has_seg_override = true;
  4139. ctxt->seg_override = VCPU_SREG_CS;
  4140. break;
  4141. case 0x36: /* SS override */
  4142. has_seg_override = true;
  4143. ctxt->seg_override = VCPU_SREG_SS;
  4144. break;
  4145. case 0x3e: /* DS override */
  4146. has_seg_override = true;
  4147. ctxt->seg_override = VCPU_SREG_DS;
  4148. break;
  4149. case 0x64: /* FS override */
  4150. has_seg_override = true;
  4151. ctxt->seg_override = VCPU_SREG_FS;
  4152. break;
  4153. case 0x65: /* GS override */
  4154. has_seg_override = true;
  4155. ctxt->seg_override = VCPU_SREG_GS;
  4156. break;
  4157. case 0x40 ... 0x4f: /* REX */
  4158. if (mode != X86EMUL_MODE_PROT64)
  4159. goto done_prefixes;
  4160. ctxt->rex_prefix = ctxt->b;
  4161. continue;
  4162. case 0xf0: /* LOCK */
  4163. ctxt->lock_prefix = 1;
  4164. break;
  4165. case 0xf2: /* REPNE/REPNZ */
  4166. case 0xf3: /* REP/REPE/REPZ */
  4167. ctxt->rep_prefix = ctxt->b;
  4168. break;
  4169. default:
  4170. goto done_prefixes;
  4171. }
  4172. /* Any legacy prefix after a REX prefix nullifies its effect. */
  4173. ctxt->rex_prefix = 0;
  4174. }
  4175. done_prefixes:
  4176. /* REX prefix. */
  4177. if (ctxt->rex_prefix & 8)
  4178. ctxt->op_bytes = 8; /* REX.W */
  4179. /* Opcode byte(s). */
  4180. opcode = opcode_table[ctxt->b];
  4181. /* Two-byte opcode? */
  4182. if (ctxt->b == 0x0f) {
  4183. ctxt->opcode_len = 2;
  4184. ctxt->b = insn_fetch(u8, ctxt);
  4185. opcode = twobyte_table[ctxt->b];
  4186. /* 0F_38 opcode map */
  4187. if (ctxt->b == 0x38) {
  4188. ctxt->opcode_len = 3;
  4189. ctxt->b = insn_fetch(u8, ctxt);
  4190. opcode = opcode_map_0f_38[ctxt->b];
  4191. }
  4192. }
  4193. ctxt->d = opcode.flags;
  4194. if (ctxt->d & ModRM)
  4195. ctxt->modrm = insn_fetch(u8, ctxt);
  4196. /* vex-prefix instructions are not implemented */
  4197. if (ctxt->opcode_len == 1 && (ctxt->b == 0xc5 || ctxt->b == 0xc4) &&
  4198. (mode == X86EMUL_MODE_PROT64 || (ctxt->modrm & 0xc0) == 0xc0)) {
  4199. ctxt->d = NotImpl;
  4200. }
  4201. while (ctxt->d & GroupMask) {
  4202. switch (ctxt->d & GroupMask) {
  4203. case Group:
  4204. goffset = (ctxt->modrm >> 3) & 7;
  4205. opcode = opcode.u.group[goffset];
  4206. break;
  4207. case GroupDual:
  4208. goffset = (ctxt->modrm >> 3) & 7;
  4209. if ((ctxt->modrm >> 6) == 3)
  4210. opcode = opcode.u.gdual->mod3[goffset];
  4211. else
  4212. opcode = opcode.u.gdual->mod012[goffset];
  4213. break;
  4214. case RMExt:
  4215. goffset = ctxt->modrm & 7;
  4216. opcode = opcode.u.group[goffset];
  4217. break;
  4218. case Prefix:
  4219. if (ctxt->rep_prefix && op_prefix)
  4220. return EMULATION_FAILED;
  4221. simd_prefix = op_prefix ? 0x66 : ctxt->rep_prefix;
  4222. switch (simd_prefix) {
  4223. case 0x00: opcode = opcode.u.gprefix->pfx_no; break;
  4224. case 0x66: opcode = opcode.u.gprefix->pfx_66; break;
  4225. case 0xf2: opcode = opcode.u.gprefix->pfx_f2; break;
  4226. case 0xf3: opcode = opcode.u.gprefix->pfx_f3; break;
  4227. }
  4228. break;
  4229. case Escape:
  4230. if (ctxt->modrm > 0xbf) {
  4231. size_t size = ARRAY_SIZE(opcode.u.esc->high);
  4232. u32 index = array_index_nospec(
  4233. ctxt->modrm - 0xc0, size);
  4234. opcode = opcode.u.esc->high[index];
  4235. } else {
  4236. opcode = opcode.u.esc->op[(ctxt->modrm >> 3) & 7];
  4237. }
  4238. break;
  4239. case InstrDual:
  4240. if ((ctxt->modrm >> 6) == 3)
  4241. opcode = opcode.u.idual->mod3;
  4242. else
  4243. opcode = opcode.u.idual->mod012;
  4244. break;
  4245. case ModeDual:
  4246. if (ctxt->mode == X86EMUL_MODE_PROT64)
  4247. opcode = opcode.u.mdual->mode64;
  4248. else
  4249. opcode = opcode.u.mdual->mode32;
  4250. break;
  4251. default:
  4252. return EMULATION_FAILED;
  4253. }
  4254. ctxt->d &= ~(u64)GroupMask;
  4255. ctxt->d |= opcode.flags;
  4256. }
  4257. ctxt->is_branch = opcode.flags & IsBranch;
  4258. /* Unrecognised? */
  4259. if (ctxt->d == 0)
  4260. return EMULATION_FAILED;
  4261. ctxt->execute = opcode.u.execute;
  4262. if (unlikely(emulation_type & EMULTYPE_TRAP_UD) &&
  4263. likely(!(ctxt->d & EmulateOnUD)))
  4264. return EMULATION_FAILED;
  4265. if (unlikely(ctxt->d &
  4266. (NotImpl|Stack|Op3264|Sse|Mmx|Intercept|CheckPerm|NearBranch|
  4267. No16))) {
  4268. /*
  4269. * These are copied unconditionally here, and checked unconditionally
  4270. * in x86_emulate_insn.
  4271. */
  4272. ctxt->check_perm = opcode.check_perm;
  4273. ctxt->intercept = opcode.intercept;
  4274. if (ctxt->d & NotImpl)
  4275. return EMULATION_FAILED;
  4276. if (mode == X86EMUL_MODE_PROT64) {
  4277. if (ctxt->op_bytes == 4 && (ctxt->d & Stack))
  4278. ctxt->op_bytes = 8;
  4279. else if (ctxt->d & NearBranch)
  4280. ctxt->op_bytes = 8;
  4281. }
  4282. if (ctxt->d & Op3264) {
  4283. if (mode == X86EMUL_MODE_PROT64)
  4284. ctxt->op_bytes = 8;
  4285. else
  4286. ctxt->op_bytes = 4;
  4287. }
  4288. if ((ctxt->d & No16) && ctxt->op_bytes == 2)
  4289. ctxt->op_bytes = 4;
  4290. if (ctxt->d & Sse)
  4291. ctxt->op_bytes = 16;
  4292. else if (ctxt->d & Mmx)
  4293. ctxt->op_bytes = 8;
  4294. }
  4295. /* ModRM and SIB bytes. */
  4296. if (ctxt->d & ModRM) {
  4297. rc = decode_modrm(ctxt, &ctxt->memop);
  4298. if (!has_seg_override) {
  4299. has_seg_override = true;
  4300. ctxt->seg_override = ctxt->modrm_seg;
  4301. }
  4302. } else if (ctxt->d & MemAbs)
  4303. rc = decode_abs(ctxt, &ctxt->memop);
  4304. if (rc != X86EMUL_CONTINUE)
  4305. goto done;
  4306. if (!has_seg_override)
  4307. ctxt->seg_override = VCPU_SREG_DS;
  4308. ctxt->memop.addr.mem.seg = ctxt->seg_override;
  4309. /*
  4310. * Decode and fetch the source operand: register, memory
  4311. * or immediate.
  4312. */
  4313. rc = decode_operand(ctxt, &ctxt->src, (ctxt->d >> SrcShift) & OpMask);
  4314. if (rc != X86EMUL_CONTINUE)
  4315. goto done;
  4316. /*
  4317. * Decode and fetch the second source operand: register, memory
  4318. * or immediate.
  4319. */
  4320. rc = decode_operand(ctxt, &ctxt->src2, (ctxt->d >> Src2Shift) & OpMask);
  4321. if (rc != X86EMUL_CONTINUE)
  4322. goto done;
  4323. /* Decode and fetch the destination operand: register or memory. */
  4324. rc = decode_operand(ctxt, &ctxt->dst, (ctxt->d >> DstShift) & OpMask);
  4325. if (ctxt->rip_relative && likely(ctxt->memopp))
  4326. ctxt->memopp->addr.mem.ea = address_mask(ctxt,
  4327. ctxt->memopp->addr.mem.ea + ctxt->_eip);
  4328. done:
  4329. if (rc == X86EMUL_PROPAGATE_FAULT)
  4330. ctxt->have_exception = true;
  4331. return (rc != X86EMUL_CONTINUE) ? EMULATION_FAILED : EMULATION_OK;
  4332. }
  4333. bool x86_page_table_writing_insn(struct x86_emulate_ctxt *ctxt)
  4334. {
  4335. return ctxt->d & PageTable;
  4336. }
  4337. static bool string_insn_completed(struct x86_emulate_ctxt *ctxt)
  4338. {
  4339. /* The second termination condition only applies for REPE
  4340. * and REPNE. Test if the repeat string operation prefix is
  4341. * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
  4342. * corresponding termination condition according to:
  4343. * - if REPE/REPZ and ZF = 0 then done
  4344. * - if REPNE/REPNZ and ZF = 1 then done
  4345. */
  4346. if (((ctxt->b == 0xa6) || (ctxt->b == 0xa7) ||
  4347. (ctxt->b == 0xae) || (ctxt->b == 0xaf))
  4348. && (((ctxt->rep_prefix == REPE_PREFIX) &&
  4349. ((ctxt->eflags & X86_EFLAGS_ZF) == 0))
  4350. || ((ctxt->rep_prefix == REPNE_PREFIX) &&
  4351. ((ctxt->eflags & X86_EFLAGS_ZF) == X86_EFLAGS_ZF))))
  4352. return true;
  4353. return false;
  4354. }
  4355. static int flush_pending_x87_faults(struct x86_emulate_ctxt *ctxt)
  4356. {
  4357. int rc;
  4358. kvm_fpu_get();
  4359. rc = asm_safe("fwait");
  4360. kvm_fpu_put();
  4361. if (unlikely(rc != X86EMUL_CONTINUE))
  4362. return emulate_exception(ctxt, MF_VECTOR, 0, false);
  4363. return X86EMUL_CONTINUE;
  4364. }
  4365. static void fetch_possible_mmx_operand(struct operand *op)
  4366. {
  4367. if (op->type == OP_MM)
  4368. kvm_read_mmx_reg(op->addr.mm, &op->mm_val);
  4369. }
  4370. static int fastop(struct x86_emulate_ctxt *ctxt, fastop_t fop)
  4371. {
  4372. ulong flags = (ctxt->eflags & EFLAGS_MASK) | X86_EFLAGS_IF;
  4373. if (!(ctxt->d & ByteOp))
  4374. fop += __ffs(ctxt->dst.bytes) * FASTOP_SIZE;
  4375. asm("push %[flags]; popf; " CALL_NOSPEC " ; pushf; pop %[flags]\n"
  4376. : "+a"(ctxt->dst.val), "+d"(ctxt->src.val), [flags]"+D"(flags),
  4377. [thunk_target]"+S"(fop), ASM_CALL_CONSTRAINT
  4378. : "c"(ctxt->src2.val));
  4379. ctxt->eflags = (ctxt->eflags & ~EFLAGS_MASK) | (flags & EFLAGS_MASK);
  4380. if (!fop) /* exception is returned in fop variable */
  4381. return emulate_de(ctxt);
  4382. return X86EMUL_CONTINUE;
  4383. }
  4384. void init_decode_cache(struct x86_emulate_ctxt *ctxt)
  4385. {
  4386. /* Clear fields that are set conditionally but read without a guard. */
  4387. ctxt->rip_relative = false;
  4388. ctxt->rex_prefix = 0;
  4389. ctxt->lock_prefix = 0;
  4390. ctxt->rep_prefix = 0;
  4391. ctxt->regs_valid = 0;
  4392. ctxt->regs_dirty = 0;
  4393. ctxt->io_read.pos = 0;
  4394. ctxt->io_read.end = 0;
  4395. ctxt->mem_read.end = 0;
  4396. }
  4397. int x86_emulate_insn(struct x86_emulate_ctxt *ctxt)
  4398. {
  4399. const struct x86_emulate_ops *ops = ctxt->ops;
  4400. int rc = X86EMUL_CONTINUE;
  4401. int saved_dst_type = ctxt->dst.type;
  4402. bool is_guest_mode = ctxt->ops->is_guest_mode(ctxt);
  4403. ctxt->mem_read.pos = 0;
  4404. /* LOCK prefix is allowed only with some instructions */
  4405. if (ctxt->lock_prefix && (!(ctxt->d & Lock) || ctxt->dst.type != OP_MEM)) {
  4406. rc = emulate_ud(ctxt);
  4407. goto done;
  4408. }
  4409. if ((ctxt->d & SrcMask) == SrcMemFAddr && ctxt->src.type != OP_MEM) {
  4410. rc = emulate_ud(ctxt);
  4411. goto done;
  4412. }
  4413. if (unlikely(ctxt->d &
  4414. (No64|Undefined|Sse|Mmx|Intercept|CheckPerm|Priv|Prot|String))) {
  4415. if ((ctxt->mode == X86EMUL_MODE_PROT64 && (ctxt->d & No64)) ||
  4416. (ctxt->d & Undefined)) {
  4417. rc = emulate_ud(ctxt);
  4418. goto done;
  4419. }
  4420. if (((ctxt->d & (Sse|Mmx)) && ((ops->get_cr(ctxt, 0) & X86_CR0_EM)))
  4421. || ((ctxt->d & Sse) && !(ops->get_cr(ctxt, 4) & X86_CR4_OSFXSR))) {
  4422. rc = emulate_ud(ctxt);
  4423. goto done;
  4424. }
  4425. if ((ctxt->d & (Sse|Mmx)) && (ops->get_cr(ctxt, 0) & X86_CR0_TS)) {
  4426. rc = emulate_nm(ctxt);
  4427. goto done;
  4428. }
  4429. if (ctxt->d & Mmx) {
  4430. rc = flush_pending_x87_faults(ctxt);
  4431. if (rc != X86EMUL_CONTINUE)
  4432. goto done;
  4433. /*
  4434. * Now that we know the fpu is exception safe, we can fetch
  4435. * operands from it.
  4436. */
  4437. fetch_possible_mmx_operand(&ctxt->src);
  4438. fetch_possible_mmx_operand(&ctxt->src2);
  4439. if (!(ctxt->d & Mov))
  4440. fetch_possible_mmx_operand(&ctxt->dst);
  4441. }
  4442. if (unlikely(is_guest_mode) && ctxt->intercept) {
  4443. rc = emulator_check_intercept(ctxt, ctxt->intercept,
  4444. X86_ICPT_PRE_EXCEPT);
  4445. if (rc != X86EMUL_CONTINUE)
  4446. goto done;
  4447. }
  4448. /* Instruction can only be executed in protected mode */
  4449. if ((ctxt->d & Prot) && ctxt->mode < X86EMUL_MODE_PROT16) {
  4450. rc = emulate_ud(ctxt);
  4451. goto done;
  4452. }
  4453. /* Privileged instruction can be executed only in CPL=0 */
  4454. if ((ctxt->d & Priv) && ops->cpl(ctxt)) {
  4455. if (ctxt->d & PrivUD)
  4456. rc = emulate_ud(ctxt);
  4457. else
  4458. rc = emulate_gp(ctxt, 0);
  4459. goto done;
  4460. }
  4461. /* Do instruction specific permission checks */
  4462. if (ctxt->d & CheckPerm) {
  4463. rc = ctxt->check_perm(ctxt);
  4464. if (rc != X86EMUL_CONTINUE)
  4465. goto done;
  4466. }
  4467. if (unlikely(is_guest_mode) && (ctxt->d & Intercept)) {
  4468. rc = emulator_check_intercept(ctxt, ctxt->intercept,
  4469. X86_ICPT_POST_EXCEPT);
  4470. if (rc != X86EMUL_CONTINUE)
  4471. goto done;
  4472. }
  4473. if (ctxt->rep_prefix && (ctxt->d & String)) {
  4474. /* All REP prefixes have the same first termination condition */
  4475. if (address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) == 0) {
  4476. string_registers_quirk(ctxt);
  4477. ctxt->eip = ctxt->_eip;
  4478. ctxt->eflags &= ~X86_EFLAGS_RF;
  4479. goto done;
  4480. }
  4481. }
  4482. }
  4483. if ((ctxt->src.type == OP_MEM) && !(ctxt->d & NoAccess)) {
  4484. rc = segmented_read(ctxt, ctxt->src.addr.mem,
  4485. ctxt->src.valptr, ctxt->src.bytes);
  4486. if (rc != X86EMUL_CONTINUE)
  4487. goto done;
  4488. ctxt->src.orig_val64 = ctxt->src.val64;
  4489. }
  4490. if (ctxt->src2.type == OP_MEM) {
  4491. rc = segmented_read(ctxt, ctxt->src2.addr.mem,
  4492. &ctxt->src2.val, ctxt->src2.bytes);
  4493. if (rc != X86EMUL_CONTINUE)
  4494. goto done;
  4495. }
  4496. if ((ctxt->d & DstMask) == ImplicitOps)
  4497. goto special_insn;
  4498. if ((ctxt->dst.type == OP_MEM) && !(ctxt->d & Mov)) {
  4499. /* optimisation - avoid slow emulated read if Mov */
  4500. rc = segmented_read(ctxt, ctxt->dst.addr.mem,
  4501. &ctxt->dst.val, ctxt->dst.bytes);
  4502. if (rc != X86EMUL_CONTINUE) {
  4503. if (!(ctxt->d & NoWrite) &&
  4504. rc == X86EMUL_PROPAGATE_FAULT &&
  4505. ctxt->exception.vector == PF_VECTOR)
  4506. ctxt->exception.error_code |= PFERR_WRITE_MASK;
  4507. goto done;
  4508. }
  4509. }
  4510. /* Copy full 64-bit value for CMPXCHG8B. */
  4511. ctxt->dst.orig_val64 = ctxt->dst.val64;
  4512. special_insn:
  4513. if (unlikely(is_guest_mode) && (ctxt->d & Intercept)) {
  4514. rc = emulator_check_intercept(ctxt, ctxt->intercept,
  4515. X86_ICPT_POST_MEMACCESS);
  4516. if (rc != X86EMUL_CONTINUE)
  4517. goto done;
  4518. }
  4519. if (ctxt->rep_prefix && (ctxt->d & String))
  4520. ctxt->eflags |= X86_EFLAGS_RF;
  4521. else
  4522. ctxt->eflags &= ~X86_EFLAGS_RF;
  4523. if (ctxt->execute) {
  4524. if (ctxt->d & Fastop)
  4525. rc = fastop(ctxt, ctxt->fop);
  4526. else
  4527. rc = ctxt->execute(ctxt);
  4528. if (rc != X86EMUL_CONTINUE)
  4529. goto done;
  4530. goto writeback;
  4531. }
  4532. if (ctxt->opcode_len == 2)
  4533. goto twobyte_insn;
  4534. else if (ctxt->opcode_len == 3)
  4535. goto threebyte_insn;
  4536. switch (ctxt->b) {
  4537. case 0x70 ... 0x7f: /* jcc (short) */
  4538. if (test_cc(ctxt->b, ctxt->eflags))
  4539. rc = jmp_rel(ctxt, ctxt->src.val);
  4540. break;
  4541. case 0x8d: /* lea r16/r32, m */
  4542. ctxt->dst.val = ctxt->src.addr.mem.ea;
  4543. break;
  4544. case 0x90 ... 0x97: /* nop / xchg reg, rax */
  4545. if (ctxt->dst.addr.reg == reg_rmw(ctxt, VCPU_REGS_RAX))
  4546. ctxt->dst.type = OP_NONE;
  4547. else
  4548. rc = em_xchg(ctxt);
  4549. break;
  4550. case 0x98: /* cbw/cwde/cdqe */
  4551. switch (ctxt->op_bytes) {
  4552. case 2: ctxt->dst.val = (s8)ctxt->dst.val; break;
  4553. case 4: ctxt->dst.val = (s16)ctxt->dst.val; break;
  4554. case 8: ctxt->dst.val = (s32)ctxt->dst.val; break;
  4555. }
  4556. break;
  4557. case 0xcc: /* int3 */
  4558. rc = emulate_int(ctxt, 3);
  4559. break;
  4560. case 0xcd: /* int n */
  4561. rc = emulate_int(ctxt, ctxt->src.val);
  4562. break;
  4563. case 0xce: /* into */
  4564. if (ctxt->eflags & X86_EFLAGS_OF)
  4565. rc = emulate_int(ctxt, 4);
  4566. break;
  4567. case 0xe9: /* jmp rel */
  4568. case 0xeb: /* jmp rel short */
  4569. rc = jmp_rel(ctxt, ctxt->src.val);
  4570. ctxt->dst.type = OP_NONE; /* Disable writeback. */
  4571. break;
  4572. case 0xf4: /* hlt */
  4573. ctxt->ops->halt(ctxt);
  4574. break;
  4575. case 0xf5: /* cmc */
  4576. /* complement carry flag from eflags reg */
  4577. ctxt->eflags ^= X86_EFLAGS_CF;
  4578. break;
  4579. case 0xf8: /* clc */
  4580. ctxt->eflags &= ~X86_EFLAGS_CF;
  4581. break;
  4582. case 0xf9: /* stc */
  4583. ctxt->eflags |= X86_EFLAGS_CF;
  4584. break;
  4585. case 0xfc: /* cld */
  4586. ctxt->eflags &= ~X86_EFLAGS_DF;
  4587. break;
  4588. case 0xfd: /* std */
  4589. ctxt->eflags |= X86_EFLAGS_DF;
  4590. break;
  4591. default:
  4592. goto cannot_emulate;
  4593. }
  4594. if (rc != X86EMUL_CONTINUE)
  4595. goto done;
  4596. writeback:
  4597. if (ctxt->d & SrcWrite) {
  4598. BUG_ON(ctxt->src.type == OP_MEM || ctxt->src.type == OP_MEM_STR);
  4599. rc = writeback(ctxt, &ctxt->src);
  4600. if (rc != X86EMUL_CONTINUE)
  4601. goto done;
  4602. }
  4603. if (!(ctxt->d & NoWrite)) {
  4604. rc = writeback(ctxt, &ctxt->dst);
  4605. if (rc != X86EMUL_CONTINUE)
  4606. goto done;
  4607. }
  4608. /*
  4609. * restore dst type in case the decoding will be reused
  4610. * (happens for string instruction )
  4611. */
  4612. ctxt->dst.type = saved_dst_type;
  4613. if ((ctxt->d & SrcMask) == SrcSI)
  4614. string_addr_inc(ctxt, VCPU_REGS_RSI, &ctxt->src);
  4615. if ((ctxt->d & DstMask) == DstDI)
  4616. string_addr_inc(ctxt, VCPU_REGS_RDI, &ctxt->dst);
  4617. if (ctxt->rep_prefix && (ctxt->d & String)) {
  4618. unsigned int count;
  4619. struct read_cache *r = &ctxt->io_read;
  4620. if ((ctxt->d & SrcMask) == SrcSI)
  4621. count = ctxt->src.count;
  4622. else
  4623. count = ctxt->dst.count;
  4624. register_address_increment(ctxt, VCPU_REGS_RCX, -count);
  4625. if (!string_insn_completed(ctxt)) {
  4626. /*
  4627. * Re-enter guest when pio read ahead buffer is empty
  4628. * or, if it is not used, after each 1024 iteration.
  4629. */
  4630. if ((r->end != 0 || reg_read(ctxt, VCPU_REGS_RCX) & 0x3ff) &&
  4631. (r->end == 0 || r->end != r->pos)) {
  4632. /*
  4633. * Reset read cache. Usually happens before
  4634. * decode, but since instruction is restarted
  4635. * we have to do it here.
  4636. */
  4637. ctxt->mem_read.end = 0;
  4638. writeback_registers(ctxt);
  4639. return EMULATION_RESTART;
  4640. }
  4641. goto done; /* skip rip writeback */
  4642. }
  4643. ctxt->eflags &= ~X86_EFLAGS_RF;
  4644. }
  4645. ctxt->eip = ctxt->_eip;
  4646. if (ctxt->mode != X86EMUL_MODE_PROT64)
  4647. ctxt->eip = (u32)ctxt->_eip;
  4648. done:
  4649. if (rc == X86EMUL_PROPAGATE_FAULT) {
  4650. if (KVM_EMULATOR_BUG_ON(ctxt->exception.vector > 0x1f, ctxt))
  4651. return EMULATION_FAILED;
  4652. ctxt->have_exception = true;
  4653. }
  4654. if (rc == X86EMUL_INTERCEPTED)
  4655. return EMULATION_INTERCEPTED;
  4656. if (rc == X86EMUL_CONTINUE)
  4657. writeback_registers(ctxt);
  4658. return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
  4659. twobyte_insn:
  4660. switch (ctxt->b) {
  4661. case 0x09: /* wbinvd */
  4662. (ctxt->ops->wbinvd)(ctxt);
  4663. break;
  4664. case 0x08: /* invd */
  4665. case 0x0d: /* GrpP (prefetch) */
  4666. case 0x18: /* Grp16 (prefetch/nop) */
  4667. case 0x1f: /* nop */
  4668. break;
  4669. case 0x20: /* mov cr, reg */
  4670. ctxt->dst.val = ops->get_cr(ctxt, ctxt->modrm_reg);
  4671. break;
  4672. case 0x21: /* mov from dr to reg */
  4673. ctxt->dst.val = ops->get_dr(ctxt, ctxt->modrm_reg);
  4674. break;
  4675. case 0x40 ... 0x4f: /* cmov */
  4676. if (test_cc(ctxt->b, ctxt->eflags))
  4677. ctxt->dst.val = ctxt->src.val;
  4678. else if (ctxt->op_bytes != 4)
  4679. ctxt->dst.type = OP_NONE; /* no writeback */
  4680. break;
  4681. case 0x80 ... 0x8f: /* jnz rel, etc*/
  4682. if (test_cc(ctxt->b, ctxt->eflags))
  4683. rc = jmp_rel(ctxt, ctxt->src.val);
  4684. break;
  4685. case 0x90 ... 0x9f: /* setcc r/m8 */
  4686. ctxt->dst.val = test_cc(ctxt->b, ctxt->eflags);
  4687. break;
  4688. case 0xb6 ... 0xb7: /* movzx */
  4689. ctxt->dst.bytes = ctxt->op_bytes;
  4690. ctxt->dst.val = (ctxt->src.bytes == 1) ? (u8) ctxt->src.val
  4691. : (u16) ctxt->src.val;
  4692. break;
  4693. case 0xbe ... 0xbf: /* movsx */
  4694. ctxt->dst.bytes = ctxt->op_bytes;
  4695. ctxt->dst.val = (ctxt->src.bytes == 1) ? (s8) ctxt->src.val :
  4696. (s16) ctxt->src.val;
  4697. break;
  4698. default:
  4699. goto cannot_emulate;
  4700. }
  4701. threebyte_insn:
  4702. if (rc != X86EMUL_CONTINUE)
  4703. goto done;
  4704. goto writeback;
  4705. cannot_emulate:
  4706. return EMULATION_FAILED;
  4707. }
  4708. void emulator_invalidate_register_cache(struct x86_emulate_ctxt *ctxt)
  4709. {
  4710. invalidate_registers(ctxt);
  4711. }
  4712. void emulator_writeback_register_cache(struct x86_emulate_ctxt *ctxt)
  4713. {
  4714. writeback_registers(ctxt);
  4715. }
  4716. bool emulator_can_use_gpa(struct x86_emulate_ctxt *ctxt)
  4717. {
  4718. if (ctxt->rep_prefix && (ctxt->d & String))
  4719. return false;
  4720. if (ctxt->d & TwoMemOp)
  4721. return false;
  4722. return true;
  4723. }