lapic.h 8.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279
  1. /* SPDX-License-Identifier: GPL-2.0 */
  2. #ifndef __KVM_X86_LAPIC_H
  3. #define __KVM_X86_LAPIC_H
  4. #include <kvm/iodev.h>
  5. #include <linux/kvm_host.h>
  6. #include "hyperv.h"
  7. #include "smm.h"
  8. #define KVM_APIC_INIT 0
  9. #define KVM_APIC_SIPI 1
  10. #define APIC_SHORT_MASK 0xc0000
  11. #define APIC_DEST_NOSHORT 0x0
  12. #define APIC_DEST_MASK 0x800
  13. #define APIC_BUS_CYCLE_NS_DEFAULT 1
  14. #define APIC_BROADCAST 0xFF
  15. #define X2APIC_BROADCAST 0xFFFFFFFFul
  16. enum lapic_mode {
  17. LAPIC_MODE_DISABLED = 0,
  18. LAPIC_MODE_INVALID = X2APIC_ENABLE,
  19. LAPIC_MODE_XAPIC = MSR_IA32_APICBASE_ENABLE,
  20. LAPIC_MODE_X2APIC = MSR_IA32_APICBASE_ENABLE | X2APIC_ENABLE,
  21. };
  22. enum lapic_lvt_entry {
  23. LVT_TIMER,
  24. LVT_THERMAL_MONITOR,
  25. LVT_PERFORMANCE_COUNTER,
  26. LVT_LINT0,
  27. LVT_LINT1,
  28. LVT_ERROR,
  29. LVT_CMCI,
  30. KVM_APIC_MAX_NR_LVT_ENTRIES,
  31. };
  32. #define APIC_LVTx(x) ((x) == LVT_CMCI ? APIC_LVTCMCI : APIC_LVTT + 0x10 * (x))
  33. struct kvm_timer {
  34. struct hrtimer timer;
  35. s64 period; /* unit: ns */
  36. ktime_t target_expiration;
  37. u32 timer_mode;
  38. u32 timer_mode_mask;
  39. u64 tscdeadline;
  40. u64 expired_tscdeadline;
  41. u32 timer_advance_ns;
  42. atomic_t pending; /* accumulated triggered timers */
  43. bool hv_timer_in_use;
  44. };
  45. struct kvm_lapic {
  46. unsigned long base_address;
  47. struct kvm_io_device dev;
  48. struct kvm_timer lapic_timer;
  49. u32 divide_count;
  50. struct kvm_vcpu *vcpu;
  51. bool apicv_active;
  52. bool sw_enabled;
  53. bool irr_pending;
  54. bool lvt0_in_nmi_mode;
  55. /* Number of bits set in ISR. */
  56. s16 isr_count;
  57. /* The highest vector set in ISR; if -1 - invalid, must scan ISR. */
  58. int highest_isr_cache;
  59. /**
  60. * APIC register page. The layout matches the register layout seen by
  61. * the guest 1:1, because it is accessed by the vmx microcode.
  62. * Note: Only one register, the TPR, is used by the microcode.
  63. */
  64. void *regs;
  65. gpa_t vapic_addr;
  66. struct gfn_to_hva_cache vapic_cache;
  67. unsigned long pending_events;
  68. unsigned int sipi_vector;
  69. int nr_lvt_entries;
  70. };
  71. struct dest_map;
  72. int kvm_create_lapic(struct kvm_vcpu *vcpu);
  73. void kvm_free_lapic(struct kvm_vcpu *vcpu);
  74. int kvm_apic_has_interrupt(struct kvm_vcpu *vcpu);
  75. void kvm_apic_ack_interrupt(struct kvm_vcpu *vcpu, int vector);
  76. int kvm_apic_accept_pic_intr(struct kvm_vcpu *vcpu);
  77. int kvm_apic_accept_events(struct kvm_vcpu *vcpu);
  78. void kvm_lapic_reset(struct kvm_vcpu *vcpu, bool init_event);
  79. u64 kvm_lapic_get_cr8(struct kvm_vcpu *vcpu);
  80. void kvm_lapic_set_tpr(struct kvm_vcpu *vcpu, unsigned long cr8);
  81. void kvm_lapic_set_eoi(struct kvm_vcpu *vcpu);
  82. void kvm_lapic_set_base(struct kvm_vcpu *vcpu, u64 value);
  83. void kvm_recalculate_apic_map(struct kvm *kvm);
  84. void kvm_apic_set_version(struct kvm_vcpu *vcpu);
  85. void kvm_apic_after_set_mcg_cap(struct kvm_vcpu *vcpu);
  86. bool kvm_apic_match_dest(struct kvm_vcpu *vcpu, struct kvm_lapic *source,
  87. int shorthand, unsigned int dest, int dest_mode);
  88. int kvm_apic_compare_prio(struct kvm_vcpu *vcpu1, struct kvm_vcpu *vcpu2);
  89. void kvm_apic_clear_irr(struct kvm_vcpu *vcpu, int vec);
  90. bool __kvm_apic_update_irr(u32 *pir, void *regs, int *max_irr);
  91. bool kvm_apic_update_irr(struct kvm_vcpu *vcpu, u32 *pir, int *max_irr);
  92. void kvm_apic_update_ppr(struct kvm_vcpu *vcpu);
  93. int kvm_apic_set_irq(struct kvm_vcpu *vcpu, struct kvm_lapic_irq *irq,
  94. struct dest_map *dest_map);
  95. int kvm_apic_local_deliver(struct kvm_lapic *apic, int lvt_type);
  96. void kvm_apic_update_apicv(struct kvm_vcpu *vcpu);
  97. int kvm_alloc_apic_access_page(struct kvm *kvm);
  98. void kvm_inhibit_apic_access_page(struct kvm_vcpu *vcpu);
  99. bool kvm_irq_delivery_to_apic_fast(struct kvm *kvm, struct kvm_lapic *src,
  100. struct kvm_lapic_irq *irq, int *r, struct dest_map *dest_map);
  101. void kvm_apic_send_ipi(struct kvm_lapic *apic, u32 icr_low, u32 icr_high);
  102. u64 kvm_get_apic_base(struct kvm_vcpu *vcpu);
  103. int kvm_set_apic_base(struct kvm_vcpu *vcpu, struct msr_data *msr_info);
  104. int kvm_apic_get_state(struct kvm_vcpu *vcpu, struct kvm_lapic_state *s);
  105. int kvm_apic_set_state(struct kvm_vcpu *vcpu, struct kvm_lapic_state *s);
  106. enum lapic_mode kvm_get_apic_mode(struct kvm_vcpu *vcpu);
  107. int kvm_lapic_find_highest_irr(struct kvm_vcpu *vcpu);
  108. u64 kvm_get_lapic_tscdeadline_msr(struct kvm_vcpu *vcpu);
  109. void kvm_set_lapic_tscdeadline_msr(struct kvm_vcpu *vcpu, u64 data);
  110. void kvm_apic_write_nodecode(struct kvm_vcpu *vcpu, u32 offset);
  111. void kvm_apic_set_eoi_accelerated(struct kvm_vcpu *vcpu, int vector);
  112. int kvm_lapic_set_vapic_addr(struct kvm_vcpu *vcpu, gpa_t vapic_addr);
  113. void kvm_lapic_sync_from_vapic(struct kvm_vcpu *vcpu);
  114. void kvm_lapic_sync_to_vapic(struct kvm_vcpu *vcpu);
  115. int kvm_x2apic_icr_write(struct kvm_lapic *apic, u64 data);
  116. int kvm_x2apic_msr_write(struct kvm_vcpu *vcpu, u32 msr, u64 data);
  117. int kvm_x2apic_msr_read(struct kvm_vcpu *vcpu, u32 msr, u64 *data);
  118. int kvm_hv_vapic_msr_write(struct kvm_vcpu *vcpu, u32 msr, u64 data);
  119. int kvm_hv_vapic_msr_read(struct kvm_vcpu *vcpu, u32 msr, u64 *data);
  120. int kvm_lapic_set_pv_eoi(struct kvm_vcpu *vcpu, u64 data, unsigned long len);
  121. void kvm_lapic_exit(void);
  122. u64 kvm_lapic_readable_reg_mask(struct kvm_lapic *apic);
  123. #define VEC_POS(v) ((v) & (32 - 1))
  124. #define REG_POS(v) (((v) >> 5) << 4)
  125. static inline void kvm_lapic_clear_vector(int vec, void *bitmap)
  126. {
  127. clear_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
  128. }
  129. static inline void kvm_lapic_set_vector(int vec, void *bitmap)
  130. {
  131. set_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
  132. }
  133. static inline void kvm_lapic_set_irr(int vec, struct kvm_lapic *apic)
  134. {
  135. kvm_lapic_set_vector(vec, apic->regs + APIC_IRR);
  136. /*
  137. * irr_pending must be true if any interrupt is pending; set it after
  138. * APIC_IRR to avoid race with apic_clear_irr
  139. */
  140. apic->irr_pending = true;
  141. }
  142. static inline u32 __kvm_lapic_get_reg(char *regs, int reg_off)
  143. {
  144. return *((u32 *) (regs + reg_off));
  145. }
  146. static inline u32 kvm_lapic_get_reg(struct kvm_lapic *apic, int reg_off)
  147. {
  148. return __kvm_lapic_get_reg(apic->regs, reg_off);
  149. }
  150. DECLARE_STATIC_KEY_FALSE(kvm_has_noapic_vcpu);
  151. static inline bool lapic_in_kernel(struct kvm_vcpu *vcpu)
  152. {
  153. if (static_branch_unlikely(&kvm_has_noapic_vcpu))
  154. return vcpu->arch.apic;
  155. return true;
  156. }
  157. extern struct static_key_false_deferred apic_hw_disabled;
  158. static inline bool kvm_apic_hw_enabled(struct kvm_lapic *apic)
  159. {
  160. if (static_branch_unlikely(&apic_hw_disabled.key))
  161. return apic->vcpu->arch.apic_base & MSR_IA32_APICBASE_ENABLE;
  162. return true;
  163. }
  164. extern struct static_key_false_deferred apic_sw_disabled;
  165. static inline bool kvm_apic_sw_enabled(struct kvm_lapic *apic)
  166. {
  167. if (static_branch_unlikely(&apic_sw_disabled.key))
  168. return apic->sw_enabled;
  169. return true;
  170. }
  171. static inline bool kvm_apic_present(struct kvm_vcpu *vcpu)
  172. {
  173. return lapic_in_kernel(vcpu) && kvm_apic_hw_enabled(vcpu->arch.apic);
  174. }
  175. static inline int kvm_lapic_enabled(struct kvm_vcpu *vcpu)
  176. {
  177. return kvm_apic_present(vcpu) && kvm_apic_sw_enabled(vcpu->arch.apic);
  178. }
  179. static inline int apic_x2apic_mode(struct kvm_lapic *apic)
  180. {
  181. return apic->vcpu->arch.apic_base & X2APIC_ENABLE;
  182. }
  183. static inline bool kvm_vcpu_apicv_active(struct kvm_vcpu *vcpu)
  184. {
  185. return lapic_in_kernel(vcpu) && vcpu->arch.apic->apicv_active;
  186. }
  187. static inline bool kvm_apic_has_pending_init_or_sipi(struct kvm_vcpu *vcpu)
  188. {
  189. return lapic_in_kernel(vcpu) && vcpu->arch.apic->pending_events;
  190. }
  191. static inline bool kvm_apic_init_sipi_allowed(struct kvm_vcpu *vcpu)
  192. {
  193. return !is_smm(vcpu) &&
  194. !kvm_x86_call(apic_init_signal_blocked)(vcpu);
  195. }
  196. static inline bool kvm_lowest_prio_delivery(struct kvm_lapic_irq *irq)
  197. {
  198. return (irq->delivery_mode == APIC_DM_LOWEST ||
  199. irq->msi_redir_hint);
  200. }
  201. static inline int kvm_lapic_latched_init(struct kvm_vcpu *vcpu)
  202. {
  203. return lapic_in_kernel(vcpu) && test_bit(KVM_APIC_INIT, &vcpu->arch.apic->pending_events);
  204. }
  205. bool kvm_apic_pending_eoi(struct kvm_vcpu *vcpu, int vector);
  206. void kvm_wait_lapic_expire(struct kvm_vcpu *vcpu);
  207. void kvm_bitmap_or_dest_vcpus(struct kvm *kvm, struct kvm_lapic_irq *irq,
  208. unsigned long *vcpu_bitmap);
  209. bool kvm_intr_is_single_vcpu_fast(struct kvm *kvm, struct kvm_lapic_irq *irq,
  210. struct kvm_vcpu **dest_vcpu);
  211. int kvm_vector_to_index(u32 vector, u32 dest_vcpus,
  212. const unsigned long *bitmap, u32 bitmap_size);
  213. void kvm_lapic_switch_to_sw_timer(struct kvm_vcpu *vcpu);
  214. void kvm_lapic_switch_to_hv_timer(struct kvm_vcpu *vcpu);
  215. void kvm_lapic_expired_hv_timer(struct kvm_vcpu *vcpu);
  216. bool kvm_lapic_hv_timer_in_use(struct kvm_vcpu *vcpu);
  217. void kvm_lapic_restart_hv_timer(struct kvm_vcpu *vcpu);
  218. bool kvm_can_use_hv_timer(struct kvm_vcpu *vcpu);
  219. static inline enum lapic_mode kvm_apic_mode(u64 apic_base)
  220. {
  221. return apic_base & (MSR_IA32_APICBASE_ENABLE | X2APIC_ENABLE);
  222. }
  223. static inline u8 kvm_xapic_id(struct kvm_lapic *apic)
  224. {
  225. return kvm_lapic_get_reg(apic, APIC_ID) >> 24;
  226. }
  227. #endif