mmu.h 8.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289
  1. /* SPDX-License-Identifier: GPL-2.0 */
  2. #ifndef __KVM_X86_MMU_H
  3. #define __KVM_X86_MMU_H
  4. #include <linux/kvm_host.h>
  5. #include "kvm_cache_regs.h"
  6. #include "cpuid.h"
  7. extern bool __read_mostly enable_mmio_caching;
  8. #define PT_WRITABLE_SHIFT 1
  9. #define PT_USER_SHIFT 2
  10. #define PT_PRESENT_MASK (1ULL << 0)
  11. #define PT_WRITABLE_MASK (1ULL << PT_WRITABLE_SHIFT)
  12. #define PT_USER_MASK (1ULL << PT_USER_SHIFT)
  13. #define PT_PWT_MASK (1ULL << 3)
  14. #define PT_PCD_MASK (1ULL << 4)
  15. #define PT_ACCESSED_SHIFT 5
  16. #define PT_ACCESSED_MASK (1ULL << PT_ACCESSED_SHIFT)
  17. #define PT_DIRTY_SHIFT 6
  18. #define PT_DIRTY_MASK (1ULL << PT_DIRTY_SHIFT)
  19. #define PT_PAGE_SIZE_SHIFT 7
  20. #define PT_PAGE_SIZE_MASK (1ULL << PT_PAGE_SIZE_SHIFT)
  21. #define PT_PAT_MASK (1ULL << 7)
  22. #define PT_GLOBAL_MASK (1ULL << 8)
  23. #define PT64_NX_SHIFT 63
  24. #define PT64_NX_MASK (1ULL << PT64_NX_SHIFT)
  25. #define PT_PAT_SHIFT 7
  26. #define PT_DIR_PAT_SHIFT 12
  27. #define PT_DIR_PAT_MASK (1ULL << PT_DIR_PAT_SHIFT)
  28. #define PT64_ROOT_5LEVEL 5
  29. #define PT64_ROOT_4LEVEL 4
  30. #define PT32_ROOT_LEVEL 2
  31. #define PT32E_ROOT_LEVEL 3
  32. #define KVM_MMU_CR4_ROLE_BITS (X86_CR4_PSE | X86_CR4_PAE | X86_CR4_LA57 | \
  33. X86_CR4_SMEP | X86_CR4_SMAP | X86_CR4_PKE)
  34. #define KVM_MMU_CR0_ROLE_BITS (X86_CR0_PG | X86_CR0_WP)
  35. #define KVM_MMU_EFER_ROLE_BITS (EFER_LME | EFER_NX)
  36. static __always_inline u64 rsvd_bits(int s, int e)
  37. {
  38. BUILD_BUG_ON(__builtin_constant_p(e) && __builtin_constant_p(s) && e < s);
  39. if (__builtin_constant_p(e))
  40. BUILD_BUG_ON(e > 63);
  41. else
  42. e &= 63;
  43. if (e < s)
  44. return 0;
  45. return ((2ULL << (e - s)) - 1) << s;
  46. }
  47. static inline gfn_t kvm_mmu_max_gfn(void)
  48. {
  49. /*
  50. * Note that this uses the host MAXPHYADDR, not the guest's.
  51. * EPT/NPT cannot support GPAs that would exceed host.MAXPHYADDR;
  52. * assuming KVM is running on bare metal, guest accesses beyond
  53. * host.MAXPHYADDR will hit a #PF(RSVD) and never cause a vmexit
  54. * (either EPT Violation/Misconfig or #NPF), and so KVM will never
  55. * install a SPTE for such addresses. If KVM is running as a VM
  56. * itself, on the other hand, it might see a MAXPHYADDR that is less
  57. * than hardware's real MAXPHYADDR. Using the host MAXPHYADDR
  58. * disallows such SPTEs entirely and simplifies the TDP MMU.
  59. */
  60. int max_gpa_bits = likely(tdp_enabled) ? kvm_host.maxphyaddr : 52;
  61. return (1ULL << (max_gpa_bits - PAGE_SHIFT)) - 1;
  62. }
  63. u8 kvm_mmu_get_max_tdp_level(void);
  64. void kvm_mmu_set_mmio_spte_mask(u64 mmio_value, u64 mmio_mask, u64 access_mask);
  65. void kvm_mmu_set_me_spte_mask(u64 me_value, u64 me_mask);
  66. void kvm_mmu_set_ept_masks(bool has_ad_bits, bool has_exec_only);
  67. void kvm_init_mmu(struct kvm_vcpu *vcpu);
  68. void kvm_init_shadow_npt_mmu(struct kvm_vcpu *vcpu, unsigned long cr0,
  69. unsigned long cr4, u64 efer, gpa_t nested_cr3);
  70. void kvm_init_shadow_ept_mmu(struct kvm_vcpu *vcpu, bool execonly,
  71. int huge_page_level, bool accessed_dirty,
  72. gpa_t new_eptp);
  73. bool kvm_can_do_async_pf(struct kvm_vcpu *vcpu);
  74. int kvm_handle_page_fault(struct kvm_vcpu *vcpu, u64 error_code,
  75. u64 fault_address, char *insn, int insn_len);
  76. void __kvm_mmu_refresh_passthrough_bits(struct kvm_vcpu *vcpu,
  77. struct kvm_mmu *mmu);
  78. int kvm_mmu_load(struct kvm_vcpu *vcpu);
  79. void kvm_mmu_unload(struct kvm_vcpu *vcpu);
  80. void kvm_mmu_free_obsolete_roots(struct kvm_vcpu *vcpu);
  81. void kvm_mmu_sync_roots(struct kvm_vcpu *vcpu);
  82. void kvm_mmu_sync_prev_roots(struct kvm_vcpu *vcpu);
  83. void kvm_mmu_track_write(struct kvm_vcpu *vcpu, gpa_t gpa, const u8 *new,
  84. int bytes);
  85. static inline int kvm_mmu_reload(struct kvm_vcpu *vcpu)
  86. {
  87. if (likely(vcpu->arch.mmu->root.hpa != INVALID_PAGE))
  88. return 0;
  89. return kvm_mmu_load(vcpu);
  90. }
  91. static inline unsigned long kvm_get_pcid(struct kvm_vcpu *vcpu, gpa_t cr3)
  92. {
  93. BUILD_BUG_ON((X86_CR3_PCID_MASK & PAGE_MASK) != 0);
  94. return kvm_is_cr4_bit_set(vcpu, X86_CR4_PCIDE)
  95. ? cr3 & X86_CR3_PCID_MASK
  96. : 0;
  97. }
  98. static inline unsigned long kvm_get_active_pcid(struct kvm_vcpu *vcpu)
  99. {
  100. return kvm_get_pcid(vcpu, kvm_read_cr3(vcpu));
  101. }
  102. static inline unsigned long kvm_get_active_cr3_lam_bits(struct kvm_vcpu *vcpu)
  103. {
  104. if (!guest_can_use(vcpu, X86_FEATURE_LAM))
  105. return 0;
  106. return kvm_read_cr3(vcpu) & (X86_CR3_LAM_U48 | X86_CR3_LAM_U57);
  107. }
  108. static inline void kvm_mmu_load_pgd(struct kvm_vcpu *vcpu)
  109. {
  110. u64 root_hpa = vcpu->arch.mmu->root.hpa;
  111. if (!VALID_PAGE(root_hpa))
  112. return;
  113. kvm_x86_call(load_mmu_pgd)(vcpu, root_hpa,
  114. vcpu->arch.mmu->root_role.level);
  115. }
  116. static inline void kvm_mmu_refresh_passthrough_bits(struct kvm_vcpu *vcpu,
  117. struct kvm_mmu *mmu)
  118. {
  119. /*
  120. * When EPT is enabled, KVM may passthrough CR0.WP to the guest, i.e.
  121. * @mmu's snapshot of CR0.WP and thus all related paging metadata may
  122. * be stale. Refresh CR0.WP and the metadata on-demand when checking
  123. * for permission faults. Exempt nested MMUs, i.e. MMUs for shadowing
  124. * nEPT and nNPT, as CR0.WP is ignored in both cases. Note, KVM does
  125. * need to refresh nested_mmu, a.k.a. the walker used to translate L2
  126. * GVAs to GPAs, as that "MMU" needs to honor L2's CR0.WP.
  127. */
  128. if (!tdp_enabled || mmu == &vcpu->arch.guest_mmu)
  129. return;
  130. __kvm_mmu_refresh_passthrough_bits(vcpu, mmu);
  131. }
  132. /*
  133. * Check if a given access (described through the I/D, W/R and U/S bits of a
  134. * page fault error code pfec) causes a permission fault with the given PTE
  135. * access rights (in ACC_* format).
  136. *
  137. * Return zero if the access does not fault; return the page fault error code
  138. * if the access faults.
  139. */
  140. static inline u8 permission_fault(struct kvm_vcpu *vcpu, struct kvm_mmu *mmu,
  141. unsigned pte_access, unsigned pte_pkey,
  142. u64 access)
  143. {
  144. /* strip nested paging fault error codes */
  145. unsigned int pfec = access;
  146. unsigned long rflags = kvm_x86_call(get_rflags)(vcpu);
  147. /*
  148. * For explicit supervisor accesses, SMAP is disabled if EFLAGS.AC = 1.
  149. * For implicit supervisor accesses, SMAP cannot be overridden.
  150. *
  151. * SMAP works on supervisor accesses only, and not_smap can
  152. * be set or not set when user access with neither has any bearing
  153. * on the result.
  154. *
  155. * We put the SMAP checking bit in place of the PFERR_RSVD_MASK bit;
  156. * this bit will always be zero in pfec, but it will be one in index
  157. * if SMAP checks are being disabled.
  158. */
  159. u64 implicit_access = access & PFERR_IMPLICIT_ACCESS;
  160. bool not_smap = ((rflags & X86_EFLAGS_AC) | implicit_access) == X86_EFLAGS_AC;
  161. int index = (pfec | (not_smap ? PFERR_RSVD_MASK : 0)) >> 1;
  162. u32 errcode = PFERR_PRESENT_MASK;
  163. bool fault;
  164. kvm_mmu_refresh_passthrough_bits(vcpu, mmu);
  165. fault = (mmu->permissions[index] >> pte_access) & 1;
  166. WARN_ON(pfec & (PFERR_PK_MASK | PFERR_RSVD_MASK));
  167. if (unlikely(mmu->pkru_mask)) {
  168. u32 pkru_bits, offset;
  169. /*
  170. * PKRU defines 32 bits, there are 16 domains and 2
  171. * attribute bits per domain in pkru. pte_pkey is the
  172. * index of the protection domain, so pte_pkey * 2 is
  173. * is the index of the first bit for the domain.
  174. */
  175. pkru_bits = (vcpu->arch.pkru >> (pte_pkey * 2)) & 3;
  176. /* clear present bit, replace PFEC.RSVD with ACC_USER_MASK. */
  177. offset = (pfec & ~1) | ((pte_access & PT_USER_MASK) ? PFERR_RSVD_MASK : 0);
  178. pkru_bits &= mmu->pkru_mask >> offset;
  179. errcode |= -pkru_bits & PFERR_PK_MASK;
  180. fault |= (pkru_bits != 0);
  181. }
  182. return -(u32)fault & errcode;
  183. }
  184. bool kvm_mmu_may_ignore_guest_pat(void);
  185. int kvm_mmu_post_init_vm(struct kvm *kvm);
  186. void kvm_mmu_pre_destroy_vm(struct kvm *kvm);
  187. static inline bool kvm_shadow_root_allocated(struct kvm *kvm)
  188. {
  189. /*
  190. * Read shadow_root_allocated before related pointers. Hence, threads
  191. * reading shadow_root_allocated in any lock context are guaranteed to
  192. * see the pointers. Pairs with smp_store_release in
  193. * mmu_first_shadow_root_alloc.
  194. */
  195. return smp_load_acquire(&kvm->arch.shadow_root_allocated);
  196. }
  197. #ifdef CONFIG_X86_64
  198. extern bool tdp_mmu_enabled;
  199. #else
  200. #define tdp_mmu_enabled false
  201. #endif
  202. static inline bool kvm_memslots_have_rmaps(struct kvm *kvm)
  203. {
  204. return !tdp_mmu_enabled || kvm_shadow_root_allocated(kvm);
  205. }
  206. static inline gfn_t gfn_to_index(gfn_t gfn, gfn_t base_gfn, int level)
  207. {
  208. /* KVM_HPAGE_GFN_SHIFT(PG_LEVEL_4K) must be 0. */
  209. return (gfn >> KVM_HPAGE_GFN_SHIFT(level)) -
  210. (base_gfn >> KVM_HPAGE_GFN_SHIFT(level));
  211. }
  212. static inline unsigned long
  213. __kvm_mmu_slot_lpages(struct kvm_memory_slot *slot, unsigned long npages,
  214. int level)
  215. {
  216. return gfn_to_index(slot->base_gfn + npages - 1,
  217. slot->base_gfn, level) + 1;
  218. }
  219. static inline unsigned long
  220. kvm_mmu_slot_lpages(struct kvm_memory_slot *slot, int level)
  221. {
  222. return __kvm_mmu_slot_lpages(slot, slot->npages, level);
  223. }
  224. static inline void kvm_update_page_stats(struct kvm *kvm, int level, int count)
  225. {
  226. atomic64_add(count, &kvm->stat.pages[level - 1]);
  227. }
  228. gpa_t translate_nested_gpa(struct kvm_vcpu *vcpu, gpa_t gpa, u64 access,
  229. struct x86_exception *exception);
  230. static inline gpa_t kvm_translate_gpa(struct kvm_vcpu *vcpu,
  231. struct kvm_mmu *mmu,
  232. gpa_t gpa, u64 access,
  233. struct x86_exception *exception)
  234. {
  235. if (mmu != &vcpu->arch.nested_mmu)
  236. return gpa;
  237. return translate_nested_gpa(vcpu, gpa, access, exception);
  238. }
  239. #endif