idt77252.c 89 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794
  1. /*******************************************************************
  2. *
  3. * Copyright (c) 2000 ATecoM GmbH
  4. *
  5. * The author may be reached at ecd@atecom.com.
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License as published by the
  9. * Free Software Foundation; either version 2 of the License, or (at your
  10. * option) any later version.
  11. *
  12. * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
  13. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  14. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
  15. * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
  16. * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
  17. * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
  18. * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
  19. * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  20. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  21. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  22. *
  23. * You should have received a copy of the GNU General Public License along
  24. * with this program; if not, write to the Free Software Foundation, Inc.,
  25. * 675 Mass Ave, Cambridge, MA 02139, USA.
  26. *
  27. *******************************************************************/
  28. #include <linux/module.h>
  29. #include <linux/pci.h>
  30. #include <linux/poison.h>
  31. #include <linux/skbuff.h>
  32. #include <linux/kernel.h>
  33. #include <linux/vmalloc.h>
  34. #include <linux/netdevice.h>
  35. #include <linux/atmdev.h>
  36. #include <linux/atm.h>
  37. #include <linux/delay.h>
  38. #include <linux/init.h>
  39. #include <linux/interrupt.h>
  40. #include <linux/bitops.h>
  41. #include <linux/wait.h>
  42. #include <linux/jiffies.h>
  43. #include <linux/mutex.h>
  44. #include <linux/slab.h>
  45. #include <asm/io.h>
  46. #include <linux/uaccess.h>
  47. #include <linux/atomic.h>
  48. #include <asm/byteorder.h>
  49. #ifdef CONFIG_ATM_IDT77252_USE_SUNI
  50. #include "suni.h"
  51. #endif /* CONFIG_ATM_IDT77252_USE_SUNI */
  52. #include "idt77252.h"
  53. #include "idt77252_tables.h"
  54. static unsigned int vpibits = 1;
  55. #define ATM_IDT77252_SEND_IDLE 1
  56. /*
  57. * Debug HACKs.
  58. */
  59. #define DEBUG_MODULE 1
  60. #undef HAVE_EEPROM /* does not work, yet. */
  61. #ifdef CONFIG_ATM_IDT77252_DEBUG
  62. static unsigned long debug = DBG_GENERAL;
  63. #endif
  64. #define SAR_RX_DELAY (SAR_CFG_RXINT_NODELAY)
  65. /*
  66. * SCQ Handling.
  67. */
  68. static struct scq_info *alloc_scq(struct idt77252_dev *, int);
  69. static void free_scq(struct idt77252_dev *, struct scq_info *);
  70. static int queue_skb(struct idt77252_dev *, struct vc_map *,
  71. struct sk_buff *, int oam);
  72. static void drain_scq(struct idt77252_dev *, struct vc_map *);
  73. static unsigned long get_free_scd(struct idt77252_dev *, struct vc_map *);
  74. static void fill_scd(struct idt77252_dev *, struct scq_info *, int);
  75. /*
  76. * FBQ Handling.
  77. */
  78. static int push_rx_skb(struct idt77252_dev *,
  79. struct sk_buff *, int queue);
  80. static void recycle_rx_skb(struct idt77252_dev *, struct sk_buff *);
  81. static void flush_rx_pool(struct idt77252_dev *, struct rx_pool *);
  82. static void recycle_rx_pool_skb(struct idt77252_dev *,
  83. struct rx_pool *);
  84. static void add_rx_skb(struct idt77252_dev *, int queue,
  85. unsigned int size, unsigned int count);
  86. /*
  87. * RSQ Handling.
  88. */
  89. static int init_rsq(struct idt77252_dev *);
  90. static void deinit_rsq(struct idt77252_dev *);
  91. static void idt77252_rx(struct idt77252_dev *);
  92. /*
  93. * TSQ handling.
  94. */
  95. static int init_tsq(struct idt77252_dev *);
  96. static void deinit_tsq(struct idt77252_dev *);
  97. static void idt77252_tx(struct idt77252_dev *);
  98. /*
  99. * ATM Interface.
  100. */
  101. static void idt77252_dev_close(struct atm_dev *dev);
  102. static int idt77252_open(struct atm_vcc *vcc);
  103. static void idt77252_close(struct atm_vcc *vcc);
  104. static int idt77252_send(struct atm_vcc *vcc, struct sk_buff *skb);
  105. static int idt77252_send_oam(struct atm_vcc *vcc, void *cell,
  106. int flags);
  107. static void idt77252_phy_put(struct atm_dev *dev, unsigned char value,
  108. unsigned long addr);
  109. static unsigned char idt77252_phy_get(struct atm_dev *dev, unsigned long addr);
  110. static int idt77252_change_qos(struct atm_vcc *vcc, struct atm_qos *qos,
  111. int flags);
  112. static int idt77252_proc_read(struct atm_dev *dev, loff_t * pos,
  113. char *page);
  114. static void idt77252_softint(struct work_struct *work);
  115. static const struct atmdev_ops idt77252_ops =
  116. {
  117. .dev_close = idt77252_dev_close,
  118. .open = idt77252_open,
  119. .close = idt77252_close,
  120. .send = idt77252_send,
  121. .send_oam = idt77252_send_oam,
  122. .phy_put = idt77252_phy_put,
  123. .phy_get = idt77252_phy_get,
  124. .change_qos = idt77252_change_qos,
  125. .proc_read = idt77252_proc_read,
  126. .owner = THIS_MODULE
  127. };
  128. static struct idt77252_dev *idt77252_chain = NULL;
  129. static unsigned int idt77252_sram_write_errors = 0;
  130. /*****************************************************************************/
  131. /* */
  132. /* I/O and Utility Bus */
  133. /* */
  134. /*****************************************************************************/
  135. static void
  136. waitfor_idle(struct idt77252_dev *card)
  137. {
  138. u32 stat;
  139. stat = readl(SAR_REG_STAT);
  140. while (stat & SAR_STAT_CMDBZ)
  141. stat = readl(SAR_REG_STAT);
  142. }
  143. static u32
  144. read_sram(struct idt77252_dev *card, unsigned long addr)
  145. {
  146. unsigned long flags;
  147. u32 value;
  148. spin_lock_irqsave(&card->cmd_lock, flags);
  149. writel(SAR_CMD_READ_SRAM | (addr << 2), SAR_REG_CMD);
  150. waitfor_idle(card);
  151. value = readl(SAR_REG_DR0);
  152. spin_unlock_irqrestore(&card->cmd_lock, flags);
  153. return value;
  154. }
  155. static void
  156. write_sram(struct idt77252_dev *card, unsigned long addr, u32 value)
  157. {
  158. unsigned long flags;
  159. if ((idt77252_sram_write_errors == 0) &&
  160. (((addr > card->tst[0] + card->tst_size - 2) &&
  161. (addr < card->tst[0] + card->tst_size)) ||
  162. ((addr > card->tst[1] + card->tst_size - 2) &&
  163. (addr < card->tst[1] + card->tst_size)))) {
  164. printk("%s: ERROR: TST JMP section at %08lx written: %08x\n",
  165. card->name, addr, value);
  166. }
  167. spin_lock_irqsave(&card->cmd_lock, flags);
  168. writel(value, SAR_REG_DR0);
  169. writel(SAR_CMD_WRITE_SRAM | (addr << 2), SAR_REG_CMD);
  170. waitfor_idle(card);
  171. spin_unlock_irqrestore(&card->cmd_lock, flags);
  172. }
  173. static u8
  174. read_utility(void *dev, unsigned long ubus_addr)
  175. {
  176. struct idt77252_dev *card = dev;
  177. unsigned long flags;
  178. u8 value;
  179. if (!card) {
  180. printk("Error: No such device.\n");
  181. return -1;
  182. }
  183. spin_lock_irqsave(&card->cmd_lock, flags);
  184. writel(SAR_CMD_READ_UTILITY + ubus_addr, SAR_REG_CMD);
  185. waitfor_idle(card);
  186. value = readl(SAR_REG_DR0);
  187. spin_unlock_irqrestore(&card->cmd_lock, flags);
  188. return value;
  189. }
  190. static void
  191. write_utility(void *dev, unsigned long ubus_addr, u8 value)
  192. {
  193. struct idt77252_dev *card = dev;
  194. unsigned long flags;
  195. if (!card) {
  196. printk("Error: No such device.\n");
  197. return;
  198. }
  199. spin_lock_irqsave(&card->cmd_lock, flags);
  200. writel((u32) value, SAR_REG_DR0);
  201. writel(SAR_CMD_WRITE_UTILITY + ubus_addr, SAR_REG_CMD);
  202. waitfor_idle(card);
  203. spin_unlock_irqrestore(&card->cmd_lock, flags);
  204. }
  205. #ifdef HAVE_EEPROM
  206. static u32 rdsrtab[] =
  207. {
  208. SAR_GP_EECS | SAR_GP_EESCLK,
  209. 0,
  210. SAR_GP_EESCLK, /* 0 */
  211. 0,
  212. SAR_GP_EESCLK, /* 0 */
  213. 0,
  214. SAR_GP_EESCLK, /* 0 */
  215. 0,
  216. SAR_GP_EESCLK, /* 0 */
  217. 0,
  218. SAR_GP_EESCLK, /* 0 */
  219. SAR_GP_EEDO,
  220. SAR_GP_EESCLK | SAR_GP_EEDO, /* 1 */
  221. 0,
  222. SAR_GP_EESCLK, /* 0 */
  223. SAR_GP_EEDO,
  224. SAR_GP_EESCLK | SAR_GP_EEDO /* 1 */
  225. };
  226. static u32 wrentab[] =
  227. {
  228. SAR_GP_EECS | SAR_GP_EESCLK,
  229. 0,
  230. SAR_GP_EESCLK, /* 0 */
  231. 0,
  232. SAR_GP_EESCLK, /* 0 */
  233. 0,
  234. SAR_GP_EESCLK, /* 0 */
  235. 0,
  236. SAR_GP_EESCLK, /* 0 */
  237. SAR_GP_EEDO,
  238. SAR_GP_EESCLK | SAR_GP_EEDO, /* 1 */
  239. SAR_GP_EEDO,
  240. SAR_GP_EESCLK | SAR_GP_EEDO, /* 1 */
  241. 0,
  242. SAR_GP_EESCLK, /* 0 */
  243. 0,
  244. SAR_GP_EESCLK /* 0 */
  245. };
  246. static u32 rdtab[] =
  247. {
  248. SAR_GP_EECS | SAR_GP_EESCLK,
  249. 0,
  250. SAR_GP_EESCLK, /* 0 */
  251. 0,
  252. SAR_GP_EESCLK, /* 0 */
  253. 0,
  254. SAR_GP_EESCLK, /* 0 */
  255. 0,
  256. SAR_GP_EESCLK, /* 0 */
  257. 0,
  258. SAR_GP_EESCLK, /* 0 */
  259. 0,
  260. SAR_GP_EESCLK, /* 0 */
  261. SAR_GP_EEDO,
  262. SAR_GP_EESCLK | SAR_GP_EEDO, /* 1 */
  263. SAR_GP_EEDO,
  264. SAR_GP_EESCLK | SAR_GP_EEDO /* 1 */
  265. };
  266. static u32 wrtab[] =
  267. {
  268. SAR_GP_EECS | SAR_GP_EESCLK,
  269. 0,
  270. SAR_GP_EESCLK, /* 0 */
  271. 0,
  272. SAR_GP_EESCLK, /* 0 */
  273. 0,
  274. SAR_GP_EESCLK, /* 0 */
  275. 0,
  276. SAR_GP_EESCLK, /* 0 */
  277. 0,
  278. SAR_GP_EESCLK, /* 0 */
  279. 0,
  280. SAR_GP_EESCLK, /* 0 */
  281. SAR_GP_EEDO,
  282. SAR_GP_EESCLK | SAR_GP_EEDO, /* 1 */
  283. 0,
  284. SAR_GP_EESCLK /* 0 */
  285. };
  286. static u32 clktab[] =
  287. {
  288. 0,
  289. SAR_GP_EESCLK,
  290. 0,
  291. SAR_GP_EESCLK,
  292. 0,
  293. SAR_GP_EESCLK,
  294. 0,
  295. SAR_GP_EESCLK,
  296. 0,
  297. SAR_GP_EESCLK,
  298. 0,
  299. SAR_GP_EESCLK,
  300. 0,
  301. SAR_GP_EESCLK,
  302. 0,
  303. SAR_GP_EESCLK,
  304. 0
  305. };
  306. static u32
  307. idt77252_read_gp(struct idt77252_dev *card)
  308. {
  309. u32 gp;
  310. gp = readl(SAR_REG_GP);
  311. #if 0
  312. printk("RD: %s\n", gp & SAR_GP_EEDI ? "1" : "0");
  313. #endif
  314. return gp;
  315. }
  316. static void
  317. idt77252_write_gp(struct idt77252_dev *card, u32 value)
  318. {
  319. unsigned long flags;
  320. #if 0
  321. printk("WR: %s %s %s\n", value & SAR_GP_EECS ? " " : "/CS",
  322. value & SAR_GP_EESCLK ? "HIGH" : "LOW ",
  323. value & SAR_GP_EEDO ? "1" : "0");
  324. #endif
  325. spin_lock_irqsave(&card->cmd_lock, flags);
  326. waitfor_idle(card);
  327. writel(value, SAR_REG_GP);
  328. spin_unlock_irqrestore(&card->cmd_lock, flags);
  329. }
  330. static u8
  331. idt77252_eeprom_read_status(struct idt77252_dev *card)
  332. {
  333. u8 byte;
  334. u32 gp;
  335. int i, j;
  336. gp = idt77252_read_gp(card) & ~(SAR_GP_EESCLK|SAR_GP_EECS|SAR_GP_EEDO);
  337. for (i = 0; i < ARRAY_SIZE(rdsrtab); i++) {
  338. idt77252_write_gp(card, gp | rdsrtab[i]);
  339. udelay(5);
  340. }
  341. idt77252_write_gp(card, gp | SAR_GP_EECS);
  342. udelay(5);
  343. byte = 0;
  344. for (i = 0, j = 0; i < 8; i++) {
  345. byte <<= 1;
  346. idt77252_write_gp(card, gp | clktab[j++]);
  347. udelay(5);
  348. byte |= idt77252_read_gp(card) & SAR_GP_EEDI ? 1 : 0;
  349. idt77252_write_gp(card, gp | clktab[j++]);
  350. udelay(5);
  351. }
  352. idt77252_write_gp(card, gp | SAR_GP_EECS);
  353. udelay(5);
  354. return byte;
  355. }
  356. static u8
  357. idt77252_eeprom_read_byte(struct idt77252_dev *card, u8 offset)
  358. {
  359. u8 byte;
  360. u32 gp;
  361. int i, j;
  362. gp = idt77252_read_gp(card) & ~(SAR_GP_EESCLK|SAR_GP_EECS|SAR_GP_EEDO);
  363. for (i = 0; i < ARRAY_SIZE(rdtab); i++) {
  364. idt77252_write_gp(card, gp | rdtab[i]);
  365. udelay(5);
  366. }
  367. idt77252_write_gp(card, gp | SAR_GP_EECS);
  368. udelay(5);
  369. for (i = 0, j = 0; i < 8; i++) {
  370. idt77252_write_gp(card, gp | clktab[j++] |
  371. (offset & 1 ? SAR_GP_EEDO : 0));
  372. udelay(5);
  373. idt77252_write_gp(card, gp | clktab[j++] |
  374. (offset & 1 ? SAR_GP_EEDO : 0));
  375. udelay(5);
  376. offset >>= 1;
  377. }
  378. idt77252_write_gp(card, gp | SAR_GP_EECS);
  379. udelay(5);
  380. byte = 0;
  381. for (i = 0, j = 0; i < 8; i++) {
  382. byte <<= 1;
  383. idt77252_write_gp(card, gp | clktab[j++]);
  384. udelay(5);
  385. byte |= idt77252_read_gp(card) & SAR_GP_EEDI ? 1 : 0;
  386. idt77252_write_gp(card, gp | clktab[j++]);
  387. udelay(5);
  388. }
  389. idt77252_write_gp(card, gp | SAR_GP_EECS);
  390. udelay(5);
  391. return byte;
  392. }
  393. static void
  394. idt77252_eeprom_write_byte(struct idt77252_dev *card, u8 offset, u8 data)
  395. {
  396. u32 gp;
  397. int i, j;
  398. gp = idt77252_read_gp(card) & ~(SAR_GP_EESCLK|SAR_GP_EECS|SAR_GP_EEDO);
  399. for (i = 0; i < ARRAY_SIZE(wrentab); i++) {
  400. idt77252_write_gp(card, gp | wrentab[i]);
  401. udelay(5);
  402. }
  403. idt77252_write_gp(card, gp | SAR_GP_EECS);
  404. udelay(5);
  405. for (i = 0; i < ARRAY_SIZE(wrtab); i++) {
  406. idt77252_write_gp(card, gp | wrtab[i]);
  407. udelay(5);
  408. }
  409. idt77252_write_gp(card, gp | SAR_GP_EECS);
  410. udelay(5);
  411. for (i = 0, j = 0; i < 8; i++) {
  412. idt77252_write_gp(card, gp | clktab[j++] |
  413. (offset & 1 ? SAR_GP_EEDO : 0));
  414. udelay(5);
  415. idt77252_write_gp(card, gp | clktab[j++] |
  416. (offset & 1 ? SAR_GP_EEDO : 0));
  417. udelay(5);
  418. offset >>= 1;
  419. }
  420. idt77252_write_gp(card, gp | SAR_GP_EECS);
  421. udelay(5);
  422. for (i = 0, j = 0; i < 8; i++) {
  423. idt77252_write_gp(card, gp | clktab[j++] |
  424. (data & 1 ? SAR_GP_EEDO : 0));
  425. udelay(5);
  426. idt77252_write_gp(card, gp | clktab[j++] |
  427. (data & 1 ? SAR_GP_EEDO : 0));
  428. udelay(5);
  429. data >>= 1;
  430. }
  431. idt77252_write_gp(card, gp | SAR_GP_EECS);
  432. udelay(5);
  433. }
  434. static void
  435. idt77252_eeprom_init(struct idt77252_dev *card)
  436. {
  437. u32 gp;
  438. gp = idt77252_read_gp(card) & ~(SAR_GP_EESCLK|SAR_GP_EECS|SAR_GP_EEDO);
  439. idt77252_write_gp(card, gp | SAR_GP_EECS | SAR_GP_EESCLK);
  440. udelay(5);
  441. idt77252_write_gp(card, gp | SAR_GP_EECS);
  442. udelay(5);
  443. idt77252_write_gp(card, gp | SAR_GP_EECS | SAR_GP_EESCLK);
  444. udelay(5);
  445. idt77252_write_gp(card, gp | SAR_GP_EECS);
  446. udelay(5);
  447. }
  448. #endif /* HAVE_EEPROM */
  449. #ifdef CONFIG_ATM_IDT77252_DEBUG
  450. static void
  451. dump_tct(struct idt77252_dev *card, int index)
  452. {
  453. unsigned long tct;
  454. int i;
  455. tct = (unsigned long) (card->tct_base + index * SAR_SRAM_TCT_SIZE);
  456. printk("%s: TCT %x:", card->name, index);
  457. for (i = 0; i < 8; i++) {
  458. printk(" %08x", read_sram(card, tct + i));
  459. }
  460. printk("\n");
  461. }
  462. static void
  463. idt77252_tx_dump(struct idt77252_dev *card)
  464. {
  465. struct atm_vcc *vcc;
  466. struct vc_map *vc;
  467. int i;
  468. printk("%s\n", __func__);
  469. for (i = 0; i < card->tct_size; i++) {
  470. vc = card->vcs[i];
  471. if (!vc)
  472. continue;
  473. vcc = NULL;
  474. if (vc->rx_vcc)
  475. vcc = vc->rx_vcc;
  476. else if (vc->tx_vcc)
  477. vcc = vc->tx_vcc;
  478. if (!vcc)
  479. continue;
  480. printk("%s: Connection %d:\n", card->name, vc->index);
  481. dump_tct(card, vc->index);
  482. }
  483. }
  484. #endif
  485. /*****************************************************************************/
  486. /* */
  487. /* SCQ Handling */
  488. /* */
  489. /*****************************************************************************/
  490. static int
  491. sb_pool_add(struct idt77252_dev *card, struct sk_buff *skb, int queue)
  492. {
  493. struct sb_pool *pool = &card->sbpool[queue];
  494. int index;
  495. index = pool->index;
  496. while (pool->skb[index]) {
  497. index = (index + 1) & FBQ_MASK;
  498. if (index == pool->index)
  499. return -ENOBUFS;
  500. }
  501. pool->skb[index] = skb;
  502. IDT77252_PRV_POOL(skb) = POOL_HANDLE(queue, index);
  503. pool->index = (index + 1) & FBQ_MASK;
  504. return 0;
  505. }
  506. static void
  507. sb_pool_remove(struct idt77252_dev *card, struct sk_buff *skb)
  508. {
  509. unsigned int queue, index;
  510. u32 handle;
  511. handle = IDT77252_PRV_POOL(skb);
  512. queue = POOL_QUEUE(handle);
  513. if (queue > 3)
  514. return;
  515. index = POOL_INDEX(handle);
  516. if (index > FBQ_SIZE - 1)
  517. return;
  518. card->sbpool[queue].skb[index] = NULL;
  519. }
  520. static struct sk_buff *
  521. sb_pool_skb(struct idt77252_dev *card, u32 handle)
  522. {
  523. unsigned int queue, index;
  524. queue = POOL_QUEUE(handle);
  525. if (queue > 3)
  526. return NULL;
  527. index = POOL_INDEX(handle);
  528. if (index > FBQ_SIZE - 1)
  529. return NULL;
  530. return card->sbpool[queue].skb[index];
  531. }
  532. static struct scq_info *
  533. alloc_scq(struct idt77252_dev *card, int class)
  534. {
  535. struct scq_info *scq;
  536. scq = kzalloc(sizeof(struct scq_info), GFP_KERNEL);
  537. if (!scq)
  538. return NULL;
  539. scq->base = dma_alloc_coherent(&card->pcidev->dev, SCQ_SIZE,
  540. &scq->paddr, GFP_KERNEL);
  541. if (scq->base == NULL) {
  542. kfree(scq);
  543. return NULL;
  544. }
  545. scq->next = scq->base;
  546. scq->last = scq->base + (SCQ_ENTRIES - 1);
  547. atomic_set(&scq->used, 0);
  548. spin_lock_init(&scq->lock);
  549. spin_lock_init(&scq->skblock);
  550. skb_queue_head_init(&scq->transmit);
  551. skb_queue_head_init(&scq->pending);
  552. TXPRINTK("idt77252: SCQ: base 0x%p, next 0x%p, last 0x%p, paddr %08llx\n",
  553. scq->base, scq->next, scq->last, (unsigned long long)scq->paddr);
  554. return scq;
  555. }
  556. static void
  557. free_scq(struct idt77252_dev *card, struct scq_info *scq)
  558. {
  559. struct sk_buff *skb;
  560. struct atm_vcc *vcc;
  561. dma_free_coherent(&card->pcidev->dev, SCQ_SIZE,
  562. scq->base, scq->paddr);
  563. while ((skb = skb_dequeue(&scq->transmit))) {
  564. dma_unmap_single(&card->pcidev->dev, IDT77252_PRV_PADDR(skb),
  565. skb->len, DMA_TO_DEVICE);
  566. vcc = ATM_SKB(skb)->vcc;
  567. if (vcc->pop)
  568. vcc->pop(vcc, skb);
  569. else
  570. dev_kfree_skb(skb);
  571. }
  572. while ((skb = skb_dequeue(&scq->pending))) {
  573. dma_unmap_single(&card->pcidev->dev, IDT77252_PRV_PADDR(skb),
  574. skb->len, DMA_TO_DEVICE);
  575. vcc = ATM_SKB(skb)->vcc;
  576. if (vcc->pop)
  577. vcc->pop(vcc, skb);
  578. else
  579. dev_kfree_skb(skb);
  580. }
  581. kfree(scq);
  582. }
  583. static int
  584. push_on_scq(struct idt77252_dev *card, struct vc_map *vc, struct sk_buff *skb)
  585. {
  586. struct scq_info *scq = vc->scq;
  587. unsigned long flags;
  588. struct scqe *tbd;
  589. int entries;
  590. TXPRINTK("%s: SCQ: next 0x%p\n", card->name, scq->next);
  591. atomic_inc(&scq->used);
  592. entries = atomic_read(&scq->used);
  593. if (entries > (SCQ_ENTRIES - 1)) {
  594. atomic_dec(&scq->used);
  595. goto out;
  596. }
  597. skb_queue_tail(&scq->transmit, skb);
  598. spin_lock_irqsave(&vc->lock, flags);
  599. if (vc->estimator) {
  600. struct atm_vcc *vcc = vc->tx_vcc;
  601. struct sock *sk = sk_atm(vcc);
  602. vc->estimator->cells += (skb->len + 47) / 48;
  603. if (refcount_read(&sk->sk_wmem_alloc) >
  604. (sk->sk_sndbuf >> 1)) {
  605. u32 cps = vc->estimator->maxcps;
  606. vc->estimator->cps = cps;
  607. vc->estimator->avcps = cps << 5;
  608. if (vc->lacr < vc->init_er) {
  609. vc->lacr = vc->init_er;
  610. writel(TCMDQ_LACR | (vc->lacr << 16) |
  611. vc->index, SAR_REG_TCMDQ);
  612. }
  613. }
  614. }
  615. spin_unlock_irqrestore(&vc->lock, flags);
  616. tbd = &IDT77252_PRV_TBD(skb);
  617. spin_lock_irqsave(&scq->lock, flags);
  618. scq->next->word_1 = cpu_to_le32(tbd->word_1 |
  619. SAR_TBD_TSIF | SAR_TBD_GTSI);
  620. scq->next->word_2 = cpu_to_le32(tbd->word_2);
  621. scq->next->word_3 = cpu_to_le32(tbd->word_3);
  622. scq->next->word_4 = cpu_to_le32(tbd->word_4);
  623. if (scq->next == scq->last)
  624. scq->next = scq->base;
  625. else
  626. scq->next++;
  627. write_sram(card, scq->scd,
  628. scq->paddr +
  629. (u32)((unsigned long)scq->next - (unsigned long)scq->base));
  630. spin_unlock_irqrestore(&scq->lock, flags);
  631. scq->trans_start = jiffies;
  632. if (test_and_clear_bit(VCF_IDLE, &vc->flags)) {
  633. writel(TCMDQ_START_LACR | (vc->lacr << 16) | vc->index,
  634. SAR_REG_TCMDQ);
  635. }
  636. TXPRINTK("%d entries in SCQ used (push).\n", atomic_read(&scq->used));
  637. XPRINTK("%s: SCQ (after push %2d) head = 0x%x, next = 0x%p.\n",
  638. card->name, atomic_read(&scq->used),
  639. read_sram(card, scq->scd + 1), scq->next);
  640. return 0;
  641. out:
  642. if (time_after(jiffies, scq->trans_start + HZ)) {
  643. printk("%s: Error pushing TBD for %d.%d\n",
  644. card->name, vc->tx_vcc->vpi, vc->tx_vcc->vci);
  645. #ifdef CONFIG_ATM_IDT77252_DEBUG
  646. idt77252_tx_dump(card);
  647. #endif
  648. scq->trans_start = jiffies;
  649. }
  650. return -ENOBUFS;
  651. }
  652. static void
  653. drain_scq(struct idt77252_dev *card, struct vc_map *vc)
  654. {
  655. struct scq_info *scq = vc->scq;
  656. struct sk_buff *skb;
  657. struct atm_vcc *vcc;
  658. TXPRINTK("%s: SCQ (before drain %2d) next = 0x%p.\n",
  659. card->name, atomic_read(&scq->used), scq->next);
  660. skb = skb_dequeue(&scq->transmit);
  661. if (skb) {
  662. TXPRINTK("%s: freeing skb at %p.\n", card->name, skb);
  663. dma_unmap_single(&card->pcidev->dev, IDT77252_PRV_PADDR(skb),
  664. skb->len, DMA_TO_DEVICE);
  665. vcc = ATM_SKB(skb)->vcc;
  666. if (vcc->pop)
  667. vcc->pop(vcc, skb);
  668. else
  669. dev_kfree_skb(skb);
  670. atomic_inc(&vcc->stats->tx);
  671. }
  672. atomic_dec(&scq->used);
  673. spin_lock(&scq->skblock);
  674. while ((skb = skb_dequeue(&scq->pending))) {
  675. if (push_on_scq(card, vc, skb)) {
  676. skb_queue_head(&vc->scq->pending, skb);
  677. break;
  678. }
  679. }
  680. spin_unlock(&scq->skblock);
  681. }
  682. static int
  683. queue_skb(struct idt77252_dev *card, struct vc_map *vc,
  684. struct sk_buff *skb, int oam)
  685. {
  686. struct atm_vcc *vcc;
  687. struct scqe *tbd;
  688. unsigned long flags;
  689. int error;
  690. int aal;
  691. u32 word4;
  692. if (skb->len == 0) {
  693. printk("%s: invalid skb->len (%d)\n", card->name, skb->len);
  694. return -EINVAL;
  695. }
  696. TXPRINTK("%s: Sending %d bytes of data.\n",
  697. card->name, skb->len);
  698. tbd = &IDT77252_PRV_TBD(skb);
  699. vcc = ATM_SKB(skb)->vcc;
  700. word4 = (skb->data[0] << 24) | (skb->data[1] << 16) |
  701. (skb->data[2] << 8) | (skb->data[3] << 0);
  702. IDT77252_PRV_PADDR(skb) = dma_map_single(&card->pcidev->dev, skb->data,
  703. skb->len, DMA_TO_DEVICE);
  704. error = -EINVAL;
  705. if (oam) {
  706. if (skb->len != 52)
  707. goto errout;
  708. tbd->word_1 = SAR_TBD_OAM | ATM_CELL_PAYLOAD | SAR_TBD_EPDU;
  709. tbd->word_2 = IDT77252_PRV_PADDR(skb) + 4;
  710. tbd->word_3 = 0x00000000;
  711. tbd->word_4 = word4;
  712. if (test_bit(VCF_RSV, &vc->flags))
  713. vc = card->vcs[0];
  714. goto done;
  715. }
  716. if (test_bit(VCF_RSV, &vc->flags)) {
  717. printk("%s: Trying to transmit on reserved VC\n", card->name);
  718. goto errout;
  719. }
  720. aal = vcc->qos.aal;
  721. switch (aal) {
  722. case ATM_AAL0:
  723. case ATM_AAL34:
  724. if (skb->len > 52)
  725. goto errout;
  726. if (aal == ATM_AAL0)
  727. tbd->word_1 = SAR_TBD_EPDU | SAR_TBD_AAL0 |
  728. ATM_CELL_PAYLOAD;
  729. else
  730. tbd->word_1 = SAR_TBD_EPDU | SAR_TBD_AAL34 |
  731. ATM_CELL_PAYLOAD;
  732. tbd->word_2 = IDT77252_PRV_PADDR(skb) + 4;
  733. tbd->word_3 = 0x00000000;
  734. tbd->word_4 = word4;
  735. break;
  736. case ATM_AAL5:
  737. tbd->word_1 = SAR_TBD_EPDU | SAR_TBD_AAL5 | skb->len;
  738. tbd->word_2 = IDT77252_PRV_PADDR(skb);
  739. tbd->word_3 = skb->len;
  740. tbd->word_4 = (vcc->vpi << SAR_TBD_VPI_SHIFT) |
  741. (vcc->vci << SAR_TBD_VCI_SHIFT);
  742. break;
  743. case ATM_AAL1:
  744. case ATM_AAL2:
  745. default:
  746. printk("%s: Traffic type not supported.\n", card->name);
  747. error = -EPROTONOSUPPORT;
  748. goto errout;
  749. }
  750. done:
  751. spin_lock_irqsave(&vc->scq->skblock, flags);
  752. skb_queue_tail(&vc->scq->pending, skb);
  753. while ((skb = skb_dequeue(&vc->scq->pending))) {
  754. if (push_on_scq(card, vc, skb)) {
  755. skb_queue_head(&vc->scq->pending, skb);
  756. break;
  757. }
  758. }
  759. spin_unlock_irqrestore(&vc->scq->skblock, flags);
  760. return 0;
  761. errout:
  762. dma_unmap_single(&card->pcidev->dev, IDT77252_PRV_PADDR(skb),
  763. skb->len, DMA_TO_DEVICE);
  764. return error;
  765. }
  766. static unsigned long
  767. get_free_scd(struct idt77252_dev *card, struct vc_map *vc)
  768. {
  769. int i;
  770. for (i = 0; i < card->scd_size; i++) {
  771. if (!card->scd2vc[i]) {
  772. card->scd2vc[i] = vc;
  773. vc->scd_index = i;
  774. return card->scd_base + i * SAR_SRAM_SCD_SIZE;
  775. }
  776. }
  777. return 0;
  778. }
  779. static void
  780. fill_scd(struct idt77252_dev *card, struct scq_info *scq, int class)
  781. {
  782. write_sram(card, scq->scd, scq->paddr);
  783. write_sram(card, scq->scd + 1, 0x00000000);
  784. write_sram(card, scq->scd + 2, 0xffffffff);
  785. write_sram(card, scq->scd + 3, 0x00000000);
  786. }
  787. static void
  788. clear_scd(struct idt77252_dev *card, struct scq_info *scq, int class)
  789. {
  790. return;
  791. }
  792. /*****************************************************************************/
  793. /* */
  794. /* RSQ Handling */
  795. /* */
  796. /*****************************************************************************/
  797. static int
  798. init_rsq(struct idt77252_dev *card)
  799. {
  800. struct rsq_entry *rsqe;
  801. card->rsq.base = dma_alloc_coherent(&card->pcidev->dev, RSQSIZE,
  802. &card->rsq.paddr, GFP_KERNEL);
  803. if (card->rsq.base == NULL) {
  804. printk("%s: can't allocate RSQ.\n", card->name);
  805. return -1;
  806. }
  807. card->rsq.last = card->rsq.base + RSQ_NUM_ENTRIES - 1;
  808. card->rsq.next = card->rsq.last;
  809. for (rsqe = card->rsq.base; rsqe <= card->rsq.last; rsqe++)
  810. rsqe->word_4 = 0;
  811. writel((unsigned long) card->rsq.last - (unsigned long) card->rsq.base,
  812. SAR_REG_RSQH);
  813. writel(card->rsq.paddr, SAR_REG_RSQB);
  814. IPRINTK("%s: RSQ base at 0x%lx (0x%x).\n", card->name,
  815. (unsigned long) card->rsq.base,
  816. readl(SAR_REG_RSQB));
  817. IPRINTK("%s: RSQ head = 0x%x, base = 0x%x, tail = 0x%x.\n",
  818. card->name,
  819. readl(SAR_REG_RSQH),
  820. readl(SAR_REG_RSQB),
  821. readl(SAR_REG_RSQT));
  822. return 0;
  823. }
  824. static void
  825. deinit_rsq(struct idt77252_dev *card)
  826. {
  827. dma_free_coherent(&card->pcidev->dev, RSQSIZE,
  828. card->rsq.base, card->rsq.paddr);
  829. }
  830. static void
  831. dequeue_rx(struct idt77252_dev *card, struct rsq_entry *rsqe)
  832. {
  833. struct atm_vcc *vcc;
  834. struct sk_buff *skb;
  835. struct rx_pool *rpp;
  836. struct vc_map *vc;
  837. u32 header, vpi, vci;
  838. u32 stat;
  839. int i;
  840. stat = le32_to_cpu(rsqe->word_4);
  841. if (stat & SAR_RSQE_IDLE) {
  842. RXPRINTK("%s: message about inactive connection.\n",
  843. card->name);
  844. return;
  845. }
  846. skb = sb_pool_skb(card, le32_to_cpu(rsqe->word_2));
  847. if (skb == NULL) {
  848. printk("%s: NULL skb in %s, rsqe: %08x %08x %08x %08x\n",
  849. card->name, __func__,
  850. le32_to_cpu(rsqe->word_1), le32_to_cpu(rsqe->word_2),
  851. le32_to_cpu(rsqe->word_3), le32_to_cpu(rsqe->word_4));
  852. return;
  853. }
  854. header = le32_to_cpu(rsqe->word_1);
  855. vpi = (header >> 16) & 0x00ff;
  856. vci = (header >> 0) & 0xffff;
  857. RXPRINTK("%s: SDU for %d.%d received in buffer 0x%p (data 0x%p).\n",
  858. card->name, vpi, vci, skb, skb->data);
  859. if ((vpi >= (1 << card->vpibits)) || (vci != (vci & card->vcimask))) {
  860. printk("%s: SDU received for out-of-range vc %u.%u\n",
  861. card->name, vpi, vci);
  862. recycle_rx_skb(card, skb);
  863. return;
  864. }
  865. vc = card->vcs[VPCI2VC(card, vpi, vci)];
  866. if (!vc || !test_bit(VCF_RX, &vc->flags)) {
  867. printk("%s: SDU received on non RX vc %u.%u\n",
  868. card->name, vpi, vci);
  869. recycle_rx_skb(card, skb);
  870. return;
  871. }
  872. vcc = vc->rx_vcc;
  873. dma_sync_single_for_cpu(&card->pcidev->dev, IDT77252_PRV_PADDR(skb),
  874. skb_end_pointer(skb) - skb->data,
  875. DMA_FROM_DEVICE);
  876. if ((vcc->qos.aal == ATM_AAL0) ||
  877. (vcc->qos.aal == ATM_AAL34)) {
  878. struct sk_buff *sb;
  879. unsigned char *cell;
  880. u32 aal0;
  881. cell = skb->data;
  882. for (i = (stat & SAR_RSQE_CELLCNT); i; i--) {
  883. if ((sb = dev_alloc_skb(64)) == NULL) {
  884. printk("%s: Can't allocate buffers for aal0.\n",
  885. card->name);
  886. atomic_add(i, &vcc->stats->rx_drop);
  887. break;
  888. }
  889. if (!atm_charge(vcc, sb->truesize)) {
  890. RXPRINTK("%s: atm_charge() dropped aal0 packets.\n",
  891. card->name);
  892. atomic_add(i - 1, &vcc->stats->rx_drop);
  893. dev_kfree_skb(sb);
  894. break;
  895. }
  896. aal0 = (vpi << ATM_HDR_VPI_SHIFT) |
  897. (vci << ATM_HDR_VCI_SHIFT);
  898. aal0 |= (stat & SAR_RSQE_EPDU) ? 0x00000002 : 0;
  899. aal0 |= (stat & SAR_RSQE_CLP) ? 0x00000001 : 0;
  900. *((u32 *) sb->data) = aal0;
  901. skb_put(sb, sizeof(u32));
  902. skb_put_data(sb, cell, ATM_CELL_PAYLOAD);
  903. ATM_SKB(sb)->vcc = vcc;
  904. __net_timestamp(sb);
  905. vcc->push(vcc, sb);
  906. atomic_inc(&vcc->stats->rx);
  907. cell += ATM_CELL_PAYLOAD;
  908. }
  909. recycle_rx_skb(card, skb);
  910. return;
  911. }
  912. if (vcc->qos.aal != ATM_AAL5) {
  913. printk("%s: Unexpected AAL type in dequeue_rx(): %d.\n",
  914. card->name, vcc->qos.aal);
  915. recycle_rx_skb(card, skb);
  916. return;
  917. }
  918. skb->len = (stat & SAR_RSQE_CELLCNT) * ATM_CELL_PAYLOAD;
  919. rpp = &vc->rcv.rx_pool;
  920. __skb_queue_tail(&rpp->queue, skb);
  921. rpp->len += skb->len;
  922. if (stat & SAR_RSQE_EPDU) {
  923. unsigned int len, truesize;
  924. unsigned char *l1l2;
  925. l1l2 = (unsigned char *) ((unsigned long) skb->data + skb->len - 6);
  926. len = (l1l2[0] << 8) | l1l2[1];
  927. len = len ? len : 0x10000;
  928. RXPRINTK("%s: PDU has %d bytes.\n", card->name, len);
  929. if ((len + 8 > rpp->len) || (len + (47 + 8) < rpp->len)) {
  930. RXPRINTK("%s: AAL5 PDU size mismatch: %d != %d. "
  931. "(CDC: %08x)\n",
  932. card->name, len, rpp->len, readl(SAR_REG_CDC));
  933. recycle_rx_pool_skb(card, rpp);
  934. atomic_inc(&vcc->stats->rx_err);
  935. return;
  936. }
  937. if (stat & SAR_RSQE_CRC) {
  938. RXPRINTK("%s: AAL5 CRC error.\n", card->name);
  939. recycle_rx_pool_skb(card, rpp);
  940. atomic_inc(&vcc->stats->rx_err);
  941. return;
  942. }
  943. if (skb_queue_len(&rpp->queue) > 1) {
  944. struct sk_buff *sb;
  945. skb = dev_alloc_skb(rpp->len);
  946. if (!skb) {
  947. RXPRINTK("%s: Can't alloc RX skb.\n",
  948. card->name);
  949. recycle_rx_pool_skb(card, rpp);
  950. atomic_inc(&vcc->stats->rx_err);
  951. return;
  952. }
  953. if (!atm_charge(vcc, skb->truesize)) {
  954. recycle_rx_pool_skb(card, rpp);
  955. dev_kfree_skb(skb);
  956. return;
  957. }
  958. skb_queue_walk(&rpp->queue, sb)
  959. skb_put_data(skb, sb->data, sb->len);
  960. recycle_rx_pool_skb(card, rpp);
  961. skb_trim(skb, len);
  962. ATM_SKB(skb)->vcc = vcc;
  963. __net_timestamp(skb);
  964. vcc->push(vcc, skb);
  965. atomic_inc(&vcc->stats->rx);
  966. return;
  967. }
  968. flush_rx_pool(card, rpp);
  969. if (!atm_charge(vcc, skb->truesize)) {
  970. recycle_rx_skb(card, skb);
  971. return;
  972. }
  973. dma_unmap_single(&card->pcidev->dev, IDT77252_PRV_PADDR(skb),
  974. skb_end_pointer(skb) - skb->data,
  975. DMA_FROM_DEVICE);
  976. sb_pool_remove(card, skb);
  977. skb_trim(skb, len);
  978. ATM_SKB(skb)->vcc = vcc;
  979. __net_timestamp(skb);
  980. truesize = skb->truesize;
  981. vcc->push(vcc, skb);
  982. atomic_inc(&vcc->stats->rx);
  983. if (truesize > SAR_FB_SIZE_3)
  984. add_rx_skb(card, 3, SAR_FB_SIZE_3, 1);
  985. else if (truesize > SAR_FB_SIZE_2)
  986. add_rx_skb(card, 2, SAR_FB_SIZE_2, 1);
  987. else if (truesize > SAR_FB_SIZE_1)
  988. add_rx_skb(card, 1, SAR_FB_SIZE_1, 1);
  989. else
  990. add_rx_skb(card, 0, SAR_FB_SIZE_0, 1);
  991. return;
  992. }
  993. }
  994. static void
  995. idt77252_rx(struct idt77252_dev *card)
  996. {
  997. struct rsq_entry *rsqe;
  998. if (card->rsq.next == card->rsq.last)
  999. rsqe = card->rsq.base;
  1000. else
  1001. rsqe = card->rsq.next + 1;
  1002. if (!(le32_to_cpu(rsqe->word_4) & SAR_RSQE_VALID)) {
  1003. RXPRINTK("%s: no entry in RSQ.\n", card->name);
  1004. return;
  1005. }
  1006. do {
  1007. dequeue_rx(card, rsqe);
  1008. rsqe->word_4 = 0;
  1009. card->rsq.next = rsqe;
  1010. if (card->rsq.next == card->rsq.last)
  1011. rsqe = card->rsq.base;
  1012. else
  1013. rsqe = card->rsq.next + 1;
  1014. } while (le32_to_cpu(rsqe->word_4) & SAR_RSQE_VALID);
  1015. writel((unsigned long) card->rsq.next - (unsigned long) card->rsq.base,
  1016. SAR_REG_RSQH);
  1017. }
  1018. static void
  1019. idt77252_rx_raw(struct idt77252_dev *card)
  1020. {
  1021. struct sk_buff *queue;
  1022. u32 head, tail;
  1023. struct atm_vcc *vcc;
  1024. struct vc_map *vc;
  1025. struct sk_buff *sb;
  1026. if (card->raw_cell_head == NULL) {
  1027. u32 handle = le32_to_cpu(*(card->raw_cell_hnd + 1));
  1028. card->raw_cell_head = sb_pool_skb(card, handle);
  1029. }
  1030. queue = card->raw_cell_head;
  1031. if (!queue)
  1032. return;
  1033. head = IDT77252_PRV_PADDR(queue) + (queue->data - queue->head - 16);
  1034. tail = readl(SAR_REG_RAWCT);
  1035. dma_sync_single_for_cpu(&card->pcidev->dev, IDT77252_PRV_PADDR(queue),
  1036. skb_end_offset(queue) - 16,
  1037. DMA_FROM_DEVICE);
  1038. while (head != tail) {
  1039. unsigned int vpi, vci;
  1040. u32 header;
  1041. header = le32_to_cpu(*(u32 *) &queue->data[0]);
  1042. vpi = (header & ATM_HDR_VPI_MASK) >> ATM_HDR_VPI_SHIFT;
  1043. vci = (header & ATM_HDR_VCI_MASK) >> ATM_HDR_VCI_SHIFT;
  1044. #ifdef CONFIG_ATM_IDT77252_DEBUG
  1045. if (debug & DBG_RAW_CELL) {
  1046. int i;
  1047. printk("%s: raw cell %x.%02x.%04x.%x.%x\n",
  1048. card->name, (header >> 28) & 0x000f,
  1049. (header >> 20) & 0x00ff,
  1050. (header >> 4) & 0xffff,
  1051. (header >> 1) & 0x0007,
  1052. (header >> 0) & 0x0001);
  1053. for (i = 16; i < 64; i++)
  1054. printk(" %02x", queue->data[i]);
  1055. printk("\n");
  1056. }
  1057. #endif
  1058. if (vpi >= (1<<card->vpibits) || vci >= (1<<card->vcibits)) {
  1059. RPRINTK("%s: SDU received for out-of-range vc %u.%u\n",
  1060. card->name, vpi, vci);
  1061. goto drop;
  1062. }
  1063. vc = card->vcs[VPCI2VC(card, vpi, vci)];
  1064. if (!vc || !test_bit(VCF_RX, &vc->flags)) {
  1065. RPRINTK("%s: SDU received on non RX vc %u.%u\n",
  1066. card->name, vpi, vci);
  1067. goto drop;
  1068. }
  1069. vcc = vc->rx_vcc;
  1070. if (vcc->qos.aal != ATM_AAL0) {
  1071. RPRINTK("%s: raw cell for non AAL0 vc %u.%u\n",
  1072. card->name, vpi, vci);
  1073. atomic_inc(&vcc->stats->rx_drop);
  1074. goto drop;
  1075. }
  1076. if ((sb = dev_alloc_skb(64)) == NULL) {
  1077. printk("%s: Can't allocate buffers for AAL0.\n",
  1078. card->name);
  1079. atomic_inc(&vcc->stats->rx_err);
  1080. goto drop;
  1081. }
  1082. if (!atm_charge(vcc, sb->truesize)) {
  1083. RXPRINTK("%s: atm_charge() dropped AAL0 packets.\n",
  1084. card->name);
  1085. dev_kfree_skb(sb);
  1086. goto drop;
  1087. }
  1088. *((u32 *) sb->data) = header;
  1089. skb_put(sb, sizeof(u32));
  1090. skb_put_data(sb, &(queue->data[16]), ATM_CELL_PAYLOAD);
  1091. ATM_SKB(sb)->vcc = vcc;
  1092. __net_timestamp(sb);
  1093. vcc->push(vcc, sb);
  1094. atomic_inc(&vcc->stats->rx);
  1095. drop:
  1096. skb_pull(queue, 64);
  1097. head = IDT77252_PRV_PADDR(queue)
  1098. + (queue->data - queue->head - 16);
  1099. if (queue->len < 128) {
  1100. struct sk_buff *next;
  1101. u32 handle;
  1102. head = le32_to_cpu(*(u32 *) &queue->data[0]);
  1103. handle = le32_to_cpu(*(u32 *) &queue->data[4]);
  1104. next = sb_pool_skb(card, handle);
  1105. recycle_rx_skb(card, queue);
  1106. if (next) {
  1107. card->raw_cell_head = next;
  1108. queue = card->raw_cell_head;
  1109. dma_sync_single_for_cpu(&card->pcidev->dev,
  1110. IDT77252_PRV_PADDR(queue),
  1111. (skb_end_pointer(queue) -
  1112. queue->data),
  1113. DMA_FROM_DEVICE);
  1114. } else {
  1115. card->raw_cell_head = NULL;
  1116. printk("%s: raw cell queue overrun\n",
  1117. card->name);
  1118. break;
  1119. }
  1120. }
  1121. }
  1122. }
  1123. /*****************************************************************************/
  1124. /* */
  1125. /* TSQ Handling */
  1126. /* */
  1127. /*****************************************************************************/
  1128. static int
  1129. init_tsq(struct idt77252_dev *card)
  1130. {
  1131. struct tsq_entry *tsqe;
  1132. card->tsq.base = dma_alloc_coherent(&card->pcidev->dev, RSQSIZE,
  1133. &card->tsq.paddr, GFP_KERNEL);
  1134. if (card->tsq.base == NULL) {
  1135. printk("%s: can't allocate TSQ.\n", card->name);
  1136. return -1;
  1137. }
  1138. card->tsq.last = card->tsq.base + TSQ_NUM_ENTRIES - 1;
  1139. card->tsq.next = card->tsq.last;
  1140. for (tsqe = card->tsq.base; tsqe <= card->tsq.last; tsqe++)
  1141. tsqe->word_2 = cpu_to_le32(SAR_TSQE_INVALID);
  1142. writel(card->tsq.paddr, SAR_REG_TSQB);
  1143. writel((unsigned long) card->tsq.next - (unsigned long) card->tsq.base,
  1144. SAR_REG_TSQH);
  1145. return 0;
  1146. }
  1147. static void
  1148. deinit_tsq(struct idt77252_dev *card)
  1149. {
  1150. dma_free_coherent(&card->pcidev->dev, TSQSIZE,
  1151. card->tsq.base, card->tsq.paddr);
  1152. }
  1153. static void
  1154. idt77252_tx(struct idt77252_dev *card)
  1155. {
  1156. struct tsq_entry *tsqe;
  1157. unsigned int vpi, vci;
  1158. struct vc_map *vc;
  1159. u32 conn, stat;
  1160. if (card->tsq.next == card->tsq.last)
  1161. tsqe = card->tsq.base;
  1162. else
  1163. tsqe = card->tsq.next + 1;
  1164. TXPRINTK("idt77252_tx: tsq %p: base %p, next %p, last %p\n", tsqe,
  1165. card->tsq.base, card->tsq.next, card->tsq.last);
  1166. TXPRINTK("idt77252_tx: tsqb %08x, tsqt %08x, tsqh %08x, \n",
  1167. readl(SAR_REG_TSQB),
  1168. readl(SAR_REG_TSQT),
  1169. readl(SAR_REG_TSQH));
  1170. stat = le32_to_cpu(tsqe->word_2);
  1171. if (stat & SAR_TSQE_INVALID)
  1172. return;
  1173. do {
  1174. TXPRINTK("tsqe: 0x%p [0x%08x 0x%08x]\n", tsqe,
  1175. le32_to_cpu(tsqe->word_1),
  1176. le32_to_cpu(tsqe->word_2));
  1177. switch (stat & SAR_TSQE_TYPE) {
  1178. case SAR_TSQE_TYPE_TIMER:
  1179. TXPRINTK("%s: Timer RollOver detected.\n", card->name);
  1180. break;
  1181. case SAR_TSQE_TYPE_IDLE:
  1182. conn = le32_to_cpu(tsqe->word_1);
  1183. if (SAR_TSQE_TAG(stat) == 0x10) {
  1184. #ifdef NOTDEF
  1185. printk("%s: Connection %d halted.\n",
  1186. card->name,
  1187. le32_to_cpu(tsqe->word_1) & 0x1fff);
  1188. #endif
  1189. break;
  1190. }
  1191. vc = card->vcs[conn & 0x1fff];
  1192. if (!vc) {
  1193. printk("%s: could not find VC from conn %d\n",
  1194. card->name, conn & 0x1fff);
  1195. break;
  1196. }
  1197. printk("%s: Connection %d IDLE.\n",
  1198. card->name, vc->index);
  1199. set_bit(VCF_IDLE, &vc->flags);
  1200. break;
  1201. case SAR_TSQE_TYPE_TSR:
  1202. conn = le32_to_cpu(tsqe->word_1);
  1203. vc = card->vcs[conn & 0x1fff];
  1204. if (!vc) {
  1205. printk("%s: no VC at index %d\n",
  1206. card->name,
  1207. le32_to_cpu(tsqe->word_1) & 0x1fff);
  1208. break;
  1209. }
  1210. drain_scq(card, vc);
  1211. break;
  1212. case SAR_TSQE_TYPE_TBD_COMP:
  1213. conn = le32_to_cpu(tsqe->word_1);
  1214. vpi = (conn >> SAR_TBD_VPI_SHIFT) & 0x00ff;
  1215. vci = (conn >> SAR_TBD_VCI_SHIFT) & 0xffff;
  1216. if (vpi >= (1 << card->vpibits) ||
  1217. vci >= (1 << card->vcibits)) {
  1218. printk("%s: TBD complete: "
  1219. "out of range VPI.VCI %u.%u\n",
  1220. card->name, vpi, vci);
  1221. break;
  1222. }
  1223. vc = card->vcs[VPCI2VC(card, vpi, vci)];
  1224. if (!vc) {
  1225. printk("%s: TBD complete: "
  1226. "no VC at VPI.VCI %u.%u\n",
  1227. card->name, vpi, vci);
  1228. break;
  1229. }
  1230. drain_scq(card, vc);
  1231. break;
  1232. }
  1233. tsqe->word_2 = cpu_to_le32(SAR_TSQE_INVALID);
  1234. card->tsq.next = tsqe;
  1235. if (card->tsq.next == card->tsq.last)
  1236. tsqe = card->tsq.base;
  1237. else
  1238. tsqe = card->tsq.next + 1;
  1239. TXPRINTK("tsqe: %p: base %p, next %p, last %p\n", tsqe,
  1240. card->tsq.base, card->tsq.next, card->tsq.last);
  1241. stat = le32_to_cpu(tsqe->word_2);
  1242. } while (!(stat & SAR_TSQE_INVALID));
  1243. writel((unsigned long)card->tsq.next - (unsigned long)card->tsq.base,
  1244. SAR_REG_TSQH);
  1245. XPRINTK("idt77252_tx-after writel%d: TSQ head = 0x%x, tail = 0x%x, next = 0x%p.\n",
  1246. card->index, readl(SAR_REG_TSQH),
  1247. readl(SAR_REG_TSQT), card->tsq.next);
  1248. }
  1249. static void
  1250. tst_timer(struct timer_list *t)
  1251. {
  1252. struct idt77252_dev *card = from_timer(card, t, tst_timer);
  1253. unsigned long base, idle, jump;
  1254. unsigned long flags;
  1255. u32 pc;
  1256. int e;
  1257. spin_lock_irqsave(&card->tst_lock, flags);
  1258. base = card->tst[card->tst_index];
  1259. idle = card->tst[card->tst_index ^ 1];
  1260. if (test_bit(TST_SWITCH_WAIT, &card->tst_state)) {
  1261. jump = base + card->tst_size - 2;
  1262. pc = readl(SAR_REG_NOW) >> 2;
  1263. if ((pc ^ idle) & ~(card->tst_size - 1)) {
  1264. mod_timer(&card->tst_timer, jiffies + 1);
  1265. goto out;
  1266. }
  1267. clear_bit(TST_SWITCH_WAIT, &card->tst_state);
  1268. card->tst_index ^= 1;
  1269. write_sram(card, jump, TSTE_OPC_JMP | (base << 2));
  1270. base = card->tst[card->tst_index];
  1271. idle = card->tst[card->tst_index ^ 1];
  1272. for (e = 0; e < card->tst_size - 2; e++) {
  1273. if (card->soft_tst[e].tste & TSTE_PUSH_IDLE) {
  1274. write_sram(card, idle + e,
  1275. card->soft_tst[e].tste & TSTE_MASK);
  1276. card->soft_tst[e].tste &= ~(TSTE_PUSH_IDLE);
  1277. }
  1278. }
  1279. }
  1280. if (test_and_clear_bit(TST_SWITCH_PENDING, &card->tst_state)) {
  1281. for (e = 0; e < card->tst_size - 2; e++) {
  1282. if (card->soft_tst[e].tste & TSTE_PUSH_ACTIVE) {
  1283. write_sram(card, idle + e,
  1284. card->soft_tst[e].tste & TSTE_MASK);
  1285. card->soft_tst[e].tste &= ~(TSTE_PUSH_ACTIVE);
  1286. card->soft_tst[e].tste |= TSTE_PUSH_IDLE;
  1287. }
  1288. }
  1289. jump = base + card->tst_size - 2;
  1290. write_sram(card, jump, TSTE_OPC_NULL);
  1291. set_bit(TST_SWITCH_WAIT, &card->tst_state);
  1292. mod_timer(&card->tst_timer, jiffies + 1);
  1293. }
  1294. out:
  1295. spin_unlock_irqrestore(&card->tst_lock, flags);
  1296. }
  1297. static int
  1298. __fill_tst(struct idt77252_dev *card, struct vc_map *vc,
  1299. int n, unsigned int opc)
  1300. {
  1301. unsigned long cl, avail;
  1302. unsigned long idle;
  1303. int e, r;
  1304. u32 data;
  1305. avail = card->tst_size - 2;
  1306. for (e = 0; e < avail; e++) {
  1307. if (card->soft_tst[e].vc == NULL)
  1308. break;
  1309. }
  1310. if (e >= avail) {
  1311. printk("%s: No free TST entries found\n", card->name);
  1312. return -1;
  1313. }
  1314. NPRINTK("%s: conn %d: first TST entry at %d.\n",
  1315. card->name, vc ? vc->index : -1, e);
  1316. r = n;
  1317. cl = avail;
  1318. data = opc & TSTE_OPC_MASK;
  1319. if (vc && (opc != TSTE_OPC_NULL))
  1320. data = opc | vc->index;
  1321. idle = card->tst[card->tst_index ^ 1];
  1322. /*
  1323. * Fill Soft TST.
  1324. */
  1325. while (r > 0) {
  1326. if ((cl >= avail) && (card->soft_tst[e].vc == NULL)) {
  1327. if (vc)
  1328. card->soft_tst[e].vc = vc;
  1329. else
  1330. card->soft_tst[e].vc = (void *)-1;
  1331. card->soft_tst[e].tste = data;
  1332. if (timer_pending(&card->tst_timer))
  1333. card->soft_tst[e].tste |= TSTE_PUSH_ACTIVE;
  1334. else {
  1335. write_sram(card, idle + e, data);
  1336. card->soft_tst[e].tste |= TSTE_PUSH_IDLE;
  1337. }
  1338. cl -= card->tst_size;
  1339. r--;
  1340. }
  1341. if (++e == avail)
  1342. e = 0;
  1343. cl += n;
  1344. }
  1345. return 0;
  1346. }
  1347. static int
  1348. fill_tst(struct idt77252_dev *card, struct vc_map *vc, int n, unsigned int opc)
  1349. {
  1350. unsigned long flags;
  1351. int res;
  1352. spin_lock_irqsave(&card->tst_lock, flags);
  1353. res = __fill_tst(card, vc, n, opc);
  1354. set_bit(TST_SWITCH_PENDING, &card->tst_state);
  1355. if (!timer_pending(&card->tst_timer))
  1356. mod_timer(&card->tst_timer, jiffies + 1);
  1357. spin_unlock_irqrestore(&card->tst_lock, flags);
  1358. return res;
  1359. }
  1360. static int
  1361. __clear_tst(struct idt77252_dev *card, struct vc_map *vc)
  1362. {
  1363. unsigned long idle;
  1364. int e;
  1365. idle = card->tst[card->tst_index ^ 1];
  1366. for (e = 0; e < card->tst_size - 2; e++) {
  1367. if (card->soft_tst[e].vc == vc) {
  1368. card->soft_tst[e].vc = NULL;
  1369. card->soft_tst[e].tste = TSTE_OPC_VAR;
  1370. if (timer_pending(&card->tst_timer))
  1371. card->soft_tst[e].tste |= TSTE_PUSH_ACTIVE;
  1372. else {
  1373. write_sram(card, idle + e, TSTE_OPC_VAR);
  1374. card->soft_tst[e].tste |= TSTE_PUSH_IDLE;
  1375. }
  1376. }
  1377. }
  1378. return 0;
  1379. }
  1380. static int
  1381. clear_tst(struct idt77252_dev *card, struct vc_map *vc)
  1382. {
  1383. unsigned long flags;
  1384. int res;
  1385. spin_lock_irqsave(&card->tst_lock, flags);
  1386. res = __clear_tst(card, vc);
  1387. set_bit(TST_SWITCH_PENDING, &card->tst_state);
  1388. if (!timer_pending(&card->tst_timer))
  1389. mod_timer(&card->tst_timer, jiffies + 1);
  1390. spin_unlock_irqrestore(&card->tst_lock, flags);
  1391. return res;
  1392. }
  1393. static int
  1394. change_tst(struct idt77252_dev *card, struct vc_map *vc,
  1395. int n, unsigned int opc)
  1396. {
  1397. unsigned long flags;
  1398. int res;
  1399. spin_lock_irqsave(&card->tst_lock, flags);
  1400. __clear_tst(card, vc);
  1401. res = __fill_tst(card, vc, n, opc);
  1402. set_bit(TST_SWITCH_PENDING, &card->tst_state);
  1403. if (!timer_pending(&card->tst_timer))
  1404. mod_timer(&card->tst_timer, jiffies + 1);
  1405. spin_unlock_irqrestore(&card->tst_lock, flags);
  1406. return res;
  1407. }
  1408. static int
  1409. set_tct(struct idt77252_dev *card, struct vc_map *vc)
  1410. {
  1411. unsigned long tct;
  1412. tct = (unsigned long) (card->tct_base + vc->index * SAR_SRAM_TCT_SIZE);
  1413. switch (vc->class) {
  1414. case SCHED_CBR:
  1415. OPRINTK("%s: writing TCT at 0x%lx, SCD 0x%lx.\n",
  1416. card->name, tct, vc->scq->scd);
  1417. write_sram(card, tct + 0, TCT_CBR | vc->scq->scd);
  1418. write_sram(card, tct + 1, 0);
  1419. write_sram(card, tct + 2, 0);
  1420. write_sram(card, tct + 3, 0);
  1421. write_sram(card, tct + 4, 0);
  1422. write_sram(card, tct + 5, 0);
  1423. write_sram(card, tct + 6, 0);
  1424. write_sram(card, tct + 7, 0);
  1425. break;
  1426. case SCHED_UBR:
  1427. OPRINTK("%s: writing TCT at 0x%lx, SCD 0x%lx.\n",
  1428. card->name, tct, vc->scq->scd);
  1429. write_sram(card, tct + 0, TCT_UBR | vc->scq->scd);
  1430. write_sram(card, tct + 1, 0);
  1431. write_sram(card, tct + 2, TCT_TSIF);
  1432. write_sram(card, tct + 3, TCT_HALT | TCT_IDLE);
  1433. write_sram(card, tct + 4, 0);
  1434. write_sram(card, tct + 5, vc->init_er);
  1435. write_sram(card, tct + 6, 0);
  1436. write_sram(card, tct + 7, TCT_FLAG_UBR);
  1437. break;
  1438. case SCHED_VBR:
  1439. case SCHED_ABR:
  1440. default:
  1441. return -ENOSYS;
  1442. }
  1443. return 0;
  1444. }
  1445. /*****************************************************************************/
  1446. /* */
  1447. /* FBQ Handling */
  1448. /* */
  1449. /*****************************************************************************/
  1450. static __inline__ int
  1451. idt77252_fbq_full(struct idt77252_dev *card, int queue)
  1452. {
  1453. return (readl(SAR_REG_STAT) >> (16 + (queue << 2))) == 0x0f;
  1454. }
  1455. static int
  1456. push_rx_skb(struct idt77252_dev *card, struct sk_buff *skb, int queue)
  1457. {
  1458. unsigned long flags;
  1459. u32 handle;
  1460. u32 addr;
  1461. skb->data = skb->head;
  1462. skb_reset_tail_pointer(skb);
  1463. skb->len = 0;
  1464. skb_reserve(skb, 16);
  1465. switch (queue) {
  1466. case 0:
  1467. skb_put(skb, SAR_FB_SIZE_0);
  1468. break;
  1469. case 1:
  1470. skb_put(skb, SAR_FB_SIZE_1);
  1471. break;
  1472. case 2:
  1473. skb_put(skb, SAR_FB_SIZE_2);
  1474. break;
  1475. case 3:
  1476. skb_put(skb, SAR_FB_SIZE_3);
  1477. break;
  1478. default:
  1479. return -1;
  1480. }
  1481. if (idt77252_fbq_full(card, queue))
  1482. return -1;
  1483. memset(&skb->data[(skb->len & ~(0x3f)) - 64], 0, 2 * sizeof(u32));
  1484. handle = IDT77252_PRV_POOL(skb);
  1485. addr = IDT77252_PRV_PADDR(skb);
  1486. spin_lock_irqsave(&card->cmd_lock, flags);
  1487. writel(handle, card->fbq[queue]);
  1488. writel(addr, card->fbq[queue]);
  1489. spin_unlock_irqrestore(&card->cmd_lock, flags);
  1490. return 0;
  1491. }
  1492. static void
  1493. add_rx_skb(struct idt77252_dev *card, int queue,
  1494. unsigned int size, unsigned int count)
  1495. {
  1496. struct sk_buff *skb;
  1497. dma_addr_t paddr;
  1498. u32 handle;
  1499. while (count--) {
  1500. skb = dev_alloc_skb(size);
  1501. if (!skb)
  1502. return;
  1503. if (sb_pool_add(card, skb, queue)) {
  1504. printk("%s: SB POOL full\n", __func__);
  1505. goto outfree;
  1506. }
  1507. paddr = dma_map_single(&card->pcidev->dev, skb->data,
  1508. skb_end_pointer(skb) - skb->data,
  1509. DMA_FROM_DEVICE);
  1510. IDT77252_PRV_PADDR(skb) = paddr;
  1511. if (push_rx_skb(card, skb, queue)) {
  1512. printk("%s: FB QUEUE full\n", __func__);
  1513. goto outunmap;
  1514. }
  1515. }
  1516. return;
  1517. outunmap:
  1518. dma_unmap_single(&card->pcidev->dev, IDT77252_PRV_PADDR(skb),
  1519. skb_end_pointer(skb) - skb->data, DMA_FROM_DEVICE);
  1520. handle = IDT77252_PRV_POOL(skb);
  1521. card->sbpool[POOL_QUEUE(handle)].skb[POOL_INDEX(handle)] = NULL;
  1522. outfree:
  1523. dev_kfree_skb(skb);
  1524. }
  1525. static void
  1526. recycle_rx_skb(struct idt77252_dev *card, struct sk_buff *skb)
  1527. {
  1528. u32 handle = IDT77252_PRV_POOL(skb);
  1529. int err;
  1530. dma_sync_single_for_device(&card->pcidev->dev, IDT77252_PRV_PADDR(skb),
  1531. skb_end_pointer(skb) - skb->data,
  1532. DMA_FROM_DEVICE);
  1533. err = push_rx_skb(card, skb, POOL_QUEUE(handle));
  1534. if (err) {
  1535. dma_unmap_single(&card->pcidev->dev, IDT77252_PRV_PADDR(skb),
  1536. skb_end_pointer(skb) - skb->data,
  1537. DMA_FROM_DEVICE);
  1538. sb_pool_remove(card, skb);
  1539. dev_kfree_skb(skb);
  1540. }
  1541. }
  1542. static void
  1543. flush_rx_pool(struct idt77252_dev *card, struct rx_pool *rpp)
  1544. {
  1545. skb_queue_head_init(&rpp->queue);
  1546. rpp->len = 0;
  1547. }
  1548. static void
  1549. recycle_rx_pool_skb(struct idt77252_dev *card, struct rx_pool *rpp)
  1550. {
  1551. struct sk_buff *skb, *tmp;
  1552. skb_queue_walk_safe(&rpp->queue, skb, tmp)
  1553. recycle_rx_skb(card, skb);
  1554. flush_rx_pool(card, rpp);
  1555. }
  1556. /*****************************************************************************/
  1557. /* */
  1558. /* ATM Interface */
  1559. /* */
  1560. /*****************************************************************************/
  1561. static void
  1562. idt77252_phy_put(struct atm_dev *dev, unsigned char value, unsigned long addr)
  1563. {
  1564. write_utility(dev->dev_data, 0x100 + (addr & 0x1ff), value);
  1565. }
  1566. static unsigned char
  1567. idt77252_phy_get(struct atm_dev *dev, unsigned long addr)
  1568. {
  1569. return read_utility(dev->dev_data, 0x100 + (addr & 0x1ff));
  1570. }
  1571. static inline int
  1572. idt77252_send_skb(struct atm_vcc *vcc, struct sk_buff *skb, int oam)
  1573. {
  1574. struct atm_dev *dev = vcc->dev;
  1575. struct idt77252_dev *card = dev->dev_data;
  1576. struct vc_map *vc = vcc->dev_data;
  1577. int err;
  1578. if (vc == NULL) {
  1579. printk("%s: NULL connection in send().\n", card->name);
  1580. atomic_inc(&vcc->stats->tx_err);
  1581. dev_kfree_skb(skb);
  1582. return -EINVAL;
  1583. }
  1584. if (!test_bit(VCF_TX, &vc->flags)) {
  1585. printk("%s: Trying to transmit on a non-tx VC.\n", card->name);
  1586. atomic_inc(&vcc->stats->tx_err);
  1587. dev_kfree_skb(skb);
  1588. return -EINVAL;
  1589. }
  1590. switch (vcc->qos.aal) {
  1591. case ATM_AAL0:
  1592. case ATM_AAL1:
  1593. case ATM_AAL5:
  1594. break;
  1595. default:
  1596. printk("%s: Unsupported AAL: %d\n", card->name, vcc->qos.aal);
  1597. atomic_inc(&vcc->stats->tx_err);
  1598. dev_kfree_skb(skb);
  1599. return -EINVAL;
  1600. }
  1601. if (skb_shinfo(skb)->nr_frags != 0) {
  1602. printk("%s: No scatter-gather yet.\n", card->name);
  1603. atomic_inc(&vcc->stats->tx_err);
  1604. dev_kfree_skb(skb);
  1605. return -EINVAL;
  1606. }
  1607. ATM_SKB(skb)->vcc = vcc;
  1608. err = queue_skb(card, vc, skb, oam);
  1609. if (err) {
  1610. atomic_inc(&vcc->stats->tx_err);
  1611. dev_kfree_skb(skb);
  1612. return err;
  1613. }
  1614. return 0;
  1615. }
  1616. static int idt77252_send(struct atm_vcc *vcc, struct sk_buff *skb)
  1617. {
  1618. return idt77252_send_skb(vcc, skb, 0);
  1619. }
  1620. static int
  1621. idt77252_send_oam(struct atm_vcc *vcc, void *cell, int flags)
  1622. {
  1623. struct atm_dev *dev = vcc->dev;
  1624. struct idt77252_dev *card = dev->dev_data;
  1625. struct sk_buff *skb;
  1626. skb = dev_alloc_skb(64);
  1627. if (!skb) {
  1628. printk("%s: Out of memory in send_oam().\n", card->name);
  1629. atomic_inc(&vcc->stats->tx_err);
  1630. return -ENOMEM;
  1631. }
  1632. refcount_add(skb->truesize, &sk_atm(vcc)->sk_wmem_alloc);
  1633. skb_put_data(skb, cell, 52);
  1634. return idt77252_send_skb(vcc, skb, 1);
  1635. }
  1636. static __inline__ unsigned int
  1637. idt77252_fls(unsigned int x)
  1638. {
  1639. int r = 1;
  1640. if (x == 0)
  1641. return 0;
  1642. if (x & 0xffff0000) {
  1643. x >>= 16;
  1644. r += 16;
  1645. }
  1646. if (x & 0xff00) {
  1647. x >>= 8;
  1648. r += 8;
  1649. }
  1650. if (x & 0xf0) {
  1651. x >>= 4;
  1652. r += 4;
  1653. }
  1654. if (x & 0xc) {
  1655. x >>= 2;
  1656. r += 2;
  1657. }
  1658. if (x & 0x2)
  1659. r += 1;
  1660. return r;
  1661. }
  1662. static u16
  1663. idt77252_int_to_atmfp(unsigned int rate)
  1664. {
  1665. u16 m, e;
  1666. if (rate == 0)
  1667. return 0;
  1668. e = idt77252_fls(rate) - 1;
  1669. if (e < 9)
  1670. m = (rate - (1 << e)) << (9 - e);
  1671. else if (e == 9)
  1672. m = (rate - (1 << e));
  1673. else /* e > 9 */
  1674. m = (rate - (1 << e)) >> (e - 9);
  1675. return 0x4000 | (e << 9) | m;
  1676. }
  1677. static u8
  1678. idt77252_rate_logindex(struct idt77252_dev *card, int pcr)
  1679. {
  1680. u16 afp;
  1681. afp = idt77252_int_to_atmfp(pcr < 0 ? -pcr : pcr);
  1682. if (pcr < 0)
  1683. return rate_to_log[(afp >> 5) & 0x1ff];
  1684. return rate_to_log[((afp >> 5) + 1) & 0x1ff];
  1685. }
  1686. static void
  1687. idt77252_est_timer(struct timer_list *t)
  1688. {
  1689. struct rate_estimator *est = from_timer(est, t, timer);
  1690. struct vc_map *vc = est->vc;
  1691. struct idt77252_dev *card = vc->card;
  1692. unsigned long flags;
  1693. u32 rate, cps;
  1694. u64 ncells;
  1695. u8 lacr;
  1696. spin_lock_irqsave(&vc->lock, flags);
  1697. if (!vc->estimator)
  1698. goto out;
  1699. ncells = est->cells;
  1700. rate = ((u32)(ncells - est->last_cells)) << (7 - est->interval);
  1701. est->last_cells = ncells;
  1702. est->avcps += ((long)rate - (long)est->avcps) >> est->ewma_log;
  1703. est->cps = (est->avcps + 0x1f) >> 5;
  1704. cps = est->cps;
  1705. if (cps < (est->maxcps >> 4))
  1706. cps = est->maxcps >> 4;
  1707. lacr = idt77252_rate_logindex(card, cps);
  1708. if (lacr > vc->max_er)
  1709. lacr = vc->max_er;
  1710. if (lacr != vc->lacr) {
  1711. vc->lacr = lacr;
  1712. writel(TCMDQ_LACR|(vc->lacr << 16)|vc->index, SAR_REG_TCMDQ);
  1713. }
  1714. est->timer.expires = jiffies + ((HZ / 4) << est->interval);
  1715. add_timer(&est->timer);
  1716. out:
  1717. spin_unlock_irqrestore(&vc->lock, flags);
  1718. }
  1719. static struct rate_estimator *
  1720. idt77252_init_est(struct vc_map *vc, int pcr)
  1721. {
  1722. struct rate_estimator *est;
  1723. est = kzalloc(sizeof(struct rate_estimator), GFP_KERNEL);
  1724. if (!est)
  1725. return NULL;
  1726. est->maxcps = pcr < 0 ? -pcr : pcr;
  1727. est->cps = est->maxcps;
  1728. est->avcps = est->cps << 5;
  1729. est->vc = vc;
  1730. est->interval = 2; /* XXX: make this configurable */
  1731. est->ewma_log = 2; /* XXX: make this configurable */
  1732. timer_setup(&est->timer, idt77252_est_timer, 0);
  1733. mod_timer(&est->timer, jiffies + ((HZ / 4) << est->interval));
  1734. return est;
  1735. }
  1736. static int
  1737. idt77252_init_cbr(struct idt77252_dev *card, struct vc_map *vc,
  1738. struct atm_vcc *vcc, struct atm_qos *qos)
  1739. {
  1740. int tst_free, tst_used, tst_entries;
  1741. unsigned long tmpl, modl;
  1742. int tcr, tcra;
  1743. if ((qos->txtp.max_pcr == 0) &&
  1744. (qos->txtp.pcr == 0) && (qos->txtp.min_pcr == 0)) {
  1745. printk("%s: trying to open a CBR VC with cell rate = 0\n",
  1746. card->name);
  1747. return -EINVAL;
  1748. }
  1749. tst_used = 0;
  1750. tst_free = card->tst_free;
  1751. if (test_bit(VCF_TX, &vc->flags))
  1752. tst_used = vc->ntste;
  1753. tst_free += tst_used;
  1754. tcr = atm_pcr_goal(&qos->txtp);
  1755. tcra = tcr >= 0 ? tcr : -tcr;
  1756. TXPRINTK("%s: CBR target cell rate = %d\n", card->name, tcra);
  1757. tmpl = (unsigned long) tcra * ((unsigned long) card->tst_size - 2);
  1758. modl = tmpl % (unsigned long)card->utopia_pcr;
  1759. tst_entries = (int) (tmpl / card->utopia_pcr);
  1760. if (tcr > 0) {
  1761. if (modl > 0)
  1762. tst_entries++;
  1763. } else if (tcr == 0) {
  1764. tst_entries = tst_free - SAR_TST_RESERVED;
  1765. if (tst_entries <= 0) {
  1766. printk("%s: no CBR bandwidth free.\n", card->name);
  1767. return -ENOSR;
  1768. }
  1769. }
  1770. if (tst_entries == 0) {
  1771. printk("%s: selected CBR bandwidth < granularity.\n",
  1772. card->name);
  1773. return -EINVAL;
  1774. }
  1775. if (tst_entries > (tst_free - SAR_TST_RESERVED)) {
  1776. printk("%s: not enough CBR bandwidth free.\n", card->name);
  1777. return -ENOSR;
  1778. }
  1779. vc->ntste = tst_entries;
  1780. card->tst_free = tst_free - tst_entries;
  1781. if (test_bit(VCF_TX, &vc->flags)) {
  1782. if (tst_used == tst_entries)
  1783. return 0;
  1784. OPRINTK("%s: modify %d -> %d entries in TST.\n",
  1785. card->name, tst_used, tst_entries);
  1786. change_tst(card, vc, tst_entries, TSTE_OPC_CBR);
  1787. return 0;
  1788. }
  1789. OPRINTK("%s: setting %d entries in TST.\n", card->name, tst_entries);
  1790. fill_tst(card, vc, tst_entries, TSTE_OPC_CBR);
  1791. return 0;
  1792. }
  1793. static int
  1794. idt77252_init_ubr(struct idt77252_dev *card, struct vc_map *vc,
  1795. struct atm_vcc *vcc, struct atm_qos *qos)
  1796. {
  1797. struct rate_estimator *est = NULL;
  1798. unsigned long flags;
  1799. int tcr;
  1800. spin_lock_irqsave(&vc->lock, flags);
  1801. if (vc->estimator) {
  1802. est = vc->estimator;
  1803. vc->estimator = NULL;
  1804. }
  1805. spin_unlock_irqrestore(&vc->lock, flags);
  1806. if (est) {
  1807. timer_shutdown_sync(&est->timer);
  1808. kfree(est);
  1809. }
  1810. tcr = atm_pcr_goal(&qos->txtp);
  1811. if (tcr == 0)
  1812. tcr = card->link_pcr;
  1813. vc->estimator = idt77252_init_est(vc, tcr);
  1814. vc->class = SCHED_UBR;
  1815. vc->init_er = idt77252_rate_logindex(card, tcr);
  1816. vc->lacr = vc->init_er;
  1817. if (tcr < 0)
  1818. vc->max_er = vc->init_er;
  1819. else
  1820. vc->max_er = 0xff;
  1821. return 0;
  1822. }
  1823. static int
  1824. idt77252_init_tx(struct idt77252_dev *card, struct vc_map *vc,
  1825. struct atm_vcc *vcc, struct atm_qos *qos)
  1826. {
  1827. int error;
  1828. if (test_bit(VCF_TX, &vc->flags))
  1829. return -EBUSY;
  1830. switch (qos->txtp.traffic_class) {
  1831. case ATM_CBR:
  1832. vc->class = SCHED_CBR;
  1833. break;
  1834. case ATM_UBR:
  1835. vc->class = SCHED_UBR;
  1836. break;
  1837. case ATM_VBR:
  1838. case ATM_ABR:
  1839. default:
  1840. return -EPROTONOSUPPORT;
  1841. }
  1842. vc->scq = alloc_scq(card, vc->class);
  1843. if (!vc->scq) {
  1844. printk("%s: can't get SCQ.\n", card->name);
  1845. return -ENOMEM;
  1846. }
  1847. vc->scq->scd = get_free_scd(card, vc);
  1848. if (vc->scq->scd == 0) {
  1849. printk("%s: no SCD available.\n", card->name);
  1850. free_scq(card, vc->scq);
  1851. return -ENOMEM;
  1852. }
  1853. fill_scd(card, vc->scq, vc->class);
  1854. if (set_tct(card, vc)) {
  1855. printk("%s: class %d not supported.\n",
  1856. card->name, qos->txtp.traffic_class);
  1857. card->scd2vc[vc->scd_index] = NULL;
  1858. free_scq(card, vc->scq);
  1859. return -EPROTONOSUPPORT;
  1860. }
  1861. switch (vc->class) {
  1862. case SCHED_CBR:
  1863. error = idt77252_init_cbr(card, vc, vcc, qos);
  1864. if (error) {
  1865. card->scd2vc[vc->scd_index] = NULL;
  1866. free_scq(card, vc->scq);
  1867. return error;
  1868. }
  1869. clear_bit(VCF_IDLE, &vc->flags);
  1870. writel(TCMDQ_START | vc->index, SAR_REG_TCMDQ);
  1871. break;
  1872. case SCHED_UBR:
  1873. error = idt77252_init_ubr(card, vc, vcc, qos);
  1874. if (error) {
  1875. card->scd2vc[vc->scd_index] = NULL;
  1876. free_scq(card, vc->scq);
  1877. return error;
  1878. }
  1879. set_bit(VCF_IDLE, &vc->flags);
  1880. break;
  1881. }
  1882. vc->tx_vcc = vcc;
  1883. set_bit(VCF_TX, &vc->flags);
  1884. return 0;
  1885. }
  1886. static int
  1887. idt77252_init_rx(struct idt77252_dev *card, struct vc_map *vc,
  1888. struct atm_vcc *vcc, struct atm_qos *qos)
  1889. {
  1890. unsigned long flags;
  1891. unsigned long addr;
  1892. u32 rcte = 0;
  1893. if (test_bit(VCF_RX, &vc->flags))
  1894. return -EBUSY;
  1895. vc->rx_vcc = vcc;
  1896. set_bit(VCF_RX, &vc->flags);
  1897. if ((vcc->vci == 3) || (vcc->vci == 4))
  1898. return 0;
  1899. flush_rx_pool(card, &vc->rcv.rx_pool);
  1900. rcte |= SAR_RCTE_CONNECTOPEN;
  1901. rcte |= SAR_RCTE_RAWCELLINTEN;
  1902. switch (qos->aal) {
  1903. case ATM_AAL0:
  1904. rcte |= SAR_RCTE_RCQ;
  1905. break;
  1906. case ATM_AAL1:
  1907. rcte |= SAR_RCTE_OAM; /* Let SAR drop Video */
  1908. break;
  1909. case ATM_AAL34:
  1910. rcte |= SAR_RCTE_AAL34;
  1911. break;
  1912. case ATM_AAL5:
  1913. rcte |= SAR_RCTE_AAL5;
  1914. break;
  1915. default:
  1916. rcte |= SAR_RCTE_RCQ;
  1917. break;
  1918. }
  1919. if (qos->aal != ATM_AAL5)
  1920. rcte |= SAR_RCTE_FBP_1;
  1921. else if (qos->rxtp.max_sdu > SAR_FB_SIZE_2)
  1922. rcte |= SAR_RCTE_FBP_3;
  1923. else if (qos->rxtp.max_sdu > SAR_FB_SIZE_1)
  1924. rcte |= SAR_RCTE_FBP_2;
  1925. else if (qos->rxtp.max_sdu > SAR_FB_SIZE_0)
  1926. rcte |= SAR_RCTE_FBP_1;
  1927. else
  1928. rcte |= SAR_RCTE_FBP_01;
  1929. addr = card->rct_base + (vc->index << 2);
  1930. OPRINTK("%s: writing RCT at 0x%lx\n", card->name, addr);
  1931. write_sram(card, addr, rcte);
  1932. spin_lock_irqsave(&card->cmd_lock, flags);
  1933. writel(SAR_CMD_OPEN_CONNECTION | (addr << 2), SAR_REG_CMD);
  1934. waitfor_idle(card);
  1935. spin_unlock_irqrestore(&card->cmd_lock, flags);
  1936. return 0;
  1937. }
  1938. static int
  1939. idt77252_open(struct atm_vcc *vcc)
  1940. {
  1941. struct atm_dev *dev = vcc->dev;
  1942. struct idt77252_dev *card = dev->dev_data;
  1943. struct vc_map *vc;
  1944. unsigned int index;
  1945. unsigned int inuse;
  1946. int error;
  1947. int vci = vcc->vci;
  1948. short vpi = vcc->vpi;
  1949. if (vpi == ATM_VPI_UNSPEC || vci == ATM_VCI_UNSPEC)
  1950. return 0;
  1951. if (vpi >= (1 << card->vpibits)) {
  1952. printk("%s: unsupported VPI: %d\n", card->name, vpi);
  1953. return -EINVAL;
  1954. }
  1955. if (vci >= (1 << card->vcibits)) {
  1956. printk("%s: unsupported VCI: %d\n", card->name, vci);
  1957. return -EINVAL;
  1958. }
  1959. set_bit(ATM_VF_ADDR, &vcc->flags);
  1960. mutex_lock(&card->mutex);
  1961. OPRINTK("%s: opening vpi.vci: %d.%d\n", card->name, vpi, vci);
  1962. switch (vcc->qos.aal) {
  1963. case ATM_AAL0:
  1964. case ATM_AAL1:
  1965. case ATM_AAL5:
  1966. break;
  1967. default:
  1968. printk("%s: Unsupported AAL: %d\n", card->name, vcc->qos.aal);
  1969. mutex_unlock(&card->mutex);
  1970. return -EPROTONOSUPPORT;
  1971. }
  1972. index = VPCI2VC(card, vpi, vci);
  1973. if (!card->vcs[index]) {
  1974. card->vcs[index] = kzalloc(sizeof(struct vc_map), GFP_KERNEL);
  1975. if (!card->vcs[index]) {
  1976. printk("%s: can't alloc vc in open()\n", card->name);
  1977. mutex_unlock(&card->mutex);
  1978. return -ENOMEM;
  1979. }
  1980. card->vcs[index]->card = card;
  1981. card->vcs[index]->index = index;
  1982. spin_lock_init(&card->vcs[index]->lock);
  1983. }
  1984. vc = card->vcs[index];
  1985. vcc->dev_data = vc;
  1986. IPRINTK("%s: idt77252_open: vc = %d (%d.%d) %s/%s (max RX SDU: %u)\n",
  1987. card->name, vc->index, vcc->vpi, vcc->vci,
  1988. vcc->qos.rxtp.traffic_class != ATM_NONE ? "rx" : "--",
  1989. vcc->qos.txtp.traffic_class != ATM_NONE ? "tx" : "--",
  1990. vcc->qos.rxtp.max_sdu);
  1991. inuse = 0;
  1992. if (vcc->qos.txtp.traffic_class != ATM_NONE &&
  1993. test_bit(VCF_TX, &vc->flags))
  1994. inuse = 1;
  1995. if (vcc->qos.rxtp.traffic_class != ATM_NONE &&
  1996. test_bit(VCF_RX, &vc->flags))
  1997. inuse += 2;
  1998. if (inuse) {
  1999. printk("%s: %s vci already in use.\n", card->name,
  2000. inuse == 1 ? "tx" : inuse == 2 ? "rx" : "tx and rx");
  2001. mutex_unlock(&card->mutex);
  2002. return -EADDRINUSE;
  2003. }
  2004. if (vcc->qos.txtp.traffic_class != ATM_NONE) {
  2005. error = idt77252_init_tx(card, vc, vcc, &vcc->qos);
  2006. if (error) {
  2007. mutex_unlock(&card->mutex);
  2008. return error;
  2009. }
  2010. }
  2011. if (vcc->qos.rxtp.traffic_class != ATM_NONE) {
  2012. error = idt77252_init_rx(card, vc, vcc, &vcc->qos);
  2013. if (error) {
  2014. mutex_unlock(&card->mutex);
  2015. return error;
  2016. }
  2017. }
  2018. set_bit(ATM_VF_READY, &vcc->flags);
  2019. mutex_unlock(&card->mutex);
  2020. return 0;
  2021. }
  2022. static void
  2023. idt77252_close(struct atm_vcc *vcc)
  2024. {
  2025. struct atm_dev *dev = vcc->dev;
  2026. struct idt77252_dev *card = dev->dev_data;
  2027. struct vc_map *vc = vcc->dev_data;
  2028. unsigned long flags;
  2029. unsigned long addr;
  2030. unsigned long timeout;
  2031. mutex_lock(&card->mutex);
  2032. IPRINTK("%s: idt77252_close: vc = %d (%d.%d)\n",
  2033. card->name, vc->index, vcc->vpi, vcc->vci);
  2034. clear_bit(ATM_VF_READY, &vcc->flags);
  2035. if (vcc->qos.rxtp.traffic_class != ATM_NONE) {
  2036. spin_lock_irqsave(&vc->lock, flags);
  2037. clear_bit(VCF_RX, &vc->flags);
  2038. vc->rx_vcc = NULL;
  2039. spin_unlock_irqrestore(&vc->lock, flags);
  2040. if ((vcc->vci == 3) || (vcc->vci == 4))
  2041. goto done;
  2042. addr = card->rct_base + vc->index * SAR_SRAM_RCT_SIZE;
  2043. spin_lock_irqsave(&card->cmd_lock, flags);
  2044. writel(SAR_CMD_CLOSE_CONNECTION | (addr << 2), SAR_REG_CMD);
  2045. waitfor_idle(card);
  2046. spin_unlock_irqrestore(&card->cmd_lock, flags);
  2047. if (skb_queue_len(&vc->rcv.rx_pool.queue) != 0) {
  2048. DPRINTK("%s: closing a VC with pending rx buffers.\n",
  2049. card->name);
  2050. recycle_rx_pool_skb(card, &vc->rcv.rx_pool);
  2051. }
  2052. }
  2053. done:
  2054. if (vcc->qos.txtp.traffic_class != ATM_NONE) {
  2055. spin_lock_irqsave(&vc->lock, flags);
  2056. clear_bit(VCF_TX, &vc->flags);
  2057. clear_bit(VCF_IDLE, &vc->flags);
  2058. clear_bit(VCF_RSV, &vc->flags);
  2059. vc->tx_vcc = NULL;
  2060. if (vc->estimator) {
  2061. timer_shutdown(&vc->estimator->timer);
  2062. kfree(vc->estimator);
  2063. vc->estimator = NULL;
  2064. }
  2065. spin_unlock_irqrestore(&vc->lock, flags);
  2066. timeout = 5 * 1000;
  2067. while (atomic_read(&vc->scq->used) > 0) {
  2068. timeout = msleep_interruptible(timeout);
  2069. if (!timeout) {
  2070. pr_warn("%s: SCQ drain timeout: %u used\n",
  2071. card->name, atomic_read(&vc->scq->used));
  2072. break;
  2073. }
  2074. }
  2075. writel(TCMDQ_HALT | vc->index, SAR_REG_TCMDQ);
  2076. clear_scd(card, vc->scq, vc->class);
  2077. if (vc->class == SCHED_CBR) {
  2078. clear_tst(card, vc);
  2079. card->tst_free += vc->ntste;
  2080. vc->ntste = 0;
  2081. }
  2082. card->scd2vc[vc->scd_index] = NULL;
  2083. free_scq(card, vc->scq);
  2084. }
  2085. mutex_unlock(&card->mutex);
  2086. }
  2087. static int
  2088. idt77252_change_qos(struct atm_vcc *vcc, struct atm_qos *qos, int flags)
  2089. {
  2090. struct atm_dev *dev = vcc->dev;
  2091. struct idt77252_dev *card = dev->dev_data;
  2092. struct vc_map *vc = vcc->dev_data;
  2093. int error = 0;
  2094. mutex_lock(&card->mutex);
  2095. if (qos->txtp.traffic_class != ATM_NONE) {
  2096. if (!test_bit(VCF_TX, &vc->flags)) {
  2097. error = idt77252_init_tx(card, vc, vcc, qos);
  2098. if (error)
  2099. goto out;
  2100. } else {
  2101. switch (qos->txtp.traffic_class) {
  2102. case ATM_CBR:
  2103. error = idt77252_init_cbr(card, vc, vcc, qos);
  2104. if (error)
  2105. goto out;
  2106. break;
  2107. case ATM_UBR:
  2108. error = idt77252_init_ubr(card, vc, vcc, qos);
  2109. if (error)
  2110. goto out;
  2111. if (!test_bit(VCF_IDLE, &vc->flags)) {
  2112. writel(TCMDQ_LACR | (vc->lacr << 16) |
  2113. vc->index, SAR_REG_TCMDQ);
  2114. }
  2115. break;
  2116. case ATM_VBR:
  2117. case ATM_ABR:
  2118. error = -EOPNOTSUPP;
  2119. goto out;
  2120. }
  2121. }
  2122. }
  2123. if ((qos->rxtp.traffic_class != ATM_NONE) &&
  2124. !test_bit(VCF_RX, &vc->flags)) {
  2125. error = idt77252_init_rx(card, vc, vcc, qos);
  2126. if (error)
  2127. goto out;
  2128. }
  2129. memcpy(&vcc->qos, qos, sizeof(struct atm_qos));
  2130. set_bit(ATM_VF_HASQOS, &vcc->flags);
  2131. out:
  2132. mutex_unlock(&card->mutex);
  2133. return error;
  2134. }
  2135. static int
  2136. idt77252_proc_read(struct atm_dev *dev, loff_t * pos, char *page)
  2137. {
  2138. struct idt77252_dev *card = dev->dev_data;
  2139. int i, left;
  2140. left = (int) *pos;
  2141. if (!left--)
  2142. return sprintf(page, "IDT77252 Interrupts:\n");
  2143. if (!left--)
  2144. return sprintf(page, "TSIF: %lu\n", card->irqstat[15]);
  2145. if (!left--)
  2146. return sprintf(page, "TXICP: %lu\n", card->irqstat[14]);
  2147. if (!left--)
  2148. return sprintf(page, "TSQF: %lu\n", card->irqstat[12]);
  2149. if (!left--)
  2150. return sprintf(page, "TMROF: %lu\n", card->irqstat[11]);
  2151. if (!left--)
  2152. return sprintf(page, "PHYI: %lu\n", card->irqstat[10]);
  2153. if (!left--)
  2154. return sprintf(page, "FBQ3A: %lu\n", card->irqstat[8]);
  2155. if (!left--)
  2156. return sprintf(page, "FBQ2A: %lu\n", card->irqstat[7]);
  2157. if (!left--)
  2158. return sprintf(page, "RSQF: %lu\n", card->irqstat[6]);
  2159. if (!left--)
  2160. return sprintf(page, "EPDU: %lu\n", card->irqstat[5]);
  2161. if (!left--)
  2162. return sprintf(page, "RAWCF: %lu\n", card->irqstat[4]);
  2163. if (!left--)
  2164. return sprintf(page, "FBQ1A: %lu\n", card->irqstat[3]);
  2165. if (!left--)
  2166. return sprintf(page, "FBQ0A: %lu\n", card->irqstat[2]);
  2167. if (!left--)
  2168. return sprintf(page, "RSQAF: %lu\n", card->irqstat[1]);
  2169. if (!left--)
  2170. return sprintf(page, "IDT77252 Transmit Connection Table:\n");
  2171. for (i = 0; i < card->tct_size; i++) {
  2172. unsigned long tct;
  2173. struct atm_vcc *vcc;
  2174. struct vc_map *vc;
  2175. char *p;
  2176. vc = card->vcs[i];
  2177. if (!vc)
  2178. continue;
  2179. vcc = NULL;
  2180. if (vc->tx_vcc)
  2181. vcc = vc->tx_vcc;
  2182. if (!vcc)
  2183. continue;
  2184. if (left--)
  2185. continue;
  2186. p = page;
  2187. p += sprintf(p, " %4u: %u.%u: ", i, vcc->vpi, vcc->vci);
  2188. tct = (unsigned long) (card->tct_base + i * SAR_SRAM_TCT_SIZE);
  2189. for (i = 0; i < 8; i++)
  2190. p += sprintf(p, " %08x", read_sram(card, tct + i));
  2191. p += sprintf(p, "\n");
  2192. return p - page;
  2193. }
  2194. return 0;
  2195. }
  2196. /*****************************************************************************/
  2197. /* */
  2198. /* Interrupt handler */
  2199. /* */
  2200. /*****************************************************************************/
  2201. static void
  2202. idt77252_collect_stat(struct idt77252_dev *card)
  2203. {
  2204. (void) readl(SAR_REG_CDC);
  2205. (void) readl(SAR_REG_VPEC);
  2206. (void) readl(SAR_REG_ICC);
  2207. }
  2208. static irqreturn_t
  2209. idt77252_interrupt(int irq, void *dev_id)
  2210. {
  2211. struct idt77252_dev *card = dev_id;
  2212. u32 stat;
  2213. stat = readl(SAR_REG_STAT) & 0xffff;
  2214. if (!stat) /* no interrupt for us */
  2215. return IRQ_NONE;
  2216. if (test_and_set_bit(IDT77252_BIT_INTERRUPT, &card->flags)) {
  2217. printk("%s: Re-entering irq_handler()\n", card->name);
  2218. goto out;
  2219. }
  2220. writel(stat, SAR_REG_STAT); /* reset interrupt */
  2221. if (stat & SAR_STAT_TSIF) { /* entry written to TSQ */
  2222. INTPRINTK("%s: TSIF\n", card->name);
  2223. card->irqstat[15]++;
  2224. idt77252_tx(card);
  2225. }
  2226. if (stat & SAR_STAT_TXICP) { /* Incomplete CS-PDU has */
  2227. INTPRINTK("%s: TXICP\n", card->name);
  2228. card->irqstat[14]++;
  2229. #ifdef CONFIG_ATM_IDT77252_DEBUG
  2230. idt77252_tx_dump(card);
  2231. #endif
  2232. }
  2233. if (stat & SAR_STAT_TSQF) { /* TSQ 7/8 full */
  2234. INTPRINTK("%s: TSQF\n", card->name);
  2235. card->irqstat[12]++;
  2236. idt77252_tx(card);
  2237. }
  2238. if (stat & SAR_STAT_TMROF) { /* Timer overflow */
  2239. INTPRINTK("%s: TMROF\n", card->name);
  2240. card->irqstat[11]++;
  2241. idt77252_collect_stat(card);
  2242. }
  2243. if (stat & SAR_STAT_EPDU) { /* Got complete CS-PDU */
  2244. INTPRINTK("%s: EPDU\n", card->name);
  2245. card->irqstat[5]++;
  2246. idt77252_rx(card);
  2247. }
  2248. if (stat & SAR_STAT_RSQAF) { /* RSQ is 7/8 full */
  2249. INTPRINTK("%s: RSQAF\n", card->name);
  2250. card->irqstat[1]++;
  2251. idt77252_rx(card);
  2252. }
  2253. if (stat & SAR_STAT_RSQF) { /* RSQ is full */
  2254. INTPRINTK("%s: RSQF\n", card->name);
  2255. card->irqstat[6]++;
  2256. idt77252_rx(card);
  2257. }
  2258. if (stat & SAR_STAT_RAWCF) { /* Raw cell received */
  2259. INTPRINTK("%s: RAWCF\n", card->name);
  2260. card->irqstat[4]++;
  2261. idt77252_rx_raw(card);
  2262. }
  2263. if (stat & SAR_STAT_PHYI) { /* PHY device interrupt */
  2264. INTPRINTK("%s: PHYI", card->name);
  2265. card->irqstat[10]++;
  2266. if (card->atmdev->phy && card->atmdev->phy->interrupt)
  2267. card->atmdev->phy->interrupt(card->atmdev);
  2268. }
  2269. if (stat & (SAR_STAT_FBQ0A | SAR_STAT_FBQ1A |
  2270. SAR_STAT_FBQ2A | SAR_STAT_FBQ3A)) {
  2271. writel(readl(SAR_REG_CFG) & ~(SAR_CFG_FBIE), SAR_REG_CFG);
  2272. INTPRINTK("%s: FBQA: %04x\n", card->name, stat);
  2273. if (stat & SAR_STAT_FBQ0A)
  2274. card->irqstat[2]++;
  2275. if (stat & SAR_STAT_FBQ1A)
  2276. card->irqstat[3]++;
  2277. if (stat & SAR_STAT_FBQ2A)
  2278. card->irqstat[7]++;
  2279. if (stat & SAR_STAT_FBQ3A)
  2280. card->irqstat[8]++;
  2281. schedule_work(&card->tqueue);
  2282. }
  2283. out:
  2284. clear_bit(IDT77252_BIT_INTERRUPT, &card->flags);
  2285. return IRQ_HANDLED;
  2286. }
  2287. static void
  2288. idt77252_softint(struct work_struct *work)
  2289. {
  2290. struct idt77252_dev *card =
  2291. container_of(work, struct idt77252_dev, tqueue);
  2292. u32 stat;
  2293. int done;
  2294. for (done = 1; ; done = 1) {
  2295. stat = readl(SAR_REG_STAT) >> 16;
  2296. if ((stat & 0x0f) < SAR_FBQ0_HIGH) {
  2297. add_rx_skb(card, 0, SAR_FB_SIZE_0, 32);
  2298. done = 0;
  2299. }
  2300. stat >>= 4;
  2301. if ((stat & 0x0f) < SAR_FBQ1_HIGH) {
  2302. add_rx_skb(card, 1, SAR_FB_SIZE_1, 32);
  2303. done = 0;
  2304. }
  2305. stat >>= 4;
  2306. if ((stat & 0x0f) < SAR_FBQ2_HIGH) {
  2307. add_rx_skb(card, 2, SAR_FB_SIZE_2, 32);
  2308. done = 0;
  2309. }
  2310. stat >>= 4;
  2311. if ((stat & 0x0f) < SAR_FBQ3_HIGH) {
  2312. add_rx_skb(card, 3, SAR_FB_SIZE_3, 32);
  2313. done = 0;
  2314. }
  2315. if (done)
  2316. break;
  2317. }
  2318. writel(readl(SAR_REG_CFG) | SAR_CFG_FBIE, SAR_REG_CFG);
  2319. }
  2320. static int
  2321. open_card_oam(struct idt77252_dev *card)
  2322. {
  2323. unsigned long flags;
  2324. unsigned long addr;
  2325. struct vc_map *vc;
  2326. int vpi, vci;
  2327. int index;
  2328. u32 rcte;
  2329. for (vpi = 0; vpi < (1 << card->vpibits); vpi++) {
  2330. for (vci = 3; vci < 5; vci++) {
  2331. index = VPCI2VC(card, vpi, vci);
  2332. vc = kzalloc(sizeof(struct vc_map), GFP_KERNEL);
  2333. if (!vc) {
  2334. printk("%s: can't alloc vc\n", card->name);
  2335. return -ENOMEM;
  2336. }
  2337. vc->index = index;
  2338. card->vcs[index] = vc;
  2339. flush_rx_pool(card, &vc->rcv.rx_pool);
  2340. rcte = SAR_RCTE_CONNECTOPEN |
  2341. SAR_RCTE_RAWCELLINTEN |
  2342. SAR_RCTE_RCQ |
  2343. SAR_RCTE_FBP_1;
  2344. addr = card->rct_base + (vc->index << 2);
  2345. write_sram(card, addr, rcte);
  2346. spin_lock_irqsave(&card->cmd_lock, flags);
  2347. writel(SAR_CMD_OPEN_CONNECTION | (addr << 2),
  2348. SAR_REG_CMD);
  2349. waitfor_idle(card);
  2350. spin_unlock_irqrestore(&card->cmd_lock, flags);
  2351. }
  2352. }
  2353. return 0;
  2354. }
  2355. static void
  2356. close_card_oam(struct idt77252_dev *card)
  2357. {
  2358. unsigned long flags;
  2359. unsigned long addr;
  2360. struct vc_map *vc;
  2361. int vpi, vci;
  2362. int index;
  2363. for (vpi = 0; vpi < (1 << card->vpibits); vpi++) {
  2364. for (vci = 3; vci < 5; vci++) {
  2365. index = VPCI2VC(card, vpi, vci);
  2366. vc = card->vcs[index];
  2367. addr = card->rct_base + vc->index * SAR_SRAM_RCT_SIZE;
  2368. spin_lock_irqsave(&card->cmd_lock, flags);
  2369. writel(SAR_CMD_CLOSE_CONNECTION | (addr << 2),
  2370. SAR_REG_CMD);
  2371. waitfor_idle(card);
  2372. spin_unlock_irqrestore(&card->cmd_lock, flags);
  2373. if (skb_queue_len(&vc->rcv.rx_pool.queue) != 0) {
  2374. DPRINTK("%s: closing a VC "
  2375. "with pending rx buffers.\n",
  2376. card->name);
  2377. recycle_rx_pool_skb(card, &vc->rcv.rx_pool);
  2378. }
  2379. kfree(vc);
  2380. }
  2381. }
  2382. }
  2383. static int
  2384. open_card_ubr0(struct idt77252_dev *card)
  2385. {
  2386. struct vc_map *vc;
  2387. vc = kzalloc(sizeof(struct vc_map), GFP_KERNEL);
  2388. if (!vc) {
  2389. printk("%s: can't alloc vc\n", card->name);
  2390. return -ENOMEM;
  2391. }
  2392. card->vcs[0] = vc;
  2393. vc->class = SCHED_UBR0;
  2394. vc->scq = alloc_scq(card, vc->class);
  2395. if (!vc->scq) {
  2396. printk("%s: can't get SCQ.\n", card->name);
  2397. kfree(card->vcs[0]);
  2398. card->vcs[0] = NULL;
  2399. return -ENOMEM;
  2400. }
  2401. card->scd2vc[0] = vc;
  2402. vc->scd_index = 0;
  2403. vc->scq->scd = card->scd_base;
  2404. fill_scd(card, vc->scq, vc->class);
  2405. write_sram(card, card->tct_base + 0, TCT_UBR | card->scd_base);
  2406. write_sram(card, card->tct_base + 1, 0);
  2407. write_sram(card, card->tct_base + 2, 0);
  2408. write_sram(card, card->tct_base + 3, 0);
  2409. write_sram(card, card->tct_base + 4, 0);
  2410. write_sram(card, card->tct_base + 5, 0);
  2411. write_sram(card, card->tct_base + 6, 0);
  2412. write_sram(card, card->tct_base + 7, TCT_FLAG_UBR);
  2413. clear_bit(VCF_IDLE, &vc->flags);
  2414. writel(TCMDQ_START | 0, SAR_REG_TCMDQ);
  2415. return 0;
  2416. }
  2417. static void
  2418. close_card_ubr0(struct idt77252_dev *card)
  2419. {
  2420. struct vc_map *vc = card->vcs[0];
  2421. free_scq(card, vc->scq);
  2422. kfree(vc);
  2423. }
  2424. static int
  2425. idt77252_dev_open(struct idt77252_dev *card)
  2426. {
  2427. u32 conf;
  2428. if (!test_bit(IDT77252_BIT_INIT, &card->flags)) {
  2429. printk("%s: SAR not yet initialized.\n", card->name);
  2430. return -1;
  2431. }
  2432. conf = SAR_CFG_RXPTH| /* enable receive path */
  2433. SAR_RX_DELAY | /* interrupt on complete PDU */
  2434. SAR_CFG_RAWIE | /* interrupt enable on raw cells */
  2435. SAR_CFG_RQFIE | /* interrupt on RSQ almost full */
  2436. SAR_CFG_TMOIE | /* interrupt on timer overflow */
  2437. SAR_CFG_FBIE | /* interrupt on low free buffers */
  2438. SAR_CFG_TXEN | /* transmit operation enable */
  2439. SAR_CFG_TXINT | /* interrupt on transmit status */
  2440. SAR_CFG_TXUIE | /* interrupt on transmit underrun */
  2441. SAR_CFG_TXSFI | /* interrupt on TSQ almost full */
  2442. SAR_CFG_PHYIE /* enable PHY interrupts */
  2443. ;
  2444. #ifdef CONFIG_ATM_IDT77252_RCV_ALL
  2445. /* Test RAW cell receive. */
  2446. conf |= SAR_CFG_VPECA;
  2447. #endif
  2448. writel(readl(SAR_REG_CFG) | conf, SAR_REG_CFG);
  2449. if (open_card_oam(card)) {
  2450. printk("%s: Error initializing OAM.\n", card->name);
  2451. return -1;
  2452. }
  2453. if (open_card_ubr0(card)) {
  2454. printk("%s: Error initializing UBR0.\n", card->name);
  2455. return -1;
  2456. }
  2457. IPRINTK("%s: opened IDT77252 ABR SAR.\n", card->name);
  2458. return 0;
  2459. }
  2460. static void idt77252_dev_close(struct atm_dev *dev)
  2461. {
  2462. struct idt77252_dev *card = dev->dev_data;
  2463. u32 conf;
  2464. close_card_ubr0(card);
  2465. close_card_oam(card);
  2466. conf = SAR_CFG_RXPTH | /* enable receive path */
  2467. SAR_RX_DELAY | /* interrupt on complete PDU */
  2468. SAR_CFG_RAWIE | /* interrupt enable on raw cells */
  2469. SAR_CFG_RQFIE | /* interrupt on RSQ almost full */
  2470. SAR_CFG_TMOIE | /* interrupt on timer overflow */
  2471. SAR_CFG_FBIE | /* interrupt on low free buffers */
  2472. SAR_CFG_TXEN | /* transmit operation enable */
  2473. SAR_CFG_TXINT | /* interrupt on transmit status */
  2474. SAR_CFG_TXUIE | /* interrupt on xmit underrun */
  2475. SAR_CFG_TXSFI /* interrupt on TSQ almost full */
  2476. ;
  2477. writel(readl(SAR_REG_CFG) & ~(conf), SAR_REG_CFG);
  2478. DIPRINTK("%s: closed IDT77252 ABR SAR.\n", card->name);
  2479. }
  2480. /*****************************************************************************/
  2481. /* */
  2482. /* Initialisation and Deinitialization of IDT77252 */
  2483. /* */
  2484. /*****************************************************************************/
  2485. static void
  2486. deinit_card(struct idt77252_dev *card)
  2487. {
  2488. struct sk_buff *skb;
  2489. int i, j;
  2490. if (!test_bit(IDT77252_BIT_INIT, &card->flags)) {
  2491. printk("%s: SAR not yet initialized.\n", card->name);
  2492. return;
  2493. }
  2494. DIPRINTK("idt77252: deinitialize card %u\n", card->index);
  2495. writel(0, SAR_REG_CFG);
  2496. if (card->atmdev)
  2497. atm_dev_deregister(card->atmdev);
  2498. for (i = 0; i < 4; i++) {
  2499. for (j = 0; j < FBQ_SIZE; j++) {
  2500. skb = card->sbpool[i].skb[j];
  2501. if (skb) {
  2502. dma_unmap_single(&card->pcidev->dev,
  2503. IDT77252_PRV_PADDR(skb),
  2504. (skb_end_pointer(skb) -
  2505. skb->data),
  2506. DMA_FROM_DEVICE);
  2507. card->sbpool[i].skb[j] = NULL;
  2508. dev_kfree_skb(skb);
  2509. }
  2510. }
  2511. }
  2512. vfree(card->soft_tst);
  2513. vfree(card->scd2vc);
  2514. vfree(card->vcs);
  2515. if (card->raw_cell_hnd) {
  2516. dma_free_coherent(&card->pcidev->dev, 2 * sizeof(u32),
  2517. card->raw_cell_hnd, card->raw_cell_paddr);
  2518. }
  2519. if (card->rsq.base) {
  2520. DIPRINTK("%s: Release RSQ ...\n", card->name);
  2521. deinit_rsq(card);
  2522. }
  2523. if (card->tsq.base) {
  2524. DIPRINTK("%s: Release TSQ ...\n", card->name);
  2525. deinit_tsq(card);
  2526. }
  2527. DIPRINTK("idt77252: Release IRQ.\n");
  2528. free_irq(card->pcidev->irq, card);
  2529. for (i = 0; i < 4; i++) {
  2530. if (card->fbq[i])
  2531. iounmap(card->fbq[i]);
  2532. }
  2533. if (card->membase)
  2534. iounmap(card->membase);
  2535. clear_bit(IDT77252_BIT_INIT, &card->flags);
  2536. DIPRINTK("%s: Card deinitialized.\n", card->name);
  2537. }
  2538. static void init_sram(struct idt77252_dev *card)
  2539. {
  2540. int i;
  2541. for (i = 0; i < card->sramsize; i += 4)
  2542. write_sram(card, (i >> 2), 0);
  2543. /* set SRAM layout for THIS card */
  2544. if (card->sramsize == (512 * 1024)) {
  2545. card->tct_base = SAR_SRAM_TCT_128_BASE;
  2546. card->tct_size = (SAR_SRAM_TCT_128_TOP - card->tct_base + 1)
  2547. / SAR_SRAM_TCT_SIZE;
  2548. card->rct_base = SAR_SRAM_RCT_128_BASE;
  2549. card->rct_size = (SAR_SRAM_RCT_128_TOP - card->rct_base + 1)
  2550. / SAR_SRAM_RCT_SIZE;
  2551. card->rt_base = SAR_SRAM_RT_128_BASE;
  2552. card->scd_base = SAR_SRAM_SCD_128_BASE;
  2553. card->scd_size = (SAR_SRAM_SCD_128_TOP - card->scd_base + 1)
  2554. / SAR_SRAM_SCD_SIZE;
  2555. card->tst[0] = SAR_SRAM_TST1_128_BASE;
  2556. card->tst[1] = SAR_SRAM_TST2_128_BASE;
  2557. card->tst_size = SAR_SRAM_TST1_128_TOP - card->tst[0] + 1;
  2558. card->abrst_base = SAR_SRAM_ABRSTD_128_BASE;
  2559. card->abrst_size = SAR_ABRSTD_SIZE_8K;
  2560. card->fifo_base = SAR_SRAM_FIFO_128_BASE;
  2561. card->fifo_size = SAR_RXFD_SIZE_32K;
  2562. } else {
  2563. card->tct_base = SAR_SRAM_TCT_32_BASE;
  2564. card->tct_size = (SAR_SRAM_TCT_32_TOP - card->tct_base + 1)
  2565. / SAR_SRAM_TCT_SIZE;
  2566. card->rct_base = SAR_SRAM_RCT_32_BASE;
  2567. card->rct_size = (SAR_SRAM_RCT_32_TOP - card->rct_base + 1)
  2568. / SAR_SRAM_RCT_SIZE;
  2569. card->rt_base = SAR_SRAM_RT_32_BASE;
  2570. card->scd_base = SAR_SRAM_SCD_32_BASE;
  2571. card->scd_size = (SAR_SRAM_SCD_32_TOP - card->scd_base + 1)
  2572. / SAR_SRAM_SCD_SIZE;
  2573. card->tst[0] = SAR_SRAM_TST1_32_BASE;
  2574. card->tst[1] = SAR_SRAM_TST2_32_BASE;
  2575. card->tst_size = (SAR_SRAM_TST1_32_TOP - card->tst[0] + 1);
  2576. card->abrst_base = SAR_SRAM_ABRSTD_32_BASE;
  2577. card->abrst_size = SAR_ABRSTD_SIZE_1K;
  2578. card->fifo_base = SAR_SRAM_FIFO_32_BASE;
  2579. card->fifo_size = SAR_RXFD_SIZE_4K;
  2580. }
  2581. /* Initialize TCT */
  2582. for (i = 0; i < card->tct_size; i++) {
  2583. write_sram(card, i * SAR_SRAM_TCT_SIZE + 0, 0);
  2584. write_sram(card, i * SAR_SRAM_TCT_SIZE + 1, 0);
  2585. write_sram(card, i * SAR_SRAM_TCT_SIZE + 2, 0);
  2586. write_sram(card, i * SAR_SRAM_TCT_SIZE + 3, 0);
  2587. write_sram(card, i * SAR_SRAM_TCT_SIZE + 4, 0);
  2588. write_sram(card, i * SAR_SRAM_TCT_SIZE + 5, 0);
  2589. write_sram(card, i * SAR_SRAM_TCT_SIZE + 6, 0);
  2590. write_sram(card, i * SAR_SRAM_TCT_SIZE + 7, 0);
  2591. }
  2592. /* Initialize RCT */
  2593. for (i = 0; i < card->rct_size; i++) {
  2594. write_sram(card, card->rct_base + i * SAR_SRAM_RCT_SIZE,
  2595. (u32) SAR_RCTE_RAWCELLINTEN);
  2596. write_sram(card, card->rct_base + i * SAR_SRAM_RCT_SIZE + 1,
  2597. (u32) 0);
  2598. write_sram(card, card->rct_base + i * SAR_SRAM_RCT_SIZE + 2,
  2599. (u32) 0);
  2600. write_sram(card, card->rct_base + i * SAR_SRAM_RCT_SIZE + 3,
  2601. (u32) 0xffffffff);
  2602. }
  2603. writel((SAR_FBQ0_LOW << 28) | (SAR_FB_SIZE_0 / 48), SAR_REG_FBQS0);
  2604. writel((SAR_FBQ1_LOW << 28) | (SAR_FB_SIZE_1 / 48), SAR_REG_FBQS1);
  2605. writel((SAR_FBQ2_LOW << 28) | (SAR_FB_SIZE_2 / 48), SAR_REG_FBQS2);
  2606. writel((SAR_FBQ3_LOW << 28) | (SAR_FB_SIZE_3 / 48), SAR_REG_FBQS3);
  2607. /* Initialize rate table */
  2608. for (i = 0; i < 256; i++) {
  2609. write_sram(card, card->rt_base + i, log_to_rate[i]);
  2610. }
  2611. for (i = 0; i < 128; i++) {
  2612. unsigned int tmp;
  2613. tmp = rate_to_log[(i << 2) + 0] << 0;
  2614. tmp |= rate_to_log[(i << 2) + 1] << 8;
  2615. tmp |= rate_to_log[(i << 2) + 2] << 16;
  2616. tmp |= rate_to_log[(i << 2) + 3] << 24;
  2617. write_sram(card, card->rt_base + 256 + i, tmp);
  2618. }
  2619. #if 0 /* Fill RDF and AIR tables. */
  2620. for (i = 0; i < 128; i++) {
  2621. unsigned int tmp;
  2622. tmp = RDF[0][(i << 1) + 0] << 16;
  2623. tmp |= RDF[0][(i << 1) + 1] << 0;
  2624. write_sram(card, card->rt_base + 512 + i, tmp);
  2625. }
  2626. for (i = 0; i < 128; i++) {
  2627. unsigned int tmp;
  2628. tmp = AIR[0][(i << 1) + 0] << 16;
  2629. tmp |= AIR[0][(i << 1) + 1] << 0;
  2630. write_sram(card, card->rt_base + 640 + i, tmp);
  2631. }
  2632. #endif
  2633. IPRINTK("%s: initialize rate table ...\n", card->name);
  2634. writel(card->rt_base << 2, SAR_REG_RTBL);
  2635. /* Initialize TSTs */
  2636. IPRINTK("%s: initialize TST ...\n", card->name);
  2637. card->tst_free = card->tst_size - 2; /* last two are jumps */
  2638. for (i = card->tst[0]; i < card->tst[0] + card->tst_size - 2; i++)
  2639. write_sram(card, i, TSTE_OPC_VAR);
  2640. write_sram(card, i++, TSTE_OPC_JMP | (card->tst[0] << 2));
  2641. idt77252_sram_write_errors = 1;
  2642. write_sram(card, i++, TSTE_OPC_JMP | (card->tst[1] << 2));
  2643. idt77252_sram_write_errors = 0;
  2644. for (i = card->tst[1]; i < card->tst[1] + card->tst_size - 2; i++)
  2645. write_sram(card, i, TSTE_OPC_VAR);
  2646. write_sram(card, i++, TSTE_OPC_JMP | (card->tst[1] << 2));
  2647. idt77252_sram_write_errors = 1;
  2648. write_sram(card, i++, TSTE_OPC_JMP | (card->tst[0] << 2));
  2649. idt77252_sram_write_errors = 0;
  2650. card->tst_index = 0;
  2651. writel(card->tst[0] << 2, SAR_REG_TSTB);
  2652. /* Initialize ABRSTD and Receive FIFO */
  2653. IPRINTK("%s: initialize ABRSTD ...\n", card->name);
  2654. writel(card->abrst_size | (card->abrst_base << 2),
  2655. SAR_REG_ABRSTD);
  2656. IPRINTK("%s: initialize receive fifo ...\n", card->name);
  2657. writel(card->fifo_size | (card->fifo_base << 2),
  2658. SAR_REG_RXFD);
  2659. IPRINTK("%s: SRAM initialization complete.\n", card->name);
  2660. }
  2661. static int init_card(struct atm_dev *dev)
  2662. {
  2663. struct idt77252_dev *card = dev->dev_data;
  2664. struct pci_dev *pcidev = card->pcidev;
  2665. unsigned long tmpl, modl;
  2666. unsigned int linkrate, rsvdcr;
  2667. unsigned int tst_entries;
  2668. struct net_device *tmp;
  2669. char tname[10];
  2670. u32 size;
  2671. u_char pci_byte;
  2672. u32 conf;
  2673. int i, k;
  2674. if (test_bit(IDT77252_BIT_INIT, &card->flags)) {
  2675. printk("Error: SAR already initialized.\n");
  2676. return -1;
  2677. }
  2678. /*****************************************************************/
  2679. /* P C I C O N F I G U R A T I O N */
  2680. /*****************************************************************/
  2681. /* Set PCI Retry-Timeout and TRDY timeout */
  2682. IPRINTK("%s: Checking PCI retries.\n", card->name);
  2683. if (pci_read_config_byte(pcidev, 0x40, &pci_byte) != 0) {
  2684. printk("%s: can't read PCI retry timeout.\n", card->name);
  2685. deinit_card(card);
  2686. return -1;
  2687. }
  2688. if (pci_byte != 0) {
  2689. IPRINTK("%s: PCI retry timeout: %d, set to 0.\n",
  2690. card->name, pci_byte);
  2691. if (pci_write_config_byte(pcidev, 0x40, 0) != 0) {
  2692. printk("%s: can't set PCI retry timeout.\n",
  2693. card->name);
  2694. deinit_card(card);
  2695. return -1;
  2696. }
  2697. }
  2698. IPRINTK("%s: Checking PCI TRDY.\n", card->name);
  2699. if (pci_read_config_byte(pcidev, 0x41, &pci_byte) != 0) {
  2700. printk("%s: can't read PCI TRDY timeout.\n", card->name);
  2701. deinit_card(card);
  2702. return -1;
  2703. }
  2704. if (pci_byte != 0) {
  2705. IPRINTK("%s: PCI TRDY timeout: %d, set to 0.\n",
  2706. card->name, pci_byte);
  2707. if (pci_write_config_byte(pcidev, 0x41, 0) != 0) {
  2708. printk("%s: can't set PCI TRDY timeout.\n", card->name);
  2709. deinit_card(card);
  2710. return -1;
  2711. }
  2712. }
  2713. /* Reset Timer register */
  2714. if (readl(SAR_REG_STAT) & SAR_STAT_TMROF) {
  2715. printk("%s: resetting timer overflow.\n", card->name);
  2716. writel(SAR_STAT_TMROF, SAR_REG_STAT);
  2717. }
  2718. IPRINTK("%s: Request IRQ ... ", card->name);
  2719. if (request_irq(pcidev->irq, idt77252_interrupt, IRQF_SHARED,
  2720. card->name, card) != 0) {
  2721. printk("%s: can't allocate IRQ.\n", card->name);
  2722. deinit_card(card);
  2723. return -1;
  2724. }
  2725. IPRINTK("got %d.\n", pcidev->irq);
  2726. /*****************************************************************/
  2727. /* C H E C K A N D I N I T S R A M */
  2728. /*****************************************************************/
  2729. IPRINTK("%s: Initializing SRAM\n", card->name);
  2730. /* preset size of connecton table, so that init_sram() knows about it */
  2731. conf = SAR_CFG_TX_FIFO_SIZE_9 | /* Use maximum fifo size */
  2732. SAR_CFG_RXSTQ_SIZE_8k | /* Receive Status Queue is 8k */
  2733. SAR_CFG_IDLE_CLP | /* Set CLP on idle cells */
  2734. #ifndef ATM_IDT77252_SEND_IDLE
  2735. SAR_CFG_NO_IDLE | /* Do not send idle cells */
  2736. #endif
  2737. 0;
  2738. if (card->sramsize == (512 * 1024))
  2739. conf |= SAR_CFG_CNTBL_1k;
  2740. else
  2741. conf |= SAR_CFG_CNTBL_512;
  2742. switch (vpibits) {
  2743. case 0:
  2744. conf |= SAR_CFG_VPVCS_0;
  2745. break;
  2746. default:
  2747. case 1:
  2748. conf |= SAR_CFG_VPVCS_1;
  2749. break;
  2750. case 2:
  2751. conf |= SAR_CFG_VPVCS_2;
  2752. break;
  2753. case 8:
  2754. conf |= SAR_CFG_VPVCS_8;
  2755. break;
  2756. }
  2757. writel(readl(SAR_REG_CFG) | conf, SAR_REG_CFG);
  2758. init_sram(card);
  2759. /********************************************************************/
  2760. /* A L L O C R A M A N D S E T V A R I O U S T H I N G S */
  2761. /********************************************************************/
  2762. /* Initialize TSQ */
  2763. if (0 != init_tsq(card)) {
  2764. deinit_card(card);
  2765. return -1;
  2766. }
  2767. /* Initialize RSQ */
  2768. if (0 != init_rsq(card)) {
  2769. deinit_card(card);
  2770. return -1;
  2771. }
  2772. card->vpibits = vpibits;
  2773. if (card->sramsize == (512 * 1024)) {
  2774. card->vcibits = 10 - card->vpibits;
  2775. } else {
  2776. card->vcibits = 9 - card->vpibits;
  2777. }
  2778. card->vcimask = 0;
  2779. for (k = 0, i = 1; k < card->vcibits; k++) {
  2780. card->vcimask |= i;
  2781. i <<= 1;
  2782. }
  2783. IPRINTK("%s: Setting VPI/VCI mask to zero.\n", card->name);
  2784. writel(0, SAR_REG_VPM);
  2785. /* Little Endian Order */
  2786. writel(0, SAR_REG_GP);
  2787. /* Initialize RAW Cell Handle Register */
  2788. card->raw_cell_hnd = dma_alloc_coherent(&card->pcidev->dev,
  2789. 2 * sizeof(u32),
  2790. &card->raw_cell_paddr,
  2791. GFP_KERNEL);
  2792. if (!card->raw_cell_hnd) {
  2793. printk("%s: memory allocation failure.\n", card->name);
  2794. deinit_card(card);
  2795. return -1;
  2796. }
  2797. writel(card->raw_cell_paddr, SAR_REG_RAWHND);
  2798. IPRINTK("%s: raw cell handle is at 0x%p.\n", card->name,
  2799. card->raw_cell_hnd);
  2800. size = sizeof(struct vc_map *) * card->tct_size;
  2801. IPRINTK("%s: allocate %d byte for VC map.\n", card->name, size);
  2802. card->vcs = vzalloc(size);
  2803. if (!card->vcs) {
  2804. printk("%s: memory allocation failure.\n", card->name);
  2805. deinit_card(card);
  2806. return -1;
  2807. }
  2808. size = sizeof(struct vc_map *) * card->scd_size;
  2809. IPRINTK("%s: allocate %d byte for SCD to VC mapping.\n",
  2810. card->name, size);
  2811. card->scd2vc = vzalloc(size);
  2812. if (!card->scd2vc) {
  2813. printk("%s: memory allocation failure.\n", card->name);
  2814. deinit_card(card);
  2815. return -1;
  2816. }
  2817. size = sizeof(struct tst_info) * (card->tst_size - 2);
  2818. IPRINTK("%s: allocate %d byte for TST to VC mapping.\n",
  2819. card->name, size);
  2820. card->soft_tst = vmalloc(size);
  2821. if (!card->soft_tst) {
  2822. printk("%s: memory allocation failure.\n", card->name);
  2823. deinit_card(card);
  2824. return -1;
  2825. }
  2826. for (i = 0; i < card->tst_size - 2; i++) {
  2827. card->soft_tst[i].tste = TSTE_OPC_VAR;
  2828. card->soft_tst[i].vc = NULL;
  2829. }
  2830. if (dev->phy == NULL) {
  2831. printk("%s: No LT device defined.\n", card->name);
  2832. deinit_card(card);
  2833. return -1;
  2834. }
  2835. if (dev->phy->ioctl == NULL) {
  2836. printk("%s: LT had no IOCTL function defined.\n", card->name);
  2837. deinit_card(card);
  2838. return -1;
  2839. }
  2840. #ifdef CONFIG_ATM_IDT77252_USE_SUNI
  2841. /*
  2842. * this is a jhs hack to get around special functionality in the
  2843. * phy driver for the atecom hardware; the functionality doesn't
  2844. * exist in the linux atm suni driver
  2845. *
  2846. * it isn't the right way to do things, but as the guy from NIST
  2847. * said, talking about their measurement of the fine structure
  2848. * constant, "it's good enough for government work."
  2849. */
  2850. linkrate = 149760000;
  2851. #endif
  2852. card->link_pcr = (linkrate / 8 / 53);
  2853. printk("%s: Linkrate on ATM line : %u bit/s, %u cell/s.\n",
  2854. card->name, linkrate, card->link_pcr);
  2855. #ifdef ATM_IDT77252_SEND_IDLE
  2856. card->utopia_pcr = card->link_pcr;
  2857. #else
  2858. card->utopia_pcr = (160000000 / 8 / 54);
  2859. #endif
  2860. rsvdcr = 0;
  2861. if (card->utopia_pcr > card->link_pcr)
  2862. rsvdcr = card->utopia_pcr - card->link_pcr;
  2863. tmpl = (unsigned long) rsvdcr * ((unsigned long) card->tst_size - 2);
  2864. modl = tmpl % (unsigned long)card->utopia_pcr;
  2865. tst_entries = (int) (tmpl / (unsigned long)card->utopia_pcr);
  2866. if (modl)
  2867. tst_entries++;
  2868. card->tst_free -= tst_entries;
  2869. fill_tst(card, NULL, tst_entries, TSTE_OPC_NULL);
  2870. #ifdef HAVE_EEPROM
  2871. idt77252_eeprom_init(card);
  2872. printk("%s: EEPROM: %02x:", card->name,
  2873. idt77252_eeprom_read_status(card));
  2874. for (i = 0; i < 0x80; i++) {
  2875. printk(" %02x",
  2876. idt77252_eeprom_read_byte(card, i)
  2877. );
  2878. }
  2879. printk("\n");
  2880. #endif /* HAVE_EEPROM */
  2881. /*
  2882. * XXX: <hack>
  2883. */
  2884. sprintf(tname, "eth%d", card->index);
  2885. tmp = dev_get_by_name(&init_net, tname); /* jhs: was "tmp = dev_get(tname);" */
  2886. if (tmp) {
  2887. memcpy(card->atmdev->esi, tmp->dev_addr, 6);
  2888. dev_put(tmp);
  2889. printk("%s: ESI %pM\n", card->name, card->atmdev->esi);
  2890. }
  2891. /*
  2892. * XXX: </hack>
  2893. */
  2894. /* Set Maximum Deficit Count for now. */
  2895. writel(0xffff, SAR_REG_MDFCT);
  2896. set_bit(IDT77252_BIT_INIT, &card->flags);
  2897. XPRINTK("%s: IDT77252 ABR SAR initialization complete.\n", card->name);
  2898. return 0;
  2899. }
  2900. /*****************************************************************************/
  2901. /* */
  2902. /* Probing of IDT77252 ABR SAR */
  2903. /* */
  2904. /*****************************************************************************/
  2905. static int idt77252_preset(struct idt77252_dev *card)
  2906. {
  2907. u16 pci_command;
  2908. /*****************************************************************/
  2909. /* P C I C O N F I G U R A T I O N */
  2910. /*****************************************************************/
  2911. XPRINTK("%s: Enable PCI master and memory access for SAR.\n",
  2912. card->name);
  2913. if (pci_read_config_word(card->pcidev, PCI_COMMAND, &pci_command)) {
  2914. printk("%s: can't read PCI_COMMAND.\n", card->name);
  2915. deinit_card(card);
  2916. return -1;
  2917. }
  2918. if (!(pci_command & PCI_COMMAND_IO)) {
  2919. printk("%s: PCI_COMMAND: %04x (?)\n",
  2920. card->name, pci_command);
  2921. deinit_card(card);
  2922. return (-1);
  2923. }
  2924. pci_command |= (PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER);
  2925. if (pci_write_config_word(card->pcidev, PCI_COMMAND, pci_command)) {
  2926. printk("%s: can't write PCI_COMMAND.\n", card->name);
  2927. deinit_card(card);
  2928. return -1;
  2929. }
  2930. /*****************************************************************/
  2931. /* G E N E R I C R E S E T */
  2932. /*****************************************************************/
  2933. /* Software reset */
  2934. writel(SAR_CFG_SWRST, SAR_REG_CFG);
  2935. mdelay(1);
  2936. writel(0, SAR_REG_CFG);
  2937. IPRINTK("%s: Software resetted.\n", card->name);
  2938. return 0;
  2939. }
  2940. static unsigned long probe_sram(struct idt77252_dev *card)
  2941. {
  2942. u32 data, addr;
  2943. writel(0, SAR_REG_DR0);
  2944. writel(SAR_CMD_WRITE_SRAM | (0 << 2), SAR_REG_CMD);
  2945. for (addr = 0x4000; addr < 0x80000; addr += 0x4000) {
  2946. writel(ATM_POISON, SAR_REG_DR0);
  2947. writel(SAR_CMD_WRITE_SRAM | (addr << 2), SAR_REG_CMD);
  2948. writel(SAR_CMD_READ_SRAM | (0 << 2), SAR_REG_CMD);
  2949. data = readl(SAR_REG_DR0);
  2950. if (data != 0)
  2951. break;
  2952. }
  2953. return addr * sizeof(u32);
  2954. }
  2955. static int idt77252_init_one(struct pci_dev *pcidev,
  2956. const struct pci_device_id *id)
  2957. {
  2958. static struct idt77252_dev **last = &idt77252_chain;
  2959. static int index = 0;
  2960. unsigned long membase, srambase;
  2961. struct idt77252_dev *card;
  2962. struct atm_dev *dev;
  2963. int i, err;
  2964. if ((err = pci_enable_device(pcidev))) {
  2965. printk("idt77252: can't enable PCI device at %s\n", pci_name(pcidev));
  2966. return err;
  2967. }
  2968. if ((err = dma_set_mask_and_coherent(&pcidev->dev, DMA_BIT_MASK(32)))) {
  2969. printk("idt77252: can't enable DMA for PCI device at %s\n", pci_name(pcidev));
  2970. goto err_out_disable_pdev;
  2971. }
  2972. card = kzalloc(sizeof(struct idt77252_dev), GFP_KERNEL);
  2973. if (!card) {
  2974. printk("idt77252-%d: can't allocate private data\n", index);
  2975. err = -ENOMEM;
  2976. goto err_out_disable_pdev;
  2977. }
  2978. card->revision = pcidev->revision;
  2979. card->index = index;
  2980. card->pcidev = pcidev;
  2981. sprintf(card->name, "idt77252-%d", card->index);
  2982. INIT_WORK(&card->tqueue, idt77252_softint);
  2983. membase = pci_resource_start(pcidev, 1);
  2984. srambase = pci_resource_start(pcidev, 2);
  2985. mutex_init(&card->mutex);
  2986. spin_lock_init(&card->cmd_lock);
  2987. spin_lock_init(&card->tst_lock);
  2988. timer_setup(&card->tst_timer, tst_timer, 0);
  2989. /* Do the I/O remapping... */
  2990. card->membase = ioremap(membase, 1024);
  2991. if (!card->membase) {
  2992. printk("%s: can't ioremap() membase\n", card->name);
  2993. err = -EIO;
  2994. goto err_out_free_card;
  2995. }
  2996. if (idt77252_preset(card)) {
  2997. printk("%s: preset failed\n", card->name);
  2998. err = -EIO;
  2999. goto err_out_iounmap;
  3000. }
  3001. dev = atm_dev_register("idt77252", &pcidev->dev, &idt77252_ops, -1,
  3002. NULL);
  3003. if (!dev) {
  3004. printk("%s: can't register atm device\n", card->name);
  3005. err = -EIO;
  3006. goto err_out_iounmap;
  3007. }
  3008. dev->dev_data = card;
  3009. card->atmdev = dev;
  3010. #ifdef CONFIG_ATM_IDT77252_USE_SUNI
  3011. suni_init(dev);
  3012. if (!dev->phy) {
  3013. printk("%s: can't init SUNI\n", card->name);
  3014. err = -EIO;
  3015. goto err_out_deinit_card;
  3016. }
  3017. #endif /* CONFIG_ATM_IDT77252_USE_SUNI */
  3018. card->sramsize = probe_sram(card);
  3019. for (i = 0; i < 4; i++) {
  3020. card->fbq[i] = ioremap(srambase | 0x200000 | (i << 18), 4);
  3021. if (!card->fbq[i]) {
  3022. printk("%s: can't ioremap() FBQ%d\n", card->name, i);
  3023. err = -EIO;
  3024. goto err_out_deinit_card;
  3025. }
  3026. }
  3027. printk("%s: ABR SAR (Rev %c): MEM %08lx SRAM %08lx [%u KB]\n",
  3028. card->name, ((card->revision > 1) && (card->revision < 25)) ?
  3029. 'A' + card->revision - 1 : '?', membase, srambase,
  3030. card->sramsize / 1024);
  3031. if (init_card(dev)) {
  3032. printk("%s: init_card failed\n", card->name);
  3033. err = -EIO;
  3034. goto err_out_deinit_card;
  3035. }
  3036. dev->ci_range.vpi_bits = card->vpibits;
  3037. dev->ci_range.vci_bits = card->vcibits;
  3038. dev->link_rate = card->link_pcr;
  3039. if (dev->phy->start)
  3040. dev->phy->start(dev);
  3041. if (idt77252_dev_open(card)) {
  3042. printk("%s: dev_open failed\n", card->name);
  3043. err = -EIO;
  3044. goto err_out_stop;
  3045. }
  3046. *last = card;
  3047. last = &card->next;
  3048. index++;
  3049. return 0;
  3050. err_out_stop:
  3051. if (dev->phy->stop)
  3052. dev->phy->stop(dev);
  3053. err_out_deinit_card:
  3054. deinit_card(card);
  3055. err_out_iounmap:
  3056. iounmap(card->membase);
  3057. err_out_free_card:
  3058. kfree(card);
  3059. err_out_disable_pdev:
  3060. pci_disable_device(pcidev);
  3061. return err;
  3062. }
  3063. static const struct pci_device_id idt77252_pci_tbl[] =
  3064. {
  3065. { PCI_VDEVICE(IDT, PCI_DEVICE_ID_IDT_IDT77252), 0 },
  3066. { 0, }
  3067. };
  3068. MODULE_DEVICE_TABLE(pci, idt77252_pci_tbl);
  3069. static struct pci_driver idt77252_driver = {
  3070. .name = "idt77252",
  3071. .id_table = idt77252_pci_tbl,
  3072. .probe = idt77252_init_one,
  3073. };
  3074. static int __init idt77252_init(void)
  3075. {
  3076. struct sk_buff *skb;
  3077. printk("%s: at %p\n", __func__, idt77252_init);
  3078. BUILD_BUG_ON(sizeof(skb->cb) < sizeof(struct idt77252_skb_prv) + sizeof(struct atm_skb_data));
  3079. return pci_register_driver(&idt77252_driver);
  3080. }
  3081. static void __exit idt77252_exit(void)
  3082. {
  3083. struct idt77252_dev *card;
  3084. struct atm_dev *dev;
  3085. pci_unregister_driver(&idt77252_driver);
  3086. while (idt77252_chain) {
  3087. card = idt77252_chain;
  3088. dev = card->atmdev;
  3089. idt77252_chain = card->next;
  3090. timer_shutdown_sync(&card->tst_timer);
  3091. if (dev->phy->stop)
  3092. dev->phy->stop(dev);
  3093. deinit_card(card);
  3094. pci_disable_device(card->pcidev);
  3095. kfree(card);
  3096. }
  3097. DIPRINTK("idt77252: finished cleanup-module().\n");
  3098. }
  3099. module_init(idt77252_init);
  3100. module_exit(idt77252_exit);
  3101. MODULE_LICENSE("GPL");
  3102. module_param(vpibits, uint, 0);
  3103. MODULE_PARM_DESC(vpibits, "number of VPI bits supported (0, 1, or 2)");
  3104. #ifdef CONFIG_ATM_IDT77252_DEBUG
  3105. module_param(debug, ulong, 0644);
  3106. MODULE_PARM_DESC(debug, "debug bitmap, see drivers/atm/idt77252.h");
  3107. #endif
  3108. MODULE_AUTHOR("Eddie C. Dost <ecd@atecom.com>");
  3109. MODULE_DESCRIPTION("IDT77252 ABR SAR Driver");