btqca.h 4.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200
  1. /* SPDX-License-Identifier: GPL-2.0-only */
  2. /*
  3. * Bluetooth supports for Qualcomm Atheros ROME chips
  4. *
  5. * Copyright (c) 2015 The Linux Foundation. All rights reserved.
  6. */
  7. #define EDL_PATCH_CMD_OPCODE 0xFC00
  8. #define EDL_NVM_ACCESS_OPCODE 0xFC0B
  9. #define EDL_WRITE_BD_ADDR_OPCODE 0xFC14
  10. #define EDL_PATCH_CMD_LEN 1
  11. #define EDL_PATCH_VER_REQ_CMD 0x19
  12. #define EDL_PATCH_TLV_REQ_CMD 0x1E
  13. #define EDL_GET_BUILD_INFO_CMD 0x20
  14. #define EDL_GET_BID_REQ_CMD 0x23
  15. #define EDL_NVM_ACCESS_SET_REQ_CMD 0x01
  16. #define EDL_PATCH_CONFIG_CMD 0x28
  17. #define MAX_SIZE_PER_TLV_SEGMENT 243
  18. #define QCA_PRE_SHUTDOWN_CMD 0xFC08
  19. #define QCA_DISABLE_LOGGING 0xFC17
  20. #define EDL_CMD_REQ_RES_EVT 0x00
  21. #define EDL_PATCH_VER_RES_EVT 0x19
  22. #define EDL_APP_VER_RES_EVT 0x02
  23. #define EDL_TVL_DNLD_RES_EVT 0x04
  24. #define EDL_CMD_EXE_STATUS_EVT 0x00
  25. #define EDL_SET_BAUDRATE_RSP_EVT 0x92
  26. #define EDL_NVM_ACCESS_CODE_EVT 0x0B
  27. #define EDL_PATCH_CONFIG_RES_EVT 0x00
  28. #define QCA_DISABLE_LOGGING_SUB_OP 0x14
  29. #define EDL_TAG_ID_BD_ADDR 2
  30. #define EDL_TAG_ID_HCI 17
  31. #define EDL_TAG_ID_DEEP_SLEEP 27
  32. #define QCA_WCN3990_POWERON_PULSE 0xFC
  33. #define QCA_WCN3990_POWEROFF_PULSE 0xC0
  34. #define QCA_HCI_CC_OPCODE 0xFC00
  35. #define QCA_HCI_CC_SUCCESS 0x00
  36. #define QCA_WCN3991_SOC_ID 0x40014320
  37. /* QCA chipset version can be decided by patch and SoC
  38. * version, combination with upper 2 bytes from SoC
  39. * and lower 2 bytes from patch will be used.
  40. */
  41. #define get_soc_ver(soc_id, rom_ver) \
  42. ((le32_to_cpu(soc_id) << 16) | (le16_to_cpu(rom_ver)))
  43. #define QCA_HSP_GF_SOC_ID 0x1200
  44. #define QCA_HSP_GF_SOC_MASK 0x0000ff00
  45. enum qca_baudrate {
  46. QCA_BAUDRATE_115200 = 0,
  47. QCA_BAUDRATE_57600,
  48. QCA_BAUDRATE_38400,
  49. QCA_BAUDRATE_19200,
  50. QCA_BAUDRATE_9600,
  51. QCA_BAUDRATE_230400,
  52. QCA_BAUDRATE_250000,
  53. QCA_BAUDRATE_460800,
  54. QCA_BAUDRATE_500000,
  55. QCA_BAUDRATE_720000,
  56. QCA_BAUDRATE_921600,
  57. QCA_BAUDRATE_1000000,
  58. QCA_BAUDRATE_1250000,
  59. QCA_BAUDRATE_2000000,
  60. QCA_BAUDRATE_3000000,
  61. QCA_BAUDRATE_4000000,
  62. QCA_BAUDRATE_1600000,
  63. QCA_BAUDRATE_3200000,
  64. QCA_BAUDRATE_3500000,
  65. QCA_BAUDRATE_AUTO = 0xFE,
  66. QCA_BAUDRATE_RESERVED
  67. };
  68. enum qca_tlv_dnld_mode {
  69. QCA_SKIP_EVT_NONE,
  70. QCA_SKIP_EVT_VSE,
  71. QCA_SKIP_EVT_CC,
  72. QCA_SKIP_EVT_VSE_CC
  73. };
  74. enum qca_tlv_type {
  75. TLV_TYPE_PATCH = 1,
  76. TLV_TYPE_NVM,
  77. ELF_TYPE_PATCH,
  78. };
  79. struct qca_fw_config {
  80. u8 type;
  81. char fwname[64];
  82. uint8_t user_baud_rate;
  83. enum qca_tlv_dnld_mode dnld_mode;
  84. enum qca_tlv_dnld_mode dnld_type;
  85. bdaddr_t bdaddr;
  86. };
  87. struct edl_event_hdr {
  88. __u8 cresp;
  89. __u8 rtype;
  90. __u8 data[];
  91. } __packed;
  92. struct qca_btsoc_version {
  93. __le32 product_id;
  94. __le16 patch_ver;
  95. __le16 rom_ver;
  96. __le32 soc_id;
  97. } __packed;
  98. struct tlv_seg_resp {
  99. __u8 result;
  100. } __packed;
  101. struct tlv_type_patch {
  102. __le32 total_size;
  103. __le32 data_length;
  104. __u8 format_version;
  105. __u8 signature;
  106. __u8 download_mode;
  107. __u8 reserved1;
  108. __le16 product_id;
  109. __le16 rom_build;
  110. __le16 patch_version;
  111. __le16 reserved2;
  112. __le32 entry;
  113. } __packed;
  114. struct tlv_type_nvm {
  115. __le16 tag_id;
  116. __le16 tag_len;
  117. __le32 reserve1;
  118. __le32 reserve2;
  119. __u8 data[];
  120. } __packed;
  121. struct tlv_type_hdr {
  122. __le32 type_len;
  123. __u8 data[];
  124. } __packed;
  125. enum qca_btsoc_type {
  126. QCA_INVALID = -1,
  127. QCA_AR3002,
  128. QCA_ROME,
  129. QCA_WCN3988,
  130. QCA_WCN3990,
  131. QCA_WCN3998,
  132. QCA_WCN3991,
  133. QCA_QCA2066,
  134. QCA_QCA6390,
  135. QCA_WCN6750,
  136. QCA_WCN6855,
  137. QCA_WCN7850,
  138. };
  139. #if IS_ENABLED(CONFIG_BT_QCA)
  140. int qca_set_bdaddr_rome(struct hci_dev *hdev, const bdaddr_t *bdaddr);
  141. int qca_uart_setup(struct hci_dev *hdev, uint8_t baudrate,
  142. enum qca_btsoc_type soc_type, struct qca_btsoc_version ver,
  143. const char *firmware_name);
  144. int qca_read_soc_version(struct hci_dev *hdev, struct qca_btsoc_version *ver,
  145. enum qca_btsoc_type);
  146. int qca_set_bdaddr(struct hci_dev *hdev, const bdaddr_t *bdaddr);
  147. int qca_send_pre_shutdown_cmd(struct hci_dev *hdev);
  148. #else
  149. static inline int qca_set_bdaddr_rome(struct hci_dev *hdev, const bdaddr_t *bdaddr)
  150. {
  151. return -EOPNOTSUPP;
  152. }
  153. static inline int qca_uart_setup(struct hci_dev *hdev, uint8_t baudrate,
  154. enum qca_btsoc_type soc_type,
  155. struct qca_btsoc_version ver,
  156. const char *firmware_name)
  157. {
  158. return -EOPNOTSUPP;
  159. }
  160. static inline int qca_read_soc_version(struct hci_dev *hdev,
  161. struct qca_btsoc_version *ver,
  162. enum qca_btsoc_type)
  163. {
  164. return -EOPNOTSUPP;
  165. }
  166. static inline int qca_set_bdaddr(struct hci_dev *hdev, const bdaddr_t *bdaddr)
  167. {
  168. return -EOPNOTSUPP;
  169. }
  170. static inline int qca_send_pre_shutdown_cmd(struct hci_dev *hdev)
  171. {
  172. return -EOPNOTSUPP;
  173. }
  174. #endif