stm32_etzpc.c 3.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (C) 2023, STMicroelectronics - All Rights Reserved
  4. */
  5. #include <linux/bitfield.h>
  6. #include <linux/bits.h>
  7. #include <linux/device.h>
  8. #include <linux/err.h>
  9. #include <linux/init.h>
  10. #include <linux/io.h>
  11. #include <linux/kernel.h>
  12. #include <linux/module.h>
  13. #include <linux/of.h>
  14. #include <linux/of_platform.h>
  15. #include <linux/platform_device.h>
  16. #include <linux/types.h>
  17. #include "stm32_firewall.h"
  18. /*
  19. * ETZPC registers
  20. */
  21. #define ETZPC_DECPROT 0x10
  22. #define ETZPC_HWCFGR 0x3F0
  23. /*
  24. * HWCFGR register
  25. */
  26. #define ETZPC_HWCFGR_NUM_TZMA GENMASK(7, 0)
  27. #define ETZPC_HWCFGR_NUM_PER_SEC GENMASK(15, 8)
  28. #define ETZPC_HWCFGR_NUM_AHB_SEC GENMASK(23, 16)
  29. #define ETZPC_HWCFGR_CHUNKS1N4 GENMASK(31, 24)
  30. /*
  31. * ETZPC miscellaneous
  32. */
  33. #define ETZPC_PROT_MASK GENMASK(1, 0)
  34. #define ETZPC_PROT_A7NS 0x3
  35. #define ETZPC_DECPROT_SHIFT 1
  36. #define IDS_PER_DECPROT_REGS 16
  37. static int stm32_etzpc_grant_access(struct stm32_firewall_controller *ctrl, u32 firewall_id)
  38. {
  39. u32 offset, reg_offset, sec_val;
  40. if (firewall_id >= ctrl->max_entries) {
  41. dev_err(ctrl->dev, "Invalid sys bus ID %u", firewall_id);
  42. return -EINVAL;
  43. }
  44. /* Check access configuration, 16 peripherals per register */
  45. reg_offset = ETZPC_DECPROT + 0x4 * (firewall_id / IDS_PER_DECPROT_REGS);
  46. offset = (firewall_id % IDS_PER_DECPROT_REGS) << ETZPC_DECPROT_SHIFT;
  47. /* Verify peripheral is non-secure and attributed to cortex A7 */
  48. sec_val = (readl(ctrl->mmio + reg_offset) >> offset) & ETZPC_PROT_MASK;
  49. if (sec_val != ETZPC_PROT_A7NS) {
  50. dev_dbg(ctrl->dev, "Invalid bus configuration: reg_offset %#x, value %d\n",
  51. reg_offset, sec_val);
  52. return -EACCES;
  53. }
  54. return 0;
  55. }
  56. static void stm32_etzpc_release_access(struct stm32_firewall_controller *ctrl __maybe_unused,
  57. u32 firewall_id __maybe_unused)
  58. {
  59. }
  60. static int stm32_etzpc_probe(struct platform_device *pdev)
  61. {
  62. struct stm32_firewall_controller *etzpc_controller;
  63. struct device_node *np = pdev->dev.of_node;
  64. u32 nb_per, nb_master;
  65. struct resource *res;
  66. void __iomem *mmio;
  67. int rc;
  68. etzpc_controller = devm_kzalloc(&pdev->dev, sizeof(*etzpc_controller), GFP_KERNEL);
  69. if (!etzpc_controller)
  70. return -ENOMEM;
  71. mmio = devm_platform_get_and_ioremap_resource(pdev, 0, &res);
  72. if (IS_ERR(mmio))
  73. return PTR_ERR(mmio);
  74. etzpc_controller->dev = &pdev->dev;
  75. etzpc_controller->mmio = mmio;
  76. etzpc_controller->name = dev_driver_string(etzpc_controller->dev);
  77. etzpc_controller->type = STM32_PERIPHERAL_FIREWALL | STM32_MEMORY_FIREWALL;
  78. etzpc_controller->grant_access = stm32_etzpc_grant_access;
  79. etzpc_controller->release_access = stm32_etzpc_release_access;
  80. /* Get number of etzpc entries*/
  81. nb_per = FIELD_GET(ETZPC_HWCFGR_NUM_PER_SEC,
  82. readl(etzpc_controller->mmio + ETZPC_HWCFGR));
  83. nb_master = FIELD_GET(ETZPC_HWCFGR_NUM_AHB_SEC,
  84. readl(etzpc_controller->mmio + ETZPC_HWCFGR));
  85. etzpc_controller->max_entries = nb_per + nb_master;
  86. platform_set_drvdata(pdev, etzpc_controller);
  87. rc = stm32_firewall_controller_register(etzpc_controller);
  88. if (rc) {
  89. dev_err(etzpc_controller->dev, "Couldn't register as a firewall controller: %d",
  90. rc);
  91. return rc;
  92. }
  93. rc = stm32_firewall_populate_bus(etzpc_controller);
  94. if (rc) {
  95. dev_err(etzpc_controller->dev, "Couldn't populate ETZPC bus: %d",
  96. rc);
  97. return rc;
  98. }
  99. /* Populate all allowed nodes */
  100. return of_platform_populate(np, NULL, NULL, &pdev->dev);
  101. }
  102. static const struct of_device_id stm32_etzpc_of_match[] = {
  103. { .compatible = "st,stm32-etzpc" },
  104. {}
  105. };
  106. MODULE_DEVICE_TABLE(of, stm32_etzpc_of_match);
  107. static struct platform_driver stm32_etzpc_driver = {
  108. .probe = stm32_etzpc_probe,
  109. .driver = {
  110. .name = "stm32-etzpc",
  111. .of_match_table = stm32_etzpc_of_match,
  112. },
  113. };
  114. module_platform_driver(stm32_etzpc_driver);
  115. MODULE_AUTHOR("Gatien Chevallier <gatien.chevallier@foss.st.com>");
  116. MODULE_DESCRIPTION("STMicroelectronics ETZPC driver");
  117. MODULE_LICENSE("GPL");