intel-gtt.c 37 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465
  1. /*
  2. * Intel GTT (Graphics Translation Table) routines
  3. *
  4. * Caveat: This driver implements the linux agp interface, but this is far from
  5. * a agp driver! GTT support ended up here for purely historical reasons: The
  6. * old userspace intel graphics drivers needed an interface to map memory into
  7. * the GTT. And the drm provides a default interface for graphic devices sitting
  8. * on an agp port. So it made sense to fake the GTT support as an agp port to
  9. * avoid having to create a new api.
  10. *
  11. * With gem this does not make much sense anymore, just needlessly complicates
  12. * the code. But as long as the old graphics stack is still support, it's stuck
  13. * here.
  14. *
  15. * /fairy-tale-mode off
  16. */
  17. #include <linux/module.h>
  18. #include <linux/pci.h>
  19. #include <linux/kernel.h>
  20. #include <linux/pagemap.h>
  21. #include <linux/agp_backend.h>
  22. #include <linux/iommu.h>
  23. #include <linux/delay.h>
  24. #include <asm/smp.h>
  25. #include "agp.h"
  26. #include "intel-agp.h"
  27. #include <drm/intel/intel-gtt.h>
  28. #include <asm/set_memory.h>
  29. /*
  30. * If we have Intel graphics, we're not going to have anything other than
  31. * an Intel IOMMU. So make the correct use of the PCI DMA API contingent
  32. * on the Intel IOMMU support (CONFIG_INTEL_IOMMU).
  33. * Only newer chipsets need to bother with this, of course.
  34. */
  35. #ifdef CONFIG_INTEL_IOMMU
  36. #define USE_PCI_DMA_API 1
  37. #else
  38. #define USE_PCI_DMA_API 0
  39. #endif
  40. struct intel_gtt_driver {
  41. unsigned int gen : 8;
  42. unsigned int is_g33 : 1;
  43. unsigned int is_pineview : 1;
  44. unsigned int is_ironlake : 1;
  45. unsigned int has_pgtbl_enable : 1;
  46. unsigned int dma_mask_size : 8;
  47. /* Chipset specific GTT setup */
  48. int (*setup)(void);
  49. /* This should undo anything done in ->setup() save the unmapping
  50. * of the mmio register file, that's done in the generic code. */
  51. void (*cleanup)(void);
  52. void (*write_entry)(dma_addr_t addr, unsigned int entry, unsigned int flags);
  53. /* Flags is a more or less chipset specific opaque value.
  54. * For chipsets that need to support old ums (non-gem) code, this
  55. * needs to be identical to the various supported agp memory types! */
  56. bool (*check_flags)(unsigned int flags);
  57. void (*chipset_flush)(void);
  58. };
  59. static struct _intel_private {
  60. const struct intel_gtt_driver *driver;
  61. struct pci_dev *pcidev; /* device one */
  62. struct pci_dev *bridge_dev;
  63. u8 __iomem *registers;
  64. phys_addr_t gtt_phys_addr;
  65. u32 PGETBL_save;
  66. u32 __iomem *gtt; /* I915G */
  67. bool clear_fake_agp; /* on first access via agp, fill with scratch */
  68. int num_dcache_entries;
  69. void __iomem *i9xx_flush_page;
  70. char *i81x_gtt_table;
  71. struct resource ifp_resource;
  72. int resource_valid;
  73. struct page *scratch_page;
  74. phys_addr_t scratch_page_dma;
  75. int refcount;
  76. /* Whether i915 needs to use the dmar apis or not. */
  77. unsigned int needs_dmar : 1;
  78. phys_addr_t gma_bus_addr;
  79. /* Size of memory reserved for graphics by the BIOS */
  80. resource_size_t stolen_size;
  81. /* Total number of gtt entries. */
  82. unsigned int gtt_total_entries;
  83. /* Part of the gtt that is mappable by the cpu, for those chips where
  84. * this is not the full gtt. */
  85. unsigned int gtt_mappable_entries;
  86. } intel_private;
  87. #define INTEL_GTT_GEN intel_private.driver->gen
  88. #define IS_G33 intel_private.driver->is_g33
  89. #define IS_PINEVIEW intel_private.driver->is_pineview
  90. #define IS_IRONLAKE intel_private.driver->is_ironlake
  91. #define HAS_PGTBL_EN intel_private.driver->has_pgtbl_enable
  92. #if IS_ENABLED(CONFIG_AGP_INTEL)
  93. static int intel_gtt_map_memory(struct page **pages,
  94. unsigned int num_entries,
  95. struct sg_table *st)
  96. {
  97. struct scatterlist *sg;
  98. int i;
  99. DBG("try mapping %lu pages\n", (unsigned long)num_entries);
  100. if (sg_alloc_table(st, num_entries, GFP_KERNEL))
  101. goto err;
  102. for_each_sg(st->sgl, sg, num_entries, i)
  103. sg_set_page(sg, pages[i], PAGE_SIZE, 0);
  104. if (!dma_map_sg(&intel_private.pcidev->dev, st->sgl, st->nents,
  105. DMA_BIDIRECTIONAL))
  106. goto err;
  107. return 0;
  108. err:
  109. sg_free_table(st);
  110. return -ENOMEM;
  111. }
  112. static void intel_gtt_unmap_memory(struct scatterlist *sg_list, int num_sg)
  113. {
  114. struct sg_table st;
  115. DBG("try unmapping %lu pages\n", (unsigned long)mem->page_count);
  116. dma_unmap_sg(&intel_private.pcidev->dev, sg_list, num_sg,
  117. DMA_BIDIRECTIONAL);
  118. st.sgl = sg_list;
  119. st.orig_nents = st.nents = num_sg;
  120. sg_free_table(&st);
  121. }
  122. static void intel_fake_agp_enable(struct agp_bridge_data *bridge, u32 mode)
  123. {
  124. return;
  125. }
  126. /* Exists to support ARGB cursors */
  127. static struct page *i8xx_alloc_pages(void)
  128. {
  129. struct page *page;
  130. page = alloc_pages(GFP_KERNEL | GFP_DMA32, 2);
  131. if (page == NULL)
  132. return NULL;
  133. if (set_pages_uc(page, 4) < 0) {
  134. set_pages_wb(page, 4);
  135. __free_pages(page, 2);
  136. return NULL;
  137. }
  138. atomic_inc(&agp_bridge->current_memory_agp);
  139. return page;
  140. }
  141. static void i8xx_destroy_pages(struct page *page)
  142. {
  143. if (page == NULL)
  144. return;
  145. set_pages_wb(page, 4);
  146. __free_pages(page, 2);
  147. atomic_dec(&agp_bridge->current_memory_agp);
  148. }
  149. #endif
  150. #define I810_GTT_ORDER 4
  151. static int i810_setup(void)
  152. {
  153. phys_addr_t reg_addr;
  154. char *gtt_table;
  155. /* i81x does not preallocate the gtt. It's always 64kb in size. */
  156. gtt_table = alloc_gatt_pages(I810_GTT_ORDER);
  157. if (gtt_table == NULL)
  158. return -ENOMEM;
  159. intel_private.i81x_gtt_table = gtt_table;
  160. reg_addr = pci_resource_start(intel_private.pcidev, I810_MMADR_BAR);
  161. intel_private.registers = ioremap(reg_addr, KB(64));
  162. if (!intel_private.registers)
  163. return -ENOMEM;
  164. writel(virt_to_phys(gtt_table) | I810_PGETBL_ENABLED,
  165. intel_private.registers+I810_PGETBL_CTL);
  166. intel_private.gtt_phys_addr = reg_addr + I810_PTE_BASE;
  167. if ((readl(intel_private.registers+I810_DRAM_CTL)
  168. & I810_DRAM_ROW_0) == I810_DRAM_ROW_0_SDRAM) {
  169. dev_info(&intel_private.pcidev->dev,
  170. "detected 4MB dedicated video ram\n");
  171. intel_private.num_dcache_entries = 1024;
  172. }
  173. return 0;
  174. }
  175. static void i810_cleanup(void)
  176. {
  177. writel(0, intel_private.registers+I810_PGETBL_CTL);
  178. free_gatt_pages(intel_private.i81x_gtt_table, I810_GTT_ORDER);
  179. }
  180. #if IS_ENABLED(CONFIG_AGP_INTEL)
  181. static int i810_insert_dcache_entries(struct agp_memory *mem, off_t pg_start,
  182. int type)
  183. {
  184. int i;
  185. if ((pg_start + mem->page_count)
  186. > intel_private.num_dcache_entries)
  187. return -EINVAL;
  188. if (!mem->is_flushed)
  189. global_cache_flush();
  190. for (i = pg_start; i < (pg_start + mem->page_count); i++) {
  191. dma_addr_t addr = i << PAGE_SHIFT;
  192. intel_private.driver->write_entry(addr,
  193. i, type);
  194. }
  195. wmb();
  196. return 0;
  197. }
  198. /*
  199. * The i810/i830 requires a physical address to program its mouse
  200. * pointer into hardware.
  201. * However the Xserver still writes to it through the agp aperture.
  202. */
  203. static struct agp_memory *alloc_agpphysmem_i8xx(size_t pg_count, int type)
  204. {
  205. struct agp_memory *new;
  206. struct page *page;
  207. switch (pg_count) {
  208. case 1: page = agp_bridge->driver->agp_alloc_page(agp_bridge);
  209. break;
  210. case 4:
  211. /* kludge to get 4 physical pages for ARGB cursor */
  212. page = i8xx_alloc_pages();
  213. break;
  214. default:
  215. return NULL;
  216. }
  217. if (page == NULL)
  218. return NULL;
  219. new = agp_create_memory(pg_count);
  220. if (new == NULL)
  221. return NULL;
  222. new->pages[0] = page;
  223. if (pg_count == 4) {
  224. /* kludge to get 4 physical pages for ARGB cursor */
  225. new->pages[1] = new->pages[0] + 1;
  226. new->pages[2] = new->pages[1] + 1;
  227. new->pages[3] = new->pages[2] + 1;
  228. }
  229. new->page_count = pg_count;
  230. new->num_scratch_pages = pg_count;
  231. new->type = AGP_PHYS_MEMORY;
  232. new->physical = page_to_phys(new->pages[0]);
  233. return new;
  234. }
  235. static void intel_i810_free_by_type(struct agp_memory *curr)
  236. {
  237. agp_free_key(curr->key);
  238. if (curr->type == AGP_PHYS_MEMORY) {
  239. if (curr->page_count == 4)
  240. i8xx_destroy_pages(curr->pages[0]);
  241. else {
  242. agp_bridge->driver->agp_destroy_page(curr->pages[0],
  243. AGP_PAGE_DESTROY_UNMAP);
  244. agp_bridge->driver->agp_destroy_page(curr->pages[0],
  245. AGP_PAGE_DESTROY_FREE);
  246. }
  247. agp_free_page_array(curr);
  248. }
  249. kfree(curr);
  250. }
  251. #endif
  252. static int intel_gtt_setup_scratch_page(void)
  253. {
  254. struct page *page;
  255. dma_addr_t dma_addr;
  256. page = alloc_page(GFP_KERNEL | GFP_DMA32 | __GFP_ZERO);
  257. if (page == NULL)
  258. return -ENOMEM;
  259. set_pages_uc(page, 1);
  260. if (intel_private.needs_dmar) {
  261. dma_addr = dma_map_page(&intel_private.pcidev->dev, page, 0,
  262. PAGE_SIZE, DMA_BIDIRECTIONAL);
  263. if (dma_mapping_error(&intel_private.pcidev->dev, dma_addr)) {
  264. __free_page(page);
  265. return -EINVAL;
  266. }
  267. intel_private.scratch_page_dma = dma_addr;
  268. } else
  269. intel_private.scratch_page_dma = page_to_phys(page);
  270. intel_private.scratch_page = page;
  271. return 0;
  272. }
  273. static void i810_write_entry(dma_addr_t addr, unsigned int entry,
  274. unsigned int flags)
  275. {
  276. u32 pte_flags = I810_PTE_VALID;
  277. switch (flags) {
  278. case AGP_DCACHE_MEMORY:
  279. pte_flags |= I810_PTE_LOCAL;
  280. break;
  281. case AGP_USER_CACHED_MEMORY:
  282. pte_flags |= I830_PTE_SYSTEM_CACHED;
  283. break;
  284. }
  285. writel_relaxed(addr | pte_flags, intel_private.gtt + entry);
  286. }
  287. static resource_size_t intel_gtt_stolen_size(void)
  288. {
  289. u16 gmch_ctrl;
  290. u8 rdct;
  291. int local = 0;
  292. static const int ddt[4] = { 0, 16, 32, 64 };
  293. resource_size_t stolen_size = 0;
  294. if (INTEL_GTT_GEN == 1)
  295. return 0; /* no stolen mem on i81x */
  296. pci_read_config_word(intel_private.bridge_dev,
  297. I830_GMCH_CTRL, &gmch_ctrl);
  298. if (intel_private.bridge_dev->device == PCI_DEVICE_ID_INTEL_82830_HB ||
  299. intel_private.bridge_dev->device == PCI_DEVICE_ID_INTEL_82845G_HB) {
  300. switch (gmch_ctrl & I830_GMCH_GMS_MASK) {
  301. case I830_GMCH_GMS_STOLEN_512:
  302. stolen_size = KB(512);
  303. break;
  304. case I830_GMCH_GMS_STOLEN_1024:
  305. stolen_size = MB(1);
  306. break;
  307. case I830_GMCH_GMS_STOLEN_8192:
  308. stolen_size = MB(8);
  309. break;
  310. case I830_GMCH_GMS_LOCAL:
  311. rdct = readb(intel_private.registers+I830_RDRAM_CHANNEL_TYPE);
  312. stolen_size = (I830_RDRAM_ND(rdct) + 1) *
  313. MB(ddt[I830_RDRAM_DDT(rdct)]);
  314. local = 1;
  315. break;
  316. default:
  317. stolen_size = 0;
  318. break;
  319. }
  320. } else {
  321. switch (gmch_ctrl & I855_GMCH_GMS_MASK) {
  322. case I855_GMCH_GMS_STOLEN_1M:
  323. stolen_size = MB(1);
  324. break;
  325. case I855_GMCH_GMS_STOLEN_4M:
  326. stolen_size = MB(4);
  327. break;
  328. case I855_GMCH_GMS_STOLEN_8M:
  329. stolen_size = MB(8);
  330. break;
  331. case I855_GMCH_GMS_STOLEN_16M:
  332. stolen_size = MB(16);
  333. break;
  334. case I855_GMCH_GMS_STOLEN_32M:
  335. stolen_size = MB(32);
  336. break;
  337. case I915_GMCH_GMS_STOLEN_48M:
  338. stolen_size = MB(48);
  339. break;
  340. case I915_GMCH_GMS_STOLEN_64M:
  341. stolen_size = MB(64);
  342. break;
  343. case G33_GMCH_GMS_STOLEN_128M:
  344. stolen_size = MB(128);
  345. break;
  346. case G33_GMCH_GMS_STOLEN_256M:
  347. stolen_size = MB(256);
  348. break;
  349. case INTEL_GMCH_GMS_STOLEN_96M:
  350. stolen_size = MB(96);
  351. break;
  352. case INTEL_GMCH_GMS_STOLEN_160M:
  353. stolen_size = MB(160);
  354. break;
  355. case INTEL_GMCH_GMS_STOLEN_224M:
  356. stolen_size = MB(224);
  357. break;
  358. case INTEL_GMCH_GMS_STOLEN_352M:
  359. stolen_size = MB(352);
  360. break;
  361. default:
  362. stolen_size = 0;
  363. break;
  364. }
  365. }
  366. if (stolen_size > 0) {
  367. dev_info(&intel_private.bridge_dev->dev, "detected %lluK %s memory\n",
  368. (u64)stolen_size / KB(1), local ? "local" : "stolen");
  369. } else {
  370. dev_info(&intel_private.bridge_dev->dev,
  371. "no pre-allocated video memory detected\n");
  372. stolen_size = 0;
  373. }
  374. return stolen_size;
  375. }
  376. static void i965_adjust_pgetbl_size(unsigned int size_flag)
  377. {
  378. u32 pgetbl_ctl, pgetbl_ctl2;
  379. /* ensure that ppgtt is disabled */
  380. pgetbl_ctl2 = readl(intel_private.registers+I965_PGETBL_CTL2);
  381. pgetbl_ctl2 &= ~I810_PGETBL_ENABLED;
  382. writel(pgetbl_ctl2, intel_private.registers+I965_PGETBL_CTL2);
  383. /* write the new ggtt size */
  384. pgetbl_ctl = readl(intel_private.registers+I810_PGETBL_CTL);
  385. pgetbl_ctl &= ~I965_PGETBL_SIZE_MASK;
  386. pgetbl_ctl |= size_flag;
  387. writel(pgetbl_ctl, intel_private.registers+I810_PGETBL_CTL);
  388. }
  389. static unsigned int i965_gtt_total_entries(void)
  390. {
  391. int size;
  392. u32 pgetbl_ctl;
  393. u16 gmch_ctl;
  394. pci_read_config_word(intel_private.bridge_dev,
  395. I830_GMCH_CTRL, &gmch_ctl);
  396. if (INTEL_GTT_GEN == 5) {
  397. switch (gmch_ctl & G4x_GMCH_SIZE_MASK) {
  398. case G4x_GMCH_SIZE_1M:
  399. case G4x_GMCH_SIZE_VT_1M:
  400. i965_adjust_pgetbl_size(I965_PGETBL_SIZE_1MB);
  401. break;
  402. case G4x_GMCH_SIZE_VT_1_5M:
  403. i965_adjust_pgetbl_size(I965_PGETBL_SIZE_1_5MB);
  404. break;
  405. case G4x_GMCH_SIZE_2M:
  406. case G4x_GMCH_SIZE_VT_2M:
  407. i965_adjust_pgetbl_size(I965_PGETBL_SIZE_2MB);
  408. break;
  409. }
  410. }
  411. pgetbl_ctl = readl(intel_private.registers+I810_PGETBL_CTL);
  412. switch (pgetbl_ctl & I965_PGETBL_SIZE_MASK) {
  413. case I965_PGETBL_SIZE_128KB:
  414. size = KB(128);
  415. break;
  416. case I965_PGETBL_SIZE_256KB:
  417. size = KB(256);
  418. break;
  419. case I965_PGETBL_SIZE_512KB:
  420. size = KB(512);
  421. break;
  422. /* GTT pagetable sizes bigger than 512KB are not possible on G33! */
  423. case I965_PGETBL_SIZE_1MB:
  424. size = KB(1024);
  425. break;
  426. case I965_PGETBL_SIZE_2MB:
  427. size = KB(2048);
  428. break;
  429. case I965_PGETBL_SIZE_1_5MB:
  430. size = KB(1024 + 512);
  431. break;
  432. default:
  433. dev_info(&intel_private.pcidev->dev,
  434. "unknown page table size, assuming 512KB\n");
  435. size = KB(512);
  436. }
  437. return size/4;
  438. }
  439. static unsigned int intel_gtt_total_entries(void)
  440. {
  441. if (IS_G33 || INTEL_GTT_GEN == 4 || INTEL_GTT_GEN == 5)
  442. return i965_gtt_total_entries();
  443. else {
  444. /* On previous hardware, the GTT size was just what was
  445. * required to map the aperture.
  446. */
  447. return intel_private.gtt_mappable_entries;
  448. }
  449. }
  450. static unsigned int intel_gtt_mappable_entries(void)
  451. {
  452. unsigned int aperture_size;
  453. if (INTEL_GTT_GEN == 1) {
  454. u32 smram_miscc;
  455. pci_read_config_dword(intel_private.bridge_dev,
  456. I810_SMRAM_MISCC, &smram_miscc);
  457. if ((smram_miscc & I810_GFX_MEM_WIN_SIZE)
  458. == I810_GFX_MEM_WIN_32M)
  459. aperture_size = MB(32);
  460. else
  461. aperture_size = MB(64);
  462. } else if (INTEL_GTT_GEN == 2) {
  463. u16 gmch_ctrl;
  464. pci_read_config_word(intel_private.bridge_dev,
  465. I830_GMCH_CTRL, &gmch_ctrl);
  466. if ((gmch_ctrl & I830_GMCH_MEM_MASK) == I830_GMCH_MEM_64M)
  467. aperture_size = MB(64);
  468. else
  469. aperture_size = MB(128);
  470. } else {
  471. /* 9xx supports large sizes, just look at the length */
  472. aperture_size = pci_resource_len(intel_private.pcidev, 2);
  473. }
  474. return aperture_size >> PAGE_SHIFT;
  475. }
  476. static void intel_gtt_teardown_scratch_page(void)
  477. {
  478. set_pages_wb(intel_private.scratch_page, 1);
  479. if (intel_private.needs_dmar)
  480. dma_unmap_page(&intel_private.pcidev->dev,
  481. intel_private.scratch_page_dma, PAGE_SIZE,
  482. DMA_BIDIRECTIONAL);
  483. __free_page(intel_private.scratch_page);
  484. }
  485. static void intel_gtt_cleanup(void)
  486. {
  487. intel_private.driver->cleanup();
  488. iounmap(intel_private.gtt);
  489. iounmap(intel_private.registers);
  490. intel_gtt_teardown_scratch_page();
  491. }
  492. /* Certain Gen5 chipsets require require idling the GPU before
  493. * unmapping anything from the GTT when VT-d is enabled.
  494. */
  495. static inline int needs_ilk_vtd_wa(void)
  496. {
  497. const unsigned short gpu_devid = intel_private.pcidev->device;
  498. /*
  499. * Query iommu subsystem to see if we need the workaround. Presumably
  500. * that was loaded first.
  501. */
  502. return ((gpu_devid == PCI_DEVICE_ID_INTEL_IRONLAKE_D_IG ||
  503. gpu_devid == PCI_DEVICE_ID_INTEL_IRONLAKE_M_IG) &&
  504. device_iommu_mapped(&intel_private.pcidev->dev));
  505. }
  506. static bool intel_gtt_can_wc(void)
  507. {
  508. if (INTEL_GTT_GEN <= 2)
  509. return false;
  510. if (INTEL_GTT_GEN >= 6)
  511. return false;
  512. /* Reports of major corruption with ILK vt'd enabled */
  513. if (needs_ilk_vtd_wa())
  514. return false;
  515. return true;
  516. }
  517. static int intel_gtt_init(void)
  518. {
  519. u32 gtt_map_size;
  520. int ret, bar;
  521. ret = intel_private.driver->setup();
  522. if (ret != 0)
  523. return ret;
  524. intel_private.gtt_mappable_entries = intel_gtt_mappable_entries();
  525. intel_private.gtt_total_entries = intel_gtt_total_entries();
  526. /* save the PGETBL reg for resume */
  527. intel_private.PGETBL_save =
  528. readl(intel_private.registers+I810_PGETBL_CTL)
  529. & ~I810_PGETBL_ENABLED;
  530. /* we only ever restore the register when enabling the PGTBL... */
  531. if (HAS_PGTBL_EN)
  532. intel_private.PGETBL_save |= I810_PGETBL_ENABLED;
  533. dev_info(&intel_private.bridge_dev->dev,
  534. "detected gtt size: %dK total, %dK mappable\n",
  535. intel_private.gtt_total_entries * 4,
  536. intel_private.gtt_mappable_entries * 4);
  537. gtt_map_size = intel_private.gtt_total_entries * 4;
  538. intel_private.gtt = NULL;
  539. if (intel_gtt_can_wc())
  540. intel_private.gtt = ioremap_wc(intel_private.gtt_phys_addr,
  541. gtt_map_size);
  542. if (intel_private.gtt == NULL)
  543. intel_private.gtt = ioremap(intel_private.gtt_phys_addr,
  544. gtt_map_size);
  545. if (intel_private.gtt == NULL) {
  546. intel_private.driver->cleanup();
  547. iounmap(intel_private.registers);
  548. return -ENOMEM;
  549. }
  550. #if IS_ENABLED(CONFIG_AGP_INTEL)
  551. global_cache_flush(); /* FIXME: ? */
  552. #endif
  553. intel_private.stolen_size = intel_gtt_stolen_size();
  554. intel_private.needs_dmar = USE_PCI_DMA_API && INTEL_GTT_GEN > 2;
  555. ret = intel_gtt_setup_scratch_page();
  556. if (ret != 0) {
  557. intel_gtt_cleanup();
  558. return ret;
  559. }
  560. if (INTEL_GTT_GEN <= 2)
  561. bar = I810_GMADR_BAR;
  562. else
  563. bar = I915_GMADR_BAR;
  564. intel_private.gma_bus_addr = pci_bus_address(intel_private.pcidev, bar);
  565. return 0;
  566. }
  567. #if IS_ENABLED(CONFIG_AGP_INTEL)
  568. static const struct aper_size_info_fixed intel_fake_agp_sizes[] = {
  569. {32, 8192, 3},
  570. {64, 16384, 4},
  571. {128, 32768, 5},
  572. {256, 65536, 6},
  573. {512, 131072, 7},
  574. };
  575. static int intel_fake_agp_fetch_size(void)
  576. {
  577. int num_sizes = ARRAY_SIZE(intel_fake_agp_sizes);
  578. unsigned int aper_size;
  579. int i;
  580. aper_size = (intel_private.gtt_mappable_entries << PAGE_SHIFT) / MB(1);
  581. for (i = 0; i < num_sizes; i++) {
  582. if (aper_size == intel_fake_agp_sizes[i].size) {
  583. agp_bridge->current_size =
  584. (void *) (intel_fake_agp_sizes + i);
  585. return aper_size;
  586. }
  587. }
  588. return 0;
  589. }
  590. #endif
  591. static void i830_cleanup(void)
  592. {
  593. }
  594. /* The chipset_flush interface needs to get data that has already been
  595. * flushed out of the CPU all the way out to main memory, because the GPU
  596. * doesn't snoop those buffers.
  597. *
  598. * The 8xx series doesn't have the same lovely interface for flushing the
  599. * chipset write buffers that the later chips do. According to the 865
  600. * specs, it's 64 octwords, or 1KB. So, to get those previous things in
  601. * that buffer out, we just fill 1KB and clflush it out, on the assumption
  602. * that it'll push whatever was in there out. It appears to work.
  603. */
  604. static void i830_chipset_flush(void)
  605. {
  606. unsigned long timeout = jiffies + msecs_to_jiffies(1000);
  607. /* Forcibly evict everything from the CPU write buffers.
  608. * clflush appears to be insufficient.
  609. */
  610. wbinvd_on_all_cpus();
  611. /* Now we've only seen documents for this magic bit on 855GM,
  612. * we hope it exists for the other gen2 chipsets...
  613. *
  614. * Also works as advertised on my 845G.
  615. */
  616. writel(readl(intel_private.registers+I830_HIC) | (1<<31),
  617. intel_private.registers+I830_HIC);
  618. while (readl(intel_private.registers+I830_HIC) & (1<<31)) {
  619. if (time_after(jiffies, timeout))
  620. break;
  621. udelay(50);
  622. }
  623. }
  624. static void i830_write_entry(dma_addr_t addr, unsigned int entry,
  625. unsigned int flags)
  626. {
  627. u32 pte_flags = I810_PTE_VALID;
  628. if (flags == AGP_USER_CACHED_MEMORY)
  629. pte_flags |= I830_PTE_SYSTEM_CACHED;
  630. writel_relaxed(addr | pte_flags, intel_private.gtt + entry);
  631. }
  632. bool intel_gmch_enable_gtt(void)
  633. {
  634. u8 __iomem *reg;
  635. if (INTEL_GTT_GEN == 2) {
  636. u16 gmch_ctrl;
  637. pci_read_config_word(intel_private.bridge_dev,
  638. I830_GMCH_CTRL, &gmch_ctrl);
  639. gmch_ctrl |= I830_GMCH_ENABLED;
  640. pci_write_config_word(intel_private.bridge_dev,
  641. I830_GMCH_CTRL, gmch_ctrl);
  642. pci_read_config_word(intel_private.bridge_dev,
  643. I830_GMCH_CTRL, &gmch_ctrl);
  644. if ((gmch_ctrl & I830_GMCH_ENABLED) == 0) {
  645. dev_err(&intel_private.pcidev->dev,
  646. "failed to enable the GTT: GMCH_CTRL=%x\n",
  647. gmch_ctrl);
  648. return false;
  649. }
  650. }
  651. /* On the resume path we may be adjusting the PGTBL value, so
  652. * be paranoid and flush all chipset write buffers...
  653. */
  654. if (INTEL_GTT_GEN >= 3)
  655. writel(0, intel_private.registers+GFX_FLSH_CNTL);
  656. reg = intel_private.registers+I810_PGETBL_CTL;
  657. writel(intel_private.PGETBL_save, reg);
  658. if (HAS_PGTBL_EN && (readl(reg) & I810_PGETBL_ENABLED) == 0) {
  659. dev_err(&intel_private.pcidev->dev,
  660. "failed to enable the GTT: PGETBL=%x [expected %x]\n",
  661. readl(reg), intel_private.PGETBL_save);
  662. return false;
  663. }
  664. if (INTEL_GTT_GEN >= 3)
  665. writel(0, intel_private.registers+GFX_FLSH_CNTL);
  666. return true;
  667. }
  668. EXPORT_SYMBOL(intel_gmch_enable_gtt);
  669. static int i830_setup(void)
  670. {
  671. phys_addr_t reg_addr;
  672. reg_addr = pci_resource_start(intel_private.pcidev, I810_MMADR_BAR);
  673. intel_private.registers = ioremap(reg_addr, KB(64));
  674. if (!intel_private.registers)
  675. return -ENOMEM;
  676. intel_private.gtt_phys_addr = reg_addr + I810_PTE_BASE;
  677. return 0;
  678. }
  679. #if IS_ENABLED(CONFIG_AGP_INTEL)
  680. static int intel_fake_agp_create_gatt_table(struct agp_bridge_data *bridge)
  681. {
  682. agp_bridge->gatt_table_real = NULL;
  683. agp_bridge->gatt_table = NULL;
  684. agp_bridge->gatt_bus_addr = 0;
  685. return 0;
  686. }
  687. static int intel_fake_agp_free_gatt_table(struct agp_bridge_data *bridge)
  688. {
  689. return 0;
  690. }
  691. static int intel_fake_agp_configure(void)
  692. {
  693. if (!intel_gmch_enable_gtt())
  694. return -EIO;
  695. intel_private.clear_fake_agp = true;
  696. agp_bridge->gart_bus_addr = intel_private.gma_bus_addr;
  697. return 0;
  698. }
  699. #endif
  700. static bool i830_check_flags(unsigned int flags)
  701. {
  702. switch (flags) {
  703. case 0:
  704. case AGP_PHYS_MEMORY:
  705. case AGP_USER_CACHED_MEMORY:
  706. case AGP_USER_MEMORY:
  707. return true;
  708. }
  709. return false;
  710. }
  711. void intel_gmch_gtt_insert_page(dma_addr_t addr,
  712. unsigned int pg,
  713. unsigned int flags)
  714. {
  715. intel_private.driver->write_entry(addr, pg, flags);
  716. readl(intel_private.gtt + pg);
  717. if (intel_private.driver->chipset_flush)
  718. intel_private.driver->chipset_flush();
  719. }
  720. EXPORT_SYMBOL(intel_gmch_gtt_insert_page);
  721. void intel_gmch_gtt_insert_sg_entries(struct sg_table *st,
  722. unsigned int pg_start,
  723. unsigned int flags)
  724. {
  725. struct scatterlist *sg;
  726. unsigned int len, m;
  727. int i, j;
  728. j = pg_start;
  729. /* sg may merge pages, but we have to separate
  730. * per-page addr for GTT */
  731. for_each_sg(st->sgl, sg, st->nents, i) {
  732. len = sg_dma_len(sg) >> PAGE_SHIFT;
  733. for (m = 0; m < len; m++) {
  734. dma_addr_t addr = sg_dma_address(sg) + (m << PAGE_SHIFT);
  735. intel_private.driver->write_entry(addr, j, flags);
  736. j++;
  737. }
  738. }
  739. readl(intel_private.gtt + j - 1);
  740. if (intel_private.driver->chipset_flush)
  741. intel_private.driver->chipset_flush();
  742. }
  743. EXPORT_SYMBOL(intel_gmch_gtt_insert_sg_entries);
  744. #if IS_ENABLED(CONFIG_AGP_INTEL)
  745. static void intel_gmch_gtt_insert_pages(unsigned int first_entry,
  746. unsigned int num_entries,
  747. struct page **pages,
  748. unsigned int flags)
  749. {
  750. int i, j;
  751. for (i = 0, j = first_entry; i < num_entries; i++, j++) {
  752. dma_addr_t addr = page_to_phys(pages[i]);
  753. intel_private.driver->write_entry(addr,
  754. j, flags);
  755. }
  756. wmb();
  757. }
  758. static int intel_fake_agp_insert_entries(struct agp_memory *mem,
  759. off_t pg_start, int type)
  760. {
  761. int ret = -EINVAL;
  762. if (intel_private.clear_fake_agp) {
  763. int start = intel_private.stolen_size / PAGE_SIZE;
  764. int end = intel_private.gtt_mappable_entries;
  765. intel_gmch_gtt_clear_range(start, end - start);
  766. intel_private.clear_fake_agp = false;
  767. }
  768. if (INTEL_GTT_GEN == 1 && type == AGP_DCACHE_MEMORY)
  769. return i810_insert_dcache_entries(mem, pg_start, type);
  770. if (mem->page_count == 0)
  771. goto out;
  772. if (pg_start + mem->page_count > intel_private.gtt_total_entries)
  773. goto out_err;
  774. if (type != mem->type)
  775. goto out_err;
  776. if (!intel_private.driver->check_flags(type))
  777. goto out_err;
  778. if (!mem->is_flushed)
  779. global_cache_flush();
  780. if (intel_private.needs_dmar) {
  781. struct sg_table st;
  782. ret = intel_gtt_map_memory(mem->pages, mem->page_count, &st);
  783. if (ret != 0)
  784. return ret;
  785. intel_gmch_gtt_insert_sg_entries(&st, pg_start, type);
  786. mem->sg_list = st.sgl;
  787. mem->num_sg = st.nents;
  788. } else
  789. intel_gmch_gtt_insert_pages(pg_start, mem->page_count, mem->pages,
  790. type);
  791. out:
  792. ret = 0;
  793. out_err:
  794. mem->is_flushed = true;
  795. return ret;
  796. }
  797. #endif
  798. void intel_gmch_gtt_clear_range(unsigned int first_entry, unsigned int num_entries)
  799. {
  800. unsigned int i;
  801. for (i = first_entry; i < (first_entry + num_entries); i++) {
  802. intel_private.driver->write_entry(intel_private.scratch_page_dma,
  803. i, 0);
  804. }
  805. wmb();
  806. }
  807. EXPORT_SYMBOL(intel_gmch_gtt_clear_range);
  808. #if IS_ENABLED(CONFIG_AGP_INTEL)
  809. static int intel_fake_agp_remove_entries(struct agp_memory *mem,
  810. off_t pg_start, int type)
  811. {
  812. if (mem->page_count == 0)
  813. return 0;
  814. intel_gmch_gtt_clear_range(pg_start, mem->page_count);
  815. if (intel_private.needs_dmar) {
  816. intel_gtt_unmap_memory(mem->sg_list, mem->num_sg);
  817. mem->sg_list = NULL;
  818. mem->num_sg = 0;
  819. }
  820. return 0;
  821. }
  822. static struct agp_memory *intel_fake_agp_alloc_by_type(size_t pg_count,
  823. int type)
  824. {
  825. struct agp_memory *new;
  826. if (type == AGP_DCACHE_MEMORY && INTEL_GTT_GEN == 1) {
  827. if (pg_count != intel_private.num_dcache_entries)
  828. return NULL;
  829. new = agp_create_memory(1);
  830. if (new == NULL)
  831. return NULL;
  832. new->type = AGP_DCACHE_MEMORY;
  833. new->page_count = pg_count;
  834. new->num_scratch_pages = 0;
  835. agp_free_page_array(new);
  836. return new;
  837. }
  838. if (type == AGP_PHYS_MEMORY)
  839. return alloc_agpphysmem_i8xx(pg_count, type);
  840. /* always return NULL for other allocation types for now */
  841. return NULL;
  842. }
  843. #endif
  844. static int intel_alloc_chipset_flush_resource(void)
  845. {
  846. int ret;
  847. ret = pci_bus_alloc_resource(intel_private.bridge_dev->bus, &intel_private.ifp_resource, PAGE_SIZE,
  848. PAGE_SIZE, PCIBIOS_MIN_MEM, 0,
  849. pcibios_align_resource, intel_private.bridge_dev);
  850. return ret;
  851. }
  852. static void intel_i915_setup_chipset_flush(void)
  853. {
  854. int ret;
  855. u32 temp;
  856. pci_read_config_dword(intel_private.bridge_dev, I915_IFPADDR, &temp);
  857. if (!(temp & 0x1)) {
  858. intel_alloc_chipset_flush_resource();
  859. intel_private.resource_valid = 1;
  860. pci_write_config_dword(intel_private.bridge_dev, I915_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
  861. } else {
  862. temp &= ~1;
  863. intel_private.resource_valid = 1;
  864. intel_private.ifp_resource.start = temp;
  865. intel_private.ifp_resource.end = temp + PAGE_SIZE;
  866. ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
  867. /* some BIOSes reserve this area in a pnp some don't */
  868. if (ret)
  869. intel_private.resource_valid = 0;
  870. }
  871. }
  872. static void intel_i965_g33_setup_chipset_flush(void)
  873. {
  874. u32 temp_hi, temp_lo;
  875. int ret;
  876. pci_read_config_dword(intel_private.bridge_dev, I965_IFPADDR + 4, &temp_hi);
  877. pci_read_config_dword(intel_private.bridge_dev, I965_IFPADDR, &temp_lo);
  878. if (!(temp_lo & 0x1)) {
  879. intel_alloc_chipset_flush_resource();
  880. intel_private.resource_valid = 1;
  881. pci_write_config_dword(intel_private.bridge_dev, I965_IFPADDR + 4,
  882. upper_32_bits(intel_private.ifp_resource.start));
  883. pci_write_config_dword(intel_private.bridge_dev, I965_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
  884. } else {
  885. u64 l64;
  886. temp_lo &= ~0x1;
  887. l64 = ((u64)temp_hi << 32) | temp_lo;
  888. intel_private.resource_valid = 1;
  889. intel_private.ifp_resource.start = l64;
  890. intel_private.ifp_resource.end = l64 + PAGE_SIZE;
  891. ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
  892. /* some BIOSes reserve this area in a pnp some don't */
  893. if (ret)
  894. intel_private.resource_valid = 0;
  895. }
  896. }
  897. static void intel_i9xx_setup_flush(void)
  898. {
  899. /* return if already configured */
  900. if (intel_private.ifp_resource.start)
  901. return;
  902. if (INTEL_GTT_GEN == 6)
  903. return;
  904. /* setup a resource for this object */
  905. intel_private.ifp_resource.name = "Intel Flush Page";
  906. intel_private.ifp_resource.flags = IORESOURCE_MEM;
  907. /* Setup chipset flush for 915 */
  908. if (IS_G33 || INTEL_GTT_GEN >= 4) {
  909. intel_i965_g33_setup_chipset_flush();
  910. } else {
  911. intel_i915_setup_chipset_flush();
  912. }
  913. if (intel_private.ifp_resource.start)
  914. intel_private.i9xx_flush_page = ioremap(intel_private.ifp_resource.start, PAGE_SIZE);
  915. if (!intel_private.i9xx_flush_page)
  916. dev_err(&intel_private.pcidev->dev,
  917. "can't ioremap flush page - no chipset flushing\n");
  918. }
  919. static void i9xx_cleanup(void)
  920. {
  921. if (intel_private.i9xx_flush_page)
  922. iounmap(intel_private.i9xx_flush_page);
  923. if (intel_private.resource_valid)
  924. release_resource(&intel_private.ifp_resource);
  925. intel_private.ifp_resource.start = 0;
  926. intel_private.resource_valid = 0;
  927. }
  928. static void i9xx_chipset_flush(void)
  929. {
  930. wmb();
  931. if (intel_private.i9xx_flush_page)
  932. writel(1, intel_private.i9xx_flush_page);
  933. }
  934. static void i965_write_entry(dma_addr_t addr,
  935. unsigned int entry,
  936. unsigned int flags)
  937. {
  938. u32 pte_flags;
  939. pte_flags = I810_PTE_VALID;
  940. if (flags == AGP_USER_CACHED_MEMORY)
  941. pte_flags |= I830_PTE_SYSTEM_CACHED;
  942. /* Shift high bits down */
  943. addr |= (addr >> 28) & 0xf0;
  944. writel_relaxed(addr | pte_flags, intel_private.gtt + entry);
  945. }
  946. static int i9xx_setup(void)
  947. {
  948. phys_addr_t reg_addr;
  949. int size = KB(512);
  950. reg_addr = pci_resource_start(intel_private.pcidev, I915_MMADR_BAR);
  951. intel_private.registers = ioremap(reg_addr, size);
  952. if (!intel_private.registers)
  953. return -ENOMEM;
  954. switch (INTEL_GTT_GEN) {
  955. case 3:
  956. intel_private.gtt_phys_addr =
  957. pci_resource_start(intel_private.pcidev, I915_PTE_BAR);
  958. break;
  959. case 5:
  960. intel_private.gtt_phys_addr = reg_addr + MB(2);
  961. break;
  962. default:
  963. intel_private.gtt_phys_addr = reg_addr + KB(512);
  964. break;
  965. }
  966. intel_i9xx_setup_flush();
  967. return 0;
  968. }
  969. #if IS_ENABLED(CONFIG_AGP_INTEL)
  970. static const struct agp_bridge_driver intel_fake_agp_driver = {
  971. .owner = THIS_MODULE,
  972. .size_type = FIXED_APER_SIZE,
  973. .aperture_sizes = intel_fake_agp_sizes,
  974. .num_aperture_sizes = ARRAY_SIZE(intel_fake_agp_sizes),
  975. .configure = intel_fake_agp_configure,
  976. .fetch_size = intel_fake_agp_fetch_size,
  977. .cleanup = intel_gtt_cleanup,
  978. .agp_enable = intel_fake_agp_enable,
  979. .cache_flush = global_cache_flush,
  980. .create_gatt_table = intel_fake_agp_create_gatt_table,
  981. .free_gatt_table = intel_fake_agp_free_gatt_table,
  982. .insert_memory = intel_fake_agp_insert_entries,
  983. .remove_memory = intel_fake_agp_remove_entries,
  984. .alloc_by_type = intel_fake_agp_alloc_by_type,
  985. .free_by_type = intel_i810_free_by_type,
  986. .agp_alloc_page = agp_generic_alloc_page,
  987. .agp_alloc_pages = agp_generic_alloc_pages,
  988. .agp_destroy_page = agp_generic_destroy_page,
  989. .agp_destroy_pages = agp_generic_destroy_pages,
  990. };
  991. #endif
  992. static const struct intel_gtt_driver i81x_gtt_driver = {
  993. .gen = 1,
  994. .has_pgtbl_enable = 1,
  995. .dma_mask_size = 32,
  996. .setup = i810_setup,
  997. .cleanup = i810_cleanup,
  998. .check_flags = i830_check_flags,
  999. .write_entry = i810_write_entry,
  1000. };
  1001. static const struct intel_gtt_driver i8xx_gtt_driver = {
  1002. .gen = 2,
  1003. .has_pgtbl_enable = 1,
  1004. .setup = i830_setup,
  1005. .cleanup = i830_cleanup,
  1006. .write_entry = i830_write_entry,
  1007. .dma_mask_size = 32,
  1008. .check_flags = i830_check_flags,
  1009. .chipset_flush = i830_chipset_flush,
  1010. };
  1011. static const struct intel_gtt_driver i915_gtt_driver = {
  1012. .gen = 3,
  1013. .has_pgtbl_enable = 1,
  1014. .setup = i9xx_setup,
  1015. .cleanup = i9xx_cleanup,
  1016. /* i945 is the last gpu to need phys mem (for overlay and cursors). */
  1017. .write_entry = i830_write_entry,
  1018. .dma_mask_size = 32,
  1019. .check_flags = i830_check_flags,
  1020. .chipset_flush = i9xx_chipset_flush,
  1021. };
  1022. static const struct intel_gtt_driver g33_gtt_driver = {
  1023. .gen = 3,
  1024. .is_g33 = 1,
  1025. .setup = i9xx_setup,
  1026. .cleanup = i9xx_cleanup,
  1027. .write_entry = i965_write_entry,
  1028. .dma_mask_size = 36,
  1029. .check_flags = i830_check_flags,
  1030. .chipset_flush = i9xx_chipset_flush,
  1031. };
  1032. static const struct intel_gtt_driver pineview_gtt_driver = {
  1033. .gen = 3,
  1034. .is_pineview = 1, .is_g33 = 1,
  1035. .setup = i9xx_setup,
  1036. .cleanup = i9xx_cleanup,
  1037. .write_entry = i965_write_entry,
  1038. .dma_mask_size = 36,
  1039. .check_flags = i830_check_flags,
  1040. .chipset_flush = i9xx_chipset_flush,
  1041. };
  1042. static const struct intel_gtt_driver i965_gtt_driver = {
  1043. .gen = 4,
  1044. .has_pgtbl_enable = 1,
  1045. .setup = i9xx_setup,
  1046. .cleanup = i9xx_cleanup,
  1047. .write_entry = i965_write_entry,
  1048. .dma_mask_size = 36,
  1049. .check_flags = i830_check_flags,
  1050. .chipset_flush = i9xx_chipset_flush,
  1051. };
  1052. static const struct intel_gtt_driver g4x_gtt_driver = {
  1053. .gen = 5,
  1054. .setup = i9xx_setup,
  1055. .cleanup = i9xx_cleanup,
  1056. .write_entry = i965_write_entry,
  1057. .dma_mask_size = 36,
  1058. .check_flags = i830_check_flags,
  1059. .chipset_flush = i9xx_chipset_flush,
  1060. };
  1061. static const struct intel_gtt_driver ironlake_gtt_driver = {
  1062. .gen = 5,
  1063. .is_ironlake = 1,
  1064. .setup = i9xx_setup,
  1065. .cleanup = i9xx_cleanup,
  1066. .write_entry = i965_write_entry,
  1067. .dma_mask_size = 36,
  1068. .check_flags = i830_check_flags,
  1069. .chipset_flush = i9xx_chipset_flush,
  1070. };
  1071. /* Table to describe Intel GMCH and AGP/PCIE GART drivers. At least one of
  1072. * driver and gmch_driver must be non-null, and find_gmch will determine
  1073. * which one should be used if a gmch_chip_id is present.
  1074. */
  1075. static const struct intel_gtt_driver_description {
  1076. unsigned int gmch_chip_id;
  1077. char *name;
  1078. const struct intel_gtt_driver *gtt_driver;
  1079. } intel_gtt_chipsets[] = {
  1080. { PCI_DEVICE_ID_INTEL_82810_IG1, "i810",
  1081. &i81x_gtt_driver},
  1082. { PCI_DEVICE_ID_INTEL_82810_IG3, "i810",
  1083. &i81x_gtt_driver},
  1084. { PCI_DEVICE_ID_INTEL_82810E_IG, "i810",
  1085. &i81x_gtt_driver},
  1086. { PCI_DEVICE_ID_INTEL_82815_CGC, "i815",
  1087. &i81x_gtt_driver},
  1088. { PCI_DEVICE_ID_INTEL_82830_CGC, "830M",
  1089. &i8xx_gtt_driver},
  1090. { PCI_DEVICE_ID_INTEL_82845G_IG, "845G",
  1091. &i8xx_gtt_driver},
  1092. { PCI_DEVICE_ID_INTEL_82854_IG, "854",
  1093. &i8xx_gtt_driver},
  1094. { PCI_DEVICE_ID_INTEL_82855GM_IG, "855GM",
  1095. &i8xx_gtt_driver},
  1096. { PCI_DEVICE_ID_INTEL_82865_IG, "865",
  1097. &i8xx_gtt_driver},
  1098. { PCI_DEVICE_ID_INTEL_E7221_IG, "E7221 (i915)",
  1099. &i915_gtt_driver },
  1100. { PCI_DEVICE_ID_INTEL_82915G_IG, "915G",
  1101. &i915_gtt_driver },
  1102. { PCI_DEVICE_ID_INTEL_82915GM_IG, "915GM",
  1103. &i915_gtt_driver },
  1104. { PCI_DEVICE_ID_INTEL_82945G_IG, "945G",
  1105. &i915_gtt_driver },
  1106. { PCI_DEVICE_ID_INTEL_82945GM_IG, "945GM",
  1107. &i915_gtt_driver },
  1108. { PCI_DEVICE_ID_INTEL_82945GME_IG, "945GME",
  1109. &i915_gtt_driver },
  1110. { PCI_DEVICE_ID_INTEL_82946GZ_IG, "946GZ",
  1111. &i965_gtt_driver },
  1112. { PCI_DEVICE_ID_INTEL_82G35_IG, "G35",
  1113. &i965_gtt_driver },
  1114. { PCI_DEVICE_ID_INTEL_82965Q_IG, "965Q",
  1115. &i965_gtt_driver },
  1116. { PCI_DEVICE_ID_INTEL_82965G_IG, "965G",
  1117. &i965_gtt_driver },
  1118. { PCI_DEVICE_ID_INTEL_82965GM_IG, "965GM",
  1119. &i965_gtt_driver },
  1120. { PCI_DEVICE_ID_INTEL_82965GME_IG, "965GME/GLE",
  1121. &i965_gtt_driver },
  1122. { PCI_DEVICE_ID_INTEL_G33_IG, "G33",
  1123. &g33_gtt_driver },
  1124. { PCI_DEVICE_ID_INTEL_Q35_IG, "Q35",
  1125. &g33_gtt_driver },
  1126. { PCI_DEVICE_ID_INTEL_Q33_IG, "Q33",
  1127. &g33_gtt_driver },
  1128. { PCI_DEVICE_ID_INTEL_PINEVIEW_M_IG, "GMA3150",
  1129. &pineview_gtt_driver },
  1130. { PCI_DEVICE_ID_INTEL_PINEVIEW_IG, "GMA3150",
  1131. &pineview_gtt_driver },
  1132. { PCI_DEVICE_ID_INTEL_GM45_IG, "GM45",
  1133. &g4x_gtt_driver },
  1134. { PCI_DEVICE_ID_INTEL_EAGLELAKE_IG, "Eaglelake",
  1135. &g4x_gtt_driver },
  1136. { PCI_DEVICE_ID_INTEL_Q45_IG, "Q45/Q43",
  1137. &g4x_gtt_driver },
  1138. { PCI_DEVICE_ID_INTEL_G45_IG, "G45/G43",
  1139. &g4x_gtt_driver },
  1140. { PCI_DEVICE_ID_INTEL_B43_IG, "B43",
  1141. &g4x_gtt_driver },
  1142. { PCI_DEVICE_ID_INTEL_B43_1_IG, "B43",
  1143. &g4x_gtt_driver },
  1144. { PCI_DEVICE_ID_INTEL_G41_IG, "G41",
  1145. &g4x_gtt_driver },
  1146. { PCI_DEVICE_ID_INTEL_IRONLAKE_D_IG,
  1147. "HD Graphics", &ironlake_gtt_driver },
  1148. { PCI_DEVICE_ID_INTEL_IRONLAKE_M_IG,
  1149. "HD Graphics", &ironlake_gtt_driver },
  1150. { 0, NULL, NULL }
  1151. };
  1152. static int find_gmch(u16 device)
  1153. {
  1154. struct pci_dev *gmch_device;
  1155. gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL, device, NULL);
  1156. if (gmch_device && PCI_FUNC(gmch_device->devfn) != 0) {
  1157. gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL,
  1158. device, gmch_device);
  1159. }
  1160. if (!gmch_device)
  1161. return 0;
  1162. intel_private.pcidev = gmch_device;
  1163. return 1;
  1164. }
  1165. int intel_gmch_probe(struct pci_dev *bridge_pdev, struct pci_dev *gpu_pdev,
  1166. struct agp_bridge_data *bridge)
  1167. {
  1168. int i, mask;
  1169. for (i = 0; intel_gtt_chipsets[i].name != NULL; i++) {
  1170. if (gpu_pdev) {
  1171. if (gpu_pdev->device ==
  1172. intel_gtt_chipsets[i].gmch_chip_id) {
  1173. intel_private.pcidev = pci_dev_get(gpu_pdev);
  1174. intel_private.driver =
  1175. intel_gtt_chipsets[i].gtt_driver;
  1176. break;
  1177. }
  1178. } else if (find_gmch(intel_gtt_chipsets[i].gmch_chip_id)) {
  1179. intel_private.driver =
  1180. intel_gtt_chipsets[i].gtt_driver;
  1181. break;
  1182. }
  1183. }
  1184. if (!intel_private.driver)
  1185. return 0;
  1186. #if IS_ENABLED(CONFIG_AGP_INTEL)
  1187. if (bridge) {
  1188. if (INTEL_GTT_GEN > 1)
  1189. return 0;
  1190. bridge->driver = &intel_fake_agp_driver;
  1191. bridge->dev_private_data = &intel_private;
  1192. bridge->dev = bridge_pdev;
  1193. }
  1194. #endif
  1195. /*
  1196. * Can be called from the fake agp driver but also directly from
  1197. * drm/i915.ko. Hence we need to check whether everything is set up
  1198. * already.
  1199. */
  1200. if (intel_private.refcount++)
  1201. return 1;
  1202. intel_private.bridge_dev = pci_dev_get(bridge_pdev);
  1203. dev_info(&bridge_pdev->dev, "Intel %s Chipset\n", intel_gtt_chipsets[i].name);
  1204. if (bridge) {
  1205. mask = intel_private.driver->dma_mask_size;
  1206. if (dma_set_mask(&intel_private.pcidev->dev, DMA_BIT_MASK(mask)))
  1207. dev_err(&intel_private.pcidev->dev,
  1208. "set gfx device dma mask %d-bit failed!\n",
  1209. mask);
  1210. else
  1211. dma_set_coherent_mask(&intel_private.pcidev->dev,
  1212. DMA_BIT_MASK(mask));
  1213. }
  1214. if (intel_gtt_init() != 0) {
  1215. intel_gmch_remove();
  1216. return 0;
  1217. }
  1218. return 1;
  1219. }
  1220. EXPORT_SYMBOL(intel_gmch_probe);
  1221. void intel_gmch_gtt_get(u64 *gtt_total,
  1222. phys_addr_t *mappable_base,
  1223. resource_size_t *mappable_end)
  1224. {
  1225. *gtt_total = intel_private.gtt_total_entries << PAGE_SHIFT;
  1226. *mappable_base = intel_private.gma_bus_addr;
  1227. *mappable_end = intel_private.gtt_mappable_entries << PAGE_SHIFT;
  1228. }
  1229. EXPORT_SYMBOL(intel_gmch_gtt_get);
  1230. void intel_gmch_gtt_flush(void)
  1231. {
  1232. if (intel_private.driver->chipset_flush)
  1233. intel_private.driver->chipset_flush();
  1234. }
  1235. EXPORT_SYMBOL(intel_gmch_gtt_flush);
  1236. void intel_gmch_remove(void)
  1237. {
  1238. if (--intel_private.refcount)
  1239. return;
  1240. if (intel_private.scratch_page)
  1241. intel_gtt_teardown_scratch_page();
  1242. if (intel_private.pcidev)
  1243. pci_dev_put(intel_private.pcidev);
  1244. if (intel_private.bridge_dev)
  1245. pci_dev_put(intel_private.bridge_dev);
  1246. intel_private.driver = NULL;
  1247. }
  1248. EXPORT_SYMBOL(intel_gmch_remove);
  1249. MODULE_AUTHOR("Dave Jones, Various @Intel");
  1250. MODULE_DESCRIPTION("Intel GTT (Graphics Translation Table) routines");
  1251. MODULE_LICENSE("GPL and additional rights");