jh7110-trng.c 9.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * TRNG driver for the StarFive JH7110 SoC
  4. *
  5. * Copyright (C) 2022 StarFive Technology Co.
  6. */
  7. #include <linux/clk.h>
  8. #include <linux/completion.h>
  9. #include <linux/delay.h>
  10. #include <linux/err.h>
  11. #include <linux/hw_random.h>
  12. #include <linux/interrupt.h>
  13. #include <linux/io.h>
  14. #include <linux/iopoll.h>
  15. #include <linux/kernel.h>
  16. #include <linux/module.h>
  17. #include <linux/of.h>
  18. #include <linux/platform_device.h>
  19. #include <linux/pm_runtime.h>
  20. #include <linux/random.h>
  21. #include <linux/reset.h>
  22. /* trng register offset */
  23. #define STARFIVE_CTRL 0x00
  24. #define STARFIVE_STAT 0x04
  25. #define STARFIVE_MODE 0x08
  26. #define STARFIVE_SMODE 0x0C
  27. #define STARFIVE_IE 0x10
  28. #define STARFIVE_ISTAT 0x14
  29. #define STARFIVE_RAND0 0x20
  30. #define STARFIVE_RAND1 0x24
  31. #define STARFIVE_RAND2 0x28
  32. #define STARFIVE_RAND3 0x2C
  33. #define STARFIVE_RAND4 0x30
  34. #define STARFIVE_RAND5 0x34
  35. #define STARFIVE_RAND6 0x38
  36. #define STARFIVE_RAND7 0x3C
  37. #define STARFIVE_AUTO_RQSTS 0x60
  38. #define STARFIVE_AUTO_AGE 0x64
  39. /* CTRL CMD */
  40. #define STARFIVE_CTRL_EXEC_NOP 0x0
  41. #define STARFIVE_CTRL_GENE_RANDNUM 0x1
  42. #define STARFIVE_CTRL_EXEC_RANDRESEED 0x2
  43. /* STAT */
  44. #define STARFIVE_STAT_NONCE_MODE BIT(2)
  45. #define STARFIVE_STAT_R256 BIT(3)
  46. #define STARFIVE_STAT_MISSION_MODE BIT(8)
  47. #define STARFIVE_STAT_SEEDED BIT(9)
  48. #define STARFIVE_STAT_LAST_RESEED(x) ((x) << 16)
  49. #define STARFIVE_STAT_SRVC_RQST BIT(27)
  50. #define STARFIVE_STAT_RAND_GENERATING BIT(30)
  51. #define STARFIVE_STAT_RAND_SEEDING BIT(31)
  52. /* MODE */
  53. #define STARFIVE_MODE_R256 BIT(3)
  54. /* SMODE */
  55. #define STARFIVE_SMODE_NONCE_MODE BIT(2)
  56. #define STARFIVE_SMODE_MISSION_MODE BIT(8)
  57. #define STARFIVE_SMODE_MAX_REJECTS(x) ((x) << 16)
  58. /* IE */
  59. #define STARFIVE_IE_RAND_RDY_EN BIT(0)
  60. #define STARFIVE_IE_SEED_DONE_EN BIT(1)
  61. #define STARFIVE_IE_LFSR_LOCKUP_EN BIT(4)
  62. #define STARFIVE_IE_GLBL_EN BIT(31)
  63. #define STARFIVE_IE_ALL (STARFIVE_IE_GLBL_EN | \
  64. STARFIVE_IE_RAND_RDY_EN | \
  65. STARFIVE_IE_SEED_DONE_EN | \
  66. STARFIVE_IE_LFSR_LOCKUP_EN)
  67. /* ISTAT */
  68. #define STARFIVE_ISTAT_RAND_RDY BIT(0)
  69. #define STARFIVE_ISTAT_SEED_DONE BIT(1)
  70. #define STARFIVE_ISTAT_LFSR_LOCKUP BIT(4)
  71. #define STARFIVE_RAND_LEN sizeof(u32)
  72. #define to_trng(p) container_of(p, struct starfive_trng, rng)
  73. enum reseed {
  74. RANDOM_RESEED,
  75. NONCE_RESEED,
  76. };
  77. enum mode {
  78. PRNG_128BIT,
  79. PRNG_256BIT,
  80. };
  81. struct starfive_trng {
  82. struct device *dev;
  83. void __iomem *base;
  84. struct clk *hclk;
  85. struct clk *ahb;
  86. struct reset_control *rst;
  87. struct hwrng rng;
  88. struct completion random_done;
  89. struct completion reseed_done;
  90. u32 mode;
  91. u32 mission;
  92. u32 reseed;
  93. /* protects against concurrent write to ctrl register */
  94. spinlock_t write_lock;
  95. };
  96. static u16 autoreq;
  97. module_param(autoreq, ushort, 0);
  98. MODULE_PARM_DESC(autoreq, "Auto-reseeding after random number requests by host reaches specified counter:\n"
  99. " 0 - disable counter\n"
  100. " other - reload value for internal counter");
  101. static u16 autoage;
  102. module_param(autoage, ushort, 0);
  103. MODULE_PARM_DESC(autoage, "Auto-reseeding after specified timer countdowns to 0:\n"
  104. " 0 - disable timer\n"
  105. " other - reload value for internal timer");
  106. static inline int starfive_trng_wait_idle(struct starfive_trng *trng)
  107. {
  108. u32 stat;
  109. return readl_relaxed_poll_timeout(trng->base + STARFIVE_STAT, stat,
  110. !(stat & (STARFIVE_STAT_RAND_GENERATING |
  111. STARFIVE_STAT_RAND_SEEDING)),
  112. 10, 100000);
  113. }
  114. static inline void starfive_trng_irq_mask_clear(struct starfive_trng *trng)
  115. {
  116. /* clear register: ISTAT */
  117. u32 data = readl(trng->base + STARFIVE_ISTAT);
  118. writel(data, trng->base + STARFIVE_ISTAT);
  119. }
  120. static int starfive_trng_cmd(struct starfive_trng *trng, u32 cmd, bool wait)
  121. {
  122. int wait_time = 1000;
  123. /* allow up to 40 us for wait == 0 */
  124. if (!wait)
  125. wait_time = 40;
  126. switch (cmd) {
  127. case STARFIVE_CTRL_GENE_RANDNUM:
  128. reinit_completion(&trng->random_done);
  129. spin_lock_irq(&trng->write_lock);
  130. writel(cmd, trng->base + STARFIVE_CTRL);
  131. spin_unlock_irq(&trng->write_lock);
  132. if (!wait_for_completion_timeout(&trng->random_done, usecs_to_jiffies(wait_time)))
  133. return -ETIMEDOUT;
  134. break;
  135. case STARFIVE_CTRL_EXEC_RANDRESEED:
  136. reinit_completion(&trng->reseed_done);
  137. spin_lock_irq(&trng->write_lock);
  138. writel(cmd, trng->base + STARFIVE_CTRL);
  139. spin_unlock_irq(&trng->write_lock);
  140. if (!wait_for_completion_timeout(&trng->reseed_done, usecs_to_jiffies(wait_time)))
  141. return -ETIMEDOUT;
  142. break;
  143. default:
  144. return -EINVAL;
  145. }
  146. return 0;
  147. }
  148. static int starfive_trng_init(struct hwrng *rng)
  149. {
  150. struct starfive_trng *trng = to_trng(rng);
  151. u32 mode, intr = 0;
  152. /* setup Auto Request/Age register */
  153. writel(autoage, trng->base + STARFIVE_AUTO_AGE);
  154. writel(autoreq, trng->base + STARFIVE_AUTO_RQSTS);
  155. /* clear register: ISTAT */
  156. starfive_trng_irq_mask_clear(trng);
  157. intr |= STARFIVE_IE_ALL;
  158. writel(intr, trng->base + STARFIVE_IE);
  159. mode = readl(trng->base + STARFIVE_MODE);
  160. switch (trng->mode) {
  161. case PRNG_128BIT:
  162. mode &= ~STARFIVE_MODE_R256;
  163. break;
  164. case PRNG_256BIT:
  165. mode |= STARFIVE_MODE_R256;
  166. break;
  167. default:
  168. mode |= STARFIVE_MODE_R256;
  169. break;
  170. }
  171. writel(mode, trng->base + STARFIVE_MODE);
  172. return starfive_trng_cmd(trng, STARFIVE_CTRL_EXEC_RANDRESEED, 1);
  173. }
  174. static irqreturn_t starfive_trng_irq(int irq, void *priv)
  175. {
  176. u32 status;
  177. struct starfive_trng *trng = (struct starfive_trng *)priv;
  178. status = readl(trng->base + STARFIVE_ISTAT);
  179. if (status & STARFIVE_ISTAT_RAND_RDY) {
  180. writel(STARFIVE_ISTAT_RAND_RDY, trng->base + STARFIVE_ISTAT);
  181. complete(&trng->random_done);
  182. }
  183. if (status & STARFIVE_ISTAT_SEED_DONE) {
  184. writel(STARFIVE_ISTAT_SEED_DONE, trng->base + STARFIVE_ISTAT);
  185. complete(&trng->reseed_done);
  186. }
  187. if (status & STARFIVE_ISTAT_LFSR_LOCKUP) {
  188. writel(STARFIVE_ISTAT_LFSR_LOCKUP, trng->base + STARFIVE_ISTAT);
  189. /* SEU occurred, reseeding required*/
  190. spin_lock(&trng->write_lock);
  191. writel(STARFIVE_CTRL_EXEC_RANDRESEED, trng->base + STARFIVE_CTRL);
  192. spin_unlock(&trng->write_lock);
  193. }
  194. return IRQ_HANDLED;
  195. }
  196. static void starfive_trng_cleanup(struct hwrng *rng)
  197. {
  198. struct starfive_trng *trng = to_trng(rng);
  199. writel(0, trng->base + STARFIVE_CTRL);
  200. reset_control_assert(trng->rst);
  201. clk_disable_unprepare(trng->hclk);
  202. clk_disable_unprepare(trng->ahb);
  203. }
  204. static int starfive_trng_read(struct hwrng *rng, void *buf, size_t max, bool wait)
  205. {
  206. struct starfive_trng *trng = to_trng(rng);
  207. int ret;
  208. pm_runtime_get_sync(trng->dev);
  209. if (trng->mode == PRNG_256BIT)
  210. max = min_t(size_t, max, (STARFIVE_RAND_LEN * 8));
  211. else
  212. max = min_t(size_t, max, (STARFIVE_RAND_LEN * 4));
  213. if (wait) {
  214. ret = starfive_trng_wait_idle(trng);
  215. if (ret)
  216. return -ETIMEDOUT;
  217. }
  218. ret = starfive_trng_cmd(trng, STARFIVE_CTRL_GENE_RANDNUM, wait);
  219. if (ret)
  220. return ret;
  221. memcpy_fromio(buf, trng->base + STARFIVE_RAND0, max);
  222. pm_runtime_put_sync_autosuspend(trng->dev);
  223. return max;
  224. }
  225. static int starfive_trng_probe(struct platform_device *pdev)
  226. {
  227. int ret;
  228. int irq;
  229. struct starfive_trng *trng;
  230. trng = devm_kzalloc(&pdev->dev, sizeof(*trng), GFP_KERNEL);
  231. if (!trng)
  232. return -ENOMEM;
  233. platform_set_drvdata(pdev, trng);
  234. trng->dev = &pdev->dev;
  235. trng->base = devm_platform_ioremap_resource(pdev, 0);
  236. if (IS_ERR(trng->base))
  237. return dev_err_probe(&pdev->dev, PTR_ERR(trng->base),
  238. "Error remapping memory for platform device.\n");
  239. irq = platform_get_irq(pdev, 0);
  240. if (irq < 0)
  241. return irq;
  242. init_completion(&trng->random_done);
  243. init_completion(&trng->reseed_done);
  244. spin_lock_init(&trng->write_lock);
  245. ret = devm_request_irq(&pdev->dev, irq, starfive_trng_irq, 0, pdev->name,
  246. (void *)trng);
  247. if (ret)
  248. return dev_err_probe(&pdev->dev, ret,
  249. "Failed to register interrupt handler\n");
  250. trng->hclk = devm_clk_get(&pdev->dev, "hclk");
  251. if (IS_ERR(trng->hclk))
  252. return dev_err_probe(&pdev->dev, PTR_ERR(trng->hclk),
  253. "Error getting hardware reference clock\n");
  254. trng->ahb = devm_clk_get(&pdev->dev, "ahb");
  255. if (IS_ERR(trng->ahb))
  256. return dev_err_probe(&pdev->dev, PTR_ERR(trng->ahb),
  257. "Error getting ahb reference clock\n");
  258. trng->rst = devm_reset_control_get_shared(&pdev->dev, NULL);
  259. if (IS_ERR(trng->rst))
  260. return dev_err_probe(&pdev->dev, PTR_ERR(trng->rst),
  261. "Error getting hardware reset line\n");
  262. clk_prepare_enable(trng->hclk);
  263. clk_prepare_enable(trng->ahb);
  264. reset_control_deassert(trng->rst);
  265. trng->rng.name = dev_driver_string(&pdev->dev);
  266. trng->rng.init = starfive_trng_init;
  267. trng->rng.cleanup = starfive_trng_cleanup;
  268. trng->rng.read = starfive_trng_read;
  269. trng->mode = PRNG_256BIT;
  270. trng->mission = 1;
  271. trng->reseed = RANDOM_RESEED;
  272. pm_runtime_use_autosuspend(&pdev->dev);
  273. pm_runtime_set_autosuspend_delay(&pdev->dev, 100);
  274. pm_runtime_enable(&pdev->dev);
  275. ret = devm_hwrng_register(&pdev->dev, &trng->rng);
  276. if (ret) {
  277. pm_runtime_disable(&pdev->dev);
  278. reset_control_assert(trng->rst);
  279. clk_disable_unprepare(trng->ahb);
  280. clk_disable_unprepare(trng->hclk);
  281. return dev_err_probe(&pdev->dev, ret, "Failed to register hwrng\n");
  282. }
  283. return 0;
  284. }
  285. static int __maybe_unused starfive_trng_suspend(struct device *dev)
  286. {
  287. struct starfive_trng *trng = dev_get_drvdata(dev);
  288. clk_disable_unprepare(trng->hclk);
  289. clk_disable_unprepare(trng->ahb);
  290. return 0;
  291. }
  292. static int __maybe_unused starfive_trng_resume(struct device *dev)
  293. {
  294. struct starfive_trng *trng = dev_get_drvdata(dev);
  295. clk_prepare_enable(trng->hclk);
  296. clk_prepare_enable(trng->ahb);
  297. return 0;
  298. }
  299. static const struct dev_pm_ops starfive_trng_pm_ops = {
  300. SET_SYSTEM_SLEEP_PM_OPS(starfive_trng_suspend,
  301. starfive_trng_resume)
  302. SET_RUNTIME_PM_OPS(starfive_trng_suspend,
  303. starfive_trng_resume, NULL)
  304. };
  305. static const struct of_device_id trng_dt_ids[] __maybe_unused = {
  306. { .compatible = "starfive,jh7110-trng" },
  307. { }
  308. };
  309. MODULE_DEVICE_TABLE(of, trng_dt_ids);
  310. static struct platform_driver starfive_trng_driver = {
  311. .probe = starfive_trng_probe,
  312. .driver = {
  313. .name = "jh7110-trng",
  314. .pm = &starfive_trng_pm_ops,
  315. .of_match_table = of_match_ptr(trng_dt_ids),
  316. },
  317. };
  318. module_platform_driver(starfive_trng_driver);
  319. MODULE_LICENSE("GPL");
  320. MODULE_DESCRIPTION("StarFive True Random Number Generator");