omap-rng.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568
  1. /*
  2. * omap-rng.c - RNG driver for TI OMAP CPU family
  3. *
  4. * Author: Deepak Saxena <dsaxena@plexity.net>
  5. *
  6. * Copyright 2005 (c) MontaVista Software, Inc.
  7. *
  8. * Mostly based on original driver:
  9. *
  10. * Copyright (C) 2005 Nokia Corporation
  11. * Author: Juha Yrjölä <juha.yrjola@nokia.com>
  12. *
  13. * This file is licensed under the terms of the GNU General Public
  14. * License version 2. This program is licensed "as is" without any
  15. * warranty of any kind, whether express or implied.
  16. */
  17. #include <linux/module.h>
  18. #include <linux/init.h>
  19. #include <linux/random.h>
  20. #include <linux/err.h>
  21. #include <linux/platform_device.h>
  22. #include <linux/hw_random.h>
  23. #include <linux/delay.h>
  24. #include <linux/kernel.h>
  25. #include <linux/slab.h>
  26. #include <linux/pm_runtime.h>
  27. #include <linux/of.h>
  28. #include <linux/interrupt.h>
  29. #include <linux/clk.h>
  30. #include <linux/io.h>
  31. #define RNG_REG_STATUS_RDY (1 << 0)
  32. #define RNG_REG_INTACK_RDY_MASK (1 << 0)
  33. #define RNG_REG_INTACK_SHUTDOWN_OFLO_MASK (1 << 1)
  34. #define RNG_SHUTDOWN_OFLO_MASK (1 << 1)
  35. #define RNG_CONTROL_STARTUP_CYCLES_SHIFT 16
  36. #define RNG_CONTROL_STARTUP_CYCLES_MASK (0xffff << 16)
  37. #define RNG_CONTROL_ENABLE_TRNG_SHIFT 10
  38. #define RNG_CONTROL_ENABLE_TRNG_MASK (1 << 10)
  39. #define RNG_CONFIG_MAX_REFIL_CYCLES_SHIFT 16
  40. #define RNG_CONFIG_MAX_REFIL_CYCLES_MASK (0xffff << 16)
  41. #define RNG_CONFIG_MIN_REFIL_CYCLES_SHIFT 0
  42. #define RNG_CONFIG_MIN_REFIL_CYCLES_MASK (0xff << 0)
  43. #define RNG_CONTROL_STARTUP_CYCLES 0xff
  44. #define RNG_CONFIG_MIN_REFIL_CYCLES 0x21
  45. #define RNG_CONFIG_MAX_REFIL_CYCLES 0x22
  46. #define RNG_ALARMCNT_ALARM_TH_SHIFT 0x0
  47. #define RNG_ALARMCNT_ALARM_TH_MASK (0xff << 0)
  48. #define RNG_ALARMCNT_SHUTDOWN_TH_SHIFT 16
  49. #define RNG_ALARMCNT_SHUTDOWN_TH_MASK (0x1f << 16)
  50. #define RNG_ALARM_THRESHOLD 0xff
  51. #define RNG_SHUTDOWN_THRESHOLD 0x4
  52. #define RNG_REG_FROENABLE_MASK 0xffffff
  53. #define RNG_REG_FRODETUNE_MASK 0xffffff
  54. #define OMAP2_RNG_OUTPUT_SIZE 0x4
  55. #define OMAP4_RNG_OUTPUT_SIZE 0x8
  56. #define EIP76_RNG_OUTPUT_SIZE 0x10
  57. /*
  58. * EIP76 RNG takes approx. 700us to produce 16 bytes of output data
  59. * as per testing results. And to account for the lack of udelay()'s
  60. * reliability, we keep the timeout as 1000us.
  61. */
  62. #define RNG_DATA_FILL_TIMEOUT 100
  63. enum {
  64. RNG_OUTPUT_0_REG = 0,
  65. RNG_OUTPUT_1_REG,
  66. RNG_OUTPUT_2_REG,
  67. RNG_OUTPUT_3_REG,
  68. RNG_STATUS_REG,
  69. RNG_INTMASK_REG,
  70. RNG_INTACK_REG,
  71. RNG_CONTROL_REG,
  72. RNG_CONFIG_REG,
  73. RNG_ALARMCNT_REG,
  74. RNG_FROENABLE_REG,
  75. RNG_FRODETUNE_REG,
  76. RNG_ALARMMASK_REG,
  77. RNG_ALARMSTOP_REG,
  78. RNG_REV_REG,
  79. RNG_SYSCONFIG_REG,
  80. };
  81. static const u16 reg_map_omap2[] = {
  82. [RNG_OUTPUT_0_REG] = 0x0,
  83. [RNG_STATUS_REG] = 0x4,
  84. [RNG_CONFIG_REG] = 0x28,
  85. [RNG_REV_REG] = 0x3c,
  86. [RNG_SYSCONFIG_REG] = 0x40,
  87. };
  88. static const u16 reg_map_omap4[] = {
  89. [RNG_OUTPUT_0_REG] = 0x0,
  90. [RNG_OUTPUT_1_REG] = 0x4,
  91. [RNG_STATUS_REG] = 0x8,
  92. [RNG_INTMASK_REG] = 0xc,
  93. [RNG_INTACK_REG] = 0x10,
  94. [RNG_CONTROL_REG] = 0x14,
  95. [RNG_CONFIG_REG] = 0x18,
  96. [RNG_ALARMCNT_REG] = 0x1c,
  97. [RNG_FROENABLE_REG] = 0x20,
  98. [RNG_FRODETUNE_REG] = 0x24,
  99. [RNG_ALARMMASK_REG] = 0x28,
  100. [RNG_ALARMSTOP_REG] = 0x2c,
  101. [RNG_REV_REG] = 0x1FE0,
  102. [RNG_SYSCONFIG_REG] = 0x1FE4,
  103. };
  104. static const u16 reg_map_eip76[] = {
  105. [RNG_OUTPUT_0_REG] = 0x0,
  106. [RNG_OUTPUT_1_REG] = 0x4,
  107. [RNG_OUTPUT_2_REG] = 0x8,
  108. [RNG_OUTPUT_3_REG] = 0xc,
  109. [RNG_STATUS_REG] = 0x10,
  110. [RNG_INTACK_REG] = 0x10,
  111. [RNG_CONTROL_REG] = 0x14,
  112. [RNG_CONFIG_REG] = 0x18,
  113. [RNG_ALARMCNT_REG] = 0x1c,
  114. [RNG_FROENABLE_REG] = 0x20,
  115. [RNG_FRODETUNE_REG] = 0x24,
  116. [RNG_ALARMMASK_REG] = 0x28,
  117. [RNG_ALARMSTOP_REG] = 0x2c,
  118. [RNG_REV_REG] = 0x7c,
  119. };
  120. struct omap_rng_dev;
  121. /**
  122. * struct omap_rng_pdata - RNG IP block-specific data
  123. * @regs: Pointer to the register offsets structure.
  124. * @data_size: No. of bytes in RNG output.
  125. * @data_present: Callback to determine if data is available.
  126. * @init: Callback for IP specific initialization sequence.
  127. * @cleanup: Callback for IP specific cleanup sequence.
  128. */
  129. struct omap_rng_pdata {
  130. u16 *regs;
  131. u32 data_size;
  132. u32 (*data_present)(struct omap_rng_dev *priv);
  133. int (*init)(struct omap_rng_dev *priv);
  134. void (*cleanup)(struct omap_rng_dev *priv);
  135. };
  136. struct omap_rng_dev {
  137. void __iomem *base;
  138. struct device *dev;
  139. const struct omap_rng_pdata *pdata;
  140. struct hwrng rng;
  141. struct clk *clk;
  142. struct clk *clk_reg;
  143. };
  144. static inline u32 omap_rng_read(struct omap_rng_dev *priv, u16 reg)
  145. {
  146. return __raw_readl(priv->base + priv->pdata->regs[reg]);
  147. }
  148. static inline void omap_rng_write(struct omap_rng_dev *priv, u16 reg,
  149. u32 val)
  150. {
  151. __raw_writel(val, priv->base + priv->pdata->regs[reg]);
  152. }
  153. static int omap_rng_do_read(struct hwrng *rng, void *data, size_t max,
  154. bool wait)
  155. {
  156. struct omap_rng_dev *priv;
  157. int i, present;
  158. priv = (struct omap_rng_dev *)rng->priv;
  159. if (max < priv->pdata->data_size)
  160. return 0;
  161. for (i = 0; i < RNG_DATA_FILL_TIMEOUT; i++) {
  162. present = priv->pdata->data_present(priv);
  163. if (present || !wait)
  164. break;
  165. udelay(10);
  166. }
  167. if (!present)
  168. return 0;
  169. memcpy_fromio(data, priv->base + priv->pdata->regs[RNG_OUTPUT_0_REG],
  170. priv->pdata->data_size);
  171. if (priv->pdata->regs[RNG_INTACK_REG])
  172. omap_rng_write(priv, RNG_INTACK_REG, RNG_REG_INTACK_RDY_MASK);
  173. return priv->pdata->data_size;
  174. }
  175. static int omap_rng_init(struct hwrng *rng)
  176. {
  177. struct omap_rng_dev *priv;
  178. priv = (struct omap_rng_dev *)rng->priv;
  179. return priv->pdata->init(priv);
  180. }
  181. static void omap_rng_cleanup(struct hwrng *rng)
  182. {
  183. struct omap_rng_dev *priv;
  184. priv = (struct omap_rng_dev *)rng->priv;
  185. priv->pdata->cleanup(priv);
  186. }
  187. static inline u32 omap2_rng_data_present(struct omap_rng_dev *priv)
  188. {
  189. return omap_rng_read(priv, RNG_STATUS_REG) ? 0 : 1;
  190. }
  191. static int omap2_rng_init(struct omap_rng_dev *priv)
  192. {
  193. omap_rng_write(priv, RNG_SYSCONFIG_REG, 0x1);
  194. return 0;
  195. }
  196. static void omap2_rng_cleanup(struct omap_rng_dev *priv)
  197. {
  198. omap_rng_write(priv, RNG_SYSCONFIG_REG, 0x0);
  199. }
  200. static struct omap_rng_pdata omap2_rng_pdata = {
  201. .regs = (u16 *)reg_map_omap2,
  202. .data_size = OMAP2_RNG_OUTPUT_SIZE,
  203. .data_present = omap2_rng_data_present,
  204. .init = omap2_rng_init,
  205. .cleanup = omap2_rng_cleanup,
  206. };
  207. static inline u32 omap4_rng_data_present(struct omap_rng_dev *priv)
  208. {
  209. return omap_rng_read(priv, RNG_STATUS_REG) & RNG_REG_STATUS_RDY;
  210. }
  211. static int eip76_rng_init(struct omap_rng_dev *priv)
  212. {
  213. u32 val;
  214. /* Return if RNG is already running. */
  215. if (omap_rng_read(priv, RNG_CONTROL_REG) & RNG_CONTROL_ENABLE_TRNG_MASK)
  216. return 0;
  217. /* Number of 512 bit blocks of raw Noise Source output data that must
  218. * be processed by either the Conditioning Function or the
  219. * SP 800-90 DRBG ‘BC_DF’ functionality to yield a ‘full entropy’
  220. * output value.
  221. */
  222. val = 0x5 << RNG_CONFIG_MIN_REFIL_CYCLES_SHIFT;
  223. /* Number of FRO samples that are XOR-ed together into one bit to be
  224. * shifted into the main shift register
  225. */
  226. val |= RNG_CONFIG_MAX_REFIL_CYCLES << RNG_CONFIG_MAX_REFIL_CYCLES_SHIFT;
  227. omap_rng_write(priv, RNG_CONFIG_REG, val);
  228. /* Enable all available FROs */
  229. omap_rng_write(priv, RNG_FRODETUNE_REG, 0x0);
  230. omap_rng_write(priv, RNG_FROENABLE_REG, RNG_REG_FROENABLE_MASK);
  231. /* Enable TRNG */
  232. val = RNG_CONTROL_ENABLE_TRNG_MASK;
  233. omap_rng_write(priv, RNG_CONTROL_REG, val);
  234. return 0;
  235. }
  236. static int omap4_rng_init(struct omap_rng_dev *priv)
  237. {
  238. u32 val;
  239. /* Return if RNG is already running. */
  240. if (omap_rng_read(priv, RNG_CONTROL_REG) & RNG_CONTROL_ENABLE_TRNG_MASK)
  241. return 0;
  242. val = RNG_CONFIG_MIN_REFIL_CYCLES << RNG_CONFIG_MIN_REFIL_CYCLES_SHIFT;
  243. val |= RNG_CONFIG_MAX_REFIL_CYCLES << RNG_CONFIG_MAX_REFIL_CYCLES_SHIFT;
  244. omap_rng_write(priv, RNG_CONFIG_REG, val);
  245. omap_rng_write(priv, RNG_FRODETUNE_REG, 0x0);
  246. omap_rng_write(priv, RNG_FROENABLE_REG, RNG_REG_FROENABLE_MASK);
  247. val = RNG_ALARM_THRESHOLD << RNG_ALARMCNT_ALARM_TH_SHIFT;
  248. val |= RNG_SHUTDOWN_THRESHOLD << RNG_ALARMCNT_SHUTDOWN_TH_SHIFT;
  249. omap_rng_write(priv, RNG_ALARMCNT_REG, val);
  250. val = RNG_CONTROL_STARTUP_CYCLES << RNG_CONTROL_STARTUP_CYCLES_SHIFT;
  251. val |= RNG_CONTROL_ENABLE_TRNG_MASK;
  252. omap_rng_write(priv, RNG_CONTROL_REG, val);
  253. return 0;
  254. }
  255. static void omap4_rng_cleanup(struct omap_rng_dev *priv)
  256. {
  257. int val;
  258. val = omap_rng_read(priv, RNG_CONTROL_REG);
  259. val &= ~RNG_CONTROL_ENABLE_TRNG_MASK;
  260. omap_rng_write(priv, RNG_CONTROL_REG, val);
  261. }
  262. static irqreturn_t omap4_rng_irq(int irq, void *dev_id)
  263. {
  264. struct omap_rng_dev *priv = dev_id;
  265. u32 fro_detune, fro_enable;
  266. /*
  267. * Interrupt raised by a fro shutdown threshold, do the following:
  268. * 1. Clear the alarm events.
  269. * 2. De tune the FROs which are shutdown.
  270. * 3. Re enable the shutdown FROs.
  271. */
  272. omap_rng_write(priv, RNG_ALARMMASK_REG, 0x0);
  273. omap_rng_write(priv, RNG_ALARMSTOP_REG, 0x0);
  274. fro_enable = omap_rng_read(priv, RNG_FROENABLE_REG);
  275. fro_detune = ~fro_enable & RNG_REG_FRODETUNE_MASK;
  276. fro_detune = fro_detune | omap_rng_read(priv, RNG_FRODETUNE_REG);
  277. fro_enable = RNG_REG_FROENABLE_MASK;
  278. omap_rng_write(priv, RNG_FRODETUNE_REG, fro_detune);
  279. omap_rng_write(priv, RNG_FROENABLE_REG, fro_enable);
  280. omap_rng_write(priv, RNG_INTACK_REG, RNG_REG_INTACK_SHUTDOWN_OFLO_MASK);
  281. return IRQ_HANDLED;
  282. }
  283. static struct omap_rng_pdata omap4_rng_pdata = {
  284. .regs = (u16 *)reg_map_omap4,
  285. .data_size = OMAP4_RNG_OUTPUT_SIZE,
  286. .data_present = omap4_rng_data_present,
  287. .init = omap4_rng_init,
  288. .cleanup = omap4_rng_cleanup,
  289. };
  290. static struct omap_rng_pdata eip76_rng_pdata = {
  291. .regs = (u16 *)reg_map_eip76,
  292. .data_size = EIP76_RNG_OUTPUT_SIZE,
  293. .data_present = omap4_rng_data_present,
  294. .init = eip76_rng_init,
  295. .cleanup = omap4_rng_cleanup,
  296. };
  297. static const struct of_device_id omap_rng_of_match[] __maybe_unused = {
  298. {
  299. .compatible = "ti,omap2-rng",
  300. .data = &omap2_rng_pdata,
  301. },
  302. {
  303. .compatible = "ti,omap4-rng",
  304. .data = &omap4_rng_pdata,
  305. },
  306. {
  307. .compatible = "inside-secure,safexcel-eip76",
  308. .data = &eip76_rng_pdata,
  309. },
  310. {},
  311. };
  312. MODULE_DEVICE_TABLE(of, omap_rng_of_match);
  313. static int of_get_omap_rng_device_details(struct omap_rng_dev *priv,
  314. struct platform_device *pdev)
  315. {
  316. struct device *dev = &pdev->dev;
  317. int irq, err;
  318. priv->pdata = of_device_get_match_data(dev);
  319. if (!priv->pdata)
  320. return -ENODEV;
  321. if (of_device_is_compatible(dev->of_node, "ti,omap4-rng") ||
  322. of_device_is_compatible(dev->of_node, "inside-secure,safexcel-eip76")) {
  323. irq = platform_get_irq(pdev, 0);
  324. if (irq < 0)
  325. return irq;
  326. err = devm_request_irq(dev, irq, omap4_rng_irq,
  327. IRQF_TRIGGER_NONE, dev_name(dev), priv);
  328. if (err) {
  329. dev_err(dev, "unable to request irq %d, err = %d\n",
  330. irq, err);
  331. return err;
  332. }
  333. /*
  334. * On OMAP4, enabling the shutdown_oflo interrupt is
  335. * done in the interrupt mask register. There is no
  336. * such register on EIP76, and it's enabled by the
  337. * same bit in the control register
  338. */
  339. if (priv->pdata->regs[RNG_INTMASK_REG])
  340. omap_rng_write(priv, RNG_INTMASK_REG,
  341. RNG_SHUTDOWN_OFLO_MASK);
  342. else
  343. omap_rng_write(priv, RNG_CONTROL_REG,
  344. RNG_SHUTDOWN_OFLO_MASK);
  345. }
  346. return 0;
  347. }
  348. static int get_omap_rng_device_details(struct omap_rng_dev *omap_rng)
  349. {
  350. /* Only OMAP2/3 can be non-DT */
  351. omap_rng->pdata = &omap2_rng_pdata;
  352. return 0;
  353. }
  354. static int omap_rng_probe(struct platform_device *pdev)
  355. {
  356. struct omap_rng_dev *priv;
  357. struct device *dev = &pdev->dev;
  358. int ret;
  359. priv = devm_kzalloc(dev, sizeof(struct omap_rng_dev), GFP_KERNEL);
  360. if (!priv)
  361. return -ENOMEM;
  362. priv->rng.read = omap_rng_do_read;
  363. priv->rng.init = omap_rng_init;
  364. priv->rng.cleanup = omap_rng_cleanup;
  365. priv->rng.quality = 900;
  366. priv->rng.priv = (unsigned long)priv;
  367. platform_set_drvdata(pdev, priv);
  368. priv->dev = dev;
  369. priv->base = devm_platform_ioremap_resource(pdev, 0);
  370. if (IS_ERR(priv->base)) {
  371. ret = PTR_ERR(priv->base);
  372. goto err_ioremap;
  373. }
  374. priv->rng.name = devm_kstrdup(dev, dev_name(dev), GFP_KERNEL);
  375. if (!priv->rng.name) {
  376. ret = -ENOMEM;
  377. goto err_ioremap;
  378. }
  379. pm_runtime_enable(&pdev->dev);
  380. ret = pm_runtime_resume_and_get(&pdev->dev);
  381. if (ret < 0) {
  382. dev_err(&pdev->dev, "Failed to runtime_get device: %d\n", ret);
  383. goto err_ioremap;
  384. }
  385. priv->clk = devm_clk_get(&pdev->dev, NULL);
  386. if (PTR_ERR(priv->clk) == -EPROBE_DEFER)
  387. return -EPROBE_DEFER;
  388. if (!IS_ERR(priv->clk)) {
  389. ret = clk_prepare_enable(priv->clk);
  390. if (ret) {
  391. dev_err(&pdev->dev,
  392. "Unable to enable the clk: %d\n", ret);
  393. goto err_register;
  394. }
  395. }
  396. priv->clk_reg = devm_clk_get(&pdev->dev, "reg");
  397. if (PTR_ERR(priv->clk_reg) == -EPROBE_DEFER)
  398. return -EPROBE_DEFER;
  399. if (!IS_ERR(priv->clk_reg)) {
  400. ret = clk_prepare_enable(priv->clk_reg);
  401. if (ret) {
  402. dev_err(&pdev->dev,
  403. "Unable to enable the register clk: %d\n",
  404. ret);
  405. goto err_register;
  406. }
  407. }
  408. ret = (dev->of_node) ? of_get_omap_rng_device_details(priv, pdev) :
  409. get_omap_rng_device_details(priv);
  410. if (ret)
  411. goto err_register;
  412. ret = devm_hwrng_register(&pdev->dev, &priv->rng);
  413. if (ret)
  414. goto err_register;
  415. dev_info(&pdev->dev, "Random Number Generator ver. %02x\n",
  416. omap_rng_read(priv, RNG_REV_REG));
  417. return 0;
  418. err_register:
  419. priv->base = NULL;
  420. pm_runtime_put_sync(&pdev->dev);
  421. pm_runtime_disable(&pdev->dev);
  422. clk_disable_unprepare(priv->clk_reg);
  423. clk_disable_unprepare(priv->clk);
  424. err_ioremap:
  425. dev_err(dev, "initialization failed.\n");
  426. return ret;
  427. }
  428. static void omap_rng_remove(struct platform_device *pdev)
  429. {
  430. struct omap_rng_dev *priv = platform_get_drvdata(pdev);
  431. priv->pdata->cleanup(priv);
  432. pm_runtime_put_sync(&pdev->dev);
  433. pm_runtime_disable(&pdev->dev);
  434. clk_disable_unprepare(priv->clk);
  435. clk_disable_unprepare(priv->clk_reg);
  436. }
  437. static int __maybe_unused omap_rng_suspend(struct device *dev)
  438. {
  439. struct omap_rng_dev *priv = dev_get_drvdata(dev);
  440. priv->pdata->cleanup(priv);
  441. pm_runtime_put_sync(dev);
  442. return 0;
  443. }
  444. static int __maybe_unused omap_rng_resume(struct device *dev)
  445. {
  446. struct omap_rng_dev *priv = dev_get_drvdata(dev);
  447. int ret;
  448. ret = pm_runtime_resume_and_get(dev);
  449. if (ret < 0) {
  450. dev_err(dev, "Failed to runtime_get device: %d\n", ret);
  451. return ret;
  452. }
  453. priv->pdata->init(priv);
  454. return 0;
  455. }
  456. static SIMPLE_DEV_PM_OPS(omap_rng_pm, omap_rng_suspend, omap_rng_resume);
  457. static struct platform_driver omap_rng_driver = {
  458. .driver = {
  459. .name = "omap_rng",
  460. .pm = &omap_rng_pm,
  461. .of_match_table = of_match_ptr(omap_rng_of_match),
  462. },
  463. .probe = omap_rng_probe,
  464. .remove_new = omap_rng_remove,
  465. };
  466. module_platform_driver(omap_rng_driver);
  467. MODULE_ALIAS("platform:omap_rng");
  468. MODULE_AUTHOR("Deepak Saxena (and others)");
  469. MODULE_DESCRIPTION("RNG driver for TI OMAP CPU family");
  470. MODULE_LICENSE("GPL");