rockchip-rng.c 6.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * rockchip-rng.c True Random Number Generator driver for Rockchip RK3568 SoC
  4. *
  5. * Copyright (c) 2018, Fuzhou Rockchip Electronics Co., Ltd.
  6. * Copyright (c) 2022, Aurelien Jarno
  7. * Authors:
  8. * Lin Jinhan <troy.lin@rock-chips.com>
  9. * Aurelien Jarno <aurelien@aurel32.net>
  10. */
  11. #include <linux/clk.h>
  12. #include <linux/hw_random.h>
  13. #include <linux/io.h>
  14. #include <linux/iopoll.h>
  15. #include <linux/kernel.h>
  16. #include <linux/module.h>
  17. #include <linux/of.h>
  18. #include <linux/platform_device.h>
  19. #include <linux/pm_runtime.h>
  20. #include <linux/reset.h>
  21. #include <linux/slab.h>
  22. #define RK_RNG_AUTOSUSPEND_DELAY 100
  23. #define RK_RNG_MAX_BYTE 32
  24. #define RK_RNG_POLL_PERIOD_US 100
  25. #define RK_RNG_POLL_TIMEOUT_US 10000
  26. /*
  27. * TRNG collects osc ring output bit every RK_RNG_SAMPLE_CNT time. The value is
  28. * a tradeoff between speed and quality and has been adjusted to get a quality
  29. * of ~900 (~87.5% of FIPS 140-2 successes).
  30. */
  31. #define RK_RNG_SAMPLE_CNT 1000
  32. /* TRNG registers from RK3568 TRM-Part2, section 5.4.1 */
  33. #define TRNG_RST_CTL 0x0004
  34. #define TRNG_RNG_CTL 0x0400
  35. #define TRNG_RNG_CTL_LEN_64_BIT (0x00 << 4)
  36. #define TRNG_RNG_CTL_LEN_128_BIT (0x01 << 4)
  37. #define TRNG_RNG_CTL_LEN_192_BIT (0x02 << 4)
  38. #define TRNG_RNG_CTL_LEN_256_BIT (0x03 << 4)
  39. #define TRNG_RNG_CTL_OSC_RING_SPEED_0 (0x00 << 2)
  40. #define TRNG_RNG_CTL_OSC_RING_SPEED_1 (0x01 << 2)
  41. #define TRNG_RNG_CTL_OSC_RING_SPEED_2 (0x02 << 2)
  42. #define TRNG_RNG_CTL_OSC_RING_SPEED_3 (0x03 << 2)
  43. #define TRNG_RNG_CTL_MASK GENMASK(15, 0)
  44. #define TRNG_RNG_CTL_ENABLE BIT(1)
  45. #define TRNG_RNG_CTL_START BIT(0)
  46. #define TRNG_RNG_SAMPLE_CNT 0x0404
  47. #define TRNG_RNG_DOUT 0x0410
  48. struct rk_rng {
  49. struct hwrng rng;
  50. void __iomem *base;
  51. int clk_num;
  52. struct clk_bulk_data *clk_bulks;
  53. };
  54. /* The mask in the upper 16 bits determines the bits that are updated */
  55. static void rk_rng_write_ctl(struct rk_rng *rng, u32 val, u32 mask)
  56. {
  57. writel((mask << 16) | val, rng->base + TRNG_RNG_CTL);
  58. }
  59. static int rk_rng_init(struct hwrng *rng)
  60. {
  61. struct rk_rng *rk_rng = container_of(rng, struct rk_rng, rng);
  62. int ret;
  63. /* start clocks */
  64. ret = clk_bulk_prepare_enable(rk_rng->clk_num, rk_rng->clk_bulks);
  65. if (ret < 0) {
  66. dev_err((struct device *) rk_rng->rng.priv,
  67. "Failed to enable clks %d\n", ret);
  68. return ret;
  69. }
  70. /* set the sample period */
  71. writel(RK_RNG_SAMPLE_CNT, rk_rng->base + TRNG_RNG_SAMPLE_CNT);
  72. /* set osc ring speed and enable it */
  73. rk_rng_write_ctl(rk_rng, TRNG_RNG_CTL_LEN_256_BIT |
  74. TRNG_RNG_CTL_OSC_RING_SPEED_0 |
  75. TRNG_RNG_CTL_ENABLE,
  76. TRNG_RNG_CTL_MASK);
  77. return 0;
  78. }
  79. static void rk_rng_cleanup(struct hwrng *rng)
  80. {
  81. struct rk_rng *rk_rng = container_of(rng, struct rk_rng, rng);
  82. /* stop TRNG */
  83. rk_rng_write_ctl(rk_rng, 0, TRNG_RNG_CTL_MASK);
  84. /* stop clocks */
  85. clk_bulk_disable_unprepare(rk_rng->clk_num, rk_rng->clk_bulks);
  86. }
  87. static int rk_rng_read(struct hwrng *rng, void *buf, size_t max, bool wait)
  88. {
  89. struct rk_rng *rk_rng = container_of(rng, struct rk_rng, rng);
  90. size_t to_read = min_t(size_t, max, RK_RNG_MAX_BYTE);
  91. u32 reg;
  92. int ret = 0;
  93. ret = pm_runtime_resume_and_get((struct device *) rk_rng->rng.priv);
  94. if (ret < 0)
  95. return ret;
  96. /* Start collecting random data */
  97. rk_rng_write_ctl(rk_rng, TRNG_RNG_CTL_START, TRNG_RNG_CTL_START);
  98. ret = readl_poll_timeout(rk_rng->base + TRNG_RNG_CTL, reg,
  99. !(reg & TRNG_RNG_CTL_START),
  100. RK_RNG_POLL_PERIOD_US,
  101. RK_RNG_POLL_TIMEOUT_US);
  102. if (ret < 0)
  103. goto out;
  104. /* Read random data stored in the registers */
  105. memcpy_fromio(buf, rk_rng->base + TRNG_RNG_DOUT, to_read);
  106. out:
  107. pm_runtime_mark_last_busy((struct device *) rk_rng->rng.priv);
  108. pm_runtime_put_sync_autosuspend((struct device *) rk_rng->rng.priv);
  109. return (ret < 0) ? ret : to_read;
  110. }
  111. static int rk_rng_probe(struct platform_device *pdev)
  112. {
  113. struct device *dev = &pdev->dev;
  114. struct reset_control *rst;
  115. struct rk_rng *rk_rng;
  116. int ret;
  117. rk_rng = devm_kzalloc(dev, sizeof(*rk_rng), GFP_KERNEL);
  118. if (!rk_rng)
  119. return -ENOMEM;
  120. rk_rng->base = devm_platform_ioremap_resource(pdev, 0);
  121. if (IS_ERR(rk_rng->base))
  122. return PTR_ERR(rk_rng->base);
  123. rk_rng->clk_num = devm_clk_bulk_get_all(dev, &rk_rng->clk_bulks);
  124. if (rk_rng->clk_num < 0)
  125. return dev_err_probe(dev, rk_rng->clk_num,
  126. "Failed to get clks property\n");
  127. rst = devm_reset_control_array_get_exclusive(&pdev->dev);
  128. if (IS_ERR(rst))
  129. return dev_err_probe(dev, PTR_ERR(rst), "Failed to get reset property\n");
  130. reset_control_assert(rst);
  131. udelay(2);
  132. reset_control_deassert(rst);
  133. platform_set_drvdata(pdev, rk_rng);
  134. rk_rng->rng.name = dev_driver_string(dev);
  135. if (!IS_ENABLED(CONFIG_PM)) {
  136. rk_rng->rng.init = rk_rng_init;
  137. rk_rng->rng.cleanup = rk_rng_cleanup;
  138. }
  139. rk_rng->rng.read = rk_rng_read;
  140. rk_rng->rng.priv = (unsigned long) dev;
  141. rk_rng->rng.quality = 900;
  142. pm_runtime_set_autosuspend_delay(dev, RK_RNG_AUTOSUSPEND_DELAY);
  143. pm_runtime_use_autosuspend(dev);
  144. ret = devm_pm_runtime_enable(dev);
  145. if (ret)
  146. return dev_err_probe(&pdev->dev, ret, "Runtime pm activation failed.\n");
  147. ret = devm_hwrng_register(dev, &rk_rng->rng);
  148. if (ret)
  149. return dev_err_probe(&pdev->dev, ret, "Failed to register Rockchip hwrng\n");
  150. return 0;
  151. }
  152. static int __maybe_unused rk_rng_runtime_suspend(struct device *dev)
  153. {
  154. struct rk_rng *rk_rng = dev_get_drvdata(dev);
  155. rk_rng_cleanup(&rk_rng->rng);
  156. return 0;
  157. }
  158. static int __maybe_unused rk_rng_runtime_resume(struct device *dev)
  159. {
  160. struct rk_rng *rk_rng = dev_get_drvdata(dev);
  161. return rk_rng_init(&rk_rng->rng);
  162. }
  163. static const struct dev_pm_ops rk_rng_pm_ops = {
  164. SET_RUNTIME_PM_OPS(rk_rng_runtime_suspend,
  165. rk_rng_runtime_resume, NULL)
  166. SET_SYSTEM_SLEEP_PM_OPS(pm_runtime_force_suspend,
  167. pm_runtime_force_resume)
  168. };
  169. static const struct of_device_id rk_rng_dt_match[] = {
  170. { .compatible = "rockchip,rk3568-rng", },
  171. { /* sentinel */ },
  172. };
  173. MODULE_DEVICE_TABLE(of, rk_rng_dt_match);
  174. static struct platform_driver rk_rng_driver = {
  175. .driver = {
  176. .name = "rockchip-rng",
  177. .pm = &rk_rng_pm_ops,
  178. .of_match_table = rk_rng_dt_match,
  179. },
  180. .probe = rk_rng_probe,
  181. };
  182. module_platform_driver(rk_rng_driver);
  183. MODULE_DESCRIPTION("Rockchip RK3568 True Random Number Generator driver");
  184. MODULE_AUTHOR("Lin Jinhan <troy.lin@rock-chips.com>");
  185. MODULE_AUTHOR("Aurelien Jarno <aurelien@aurel32.net>");
  186. MODULE_AUTHOR("Daniel Golle <daniel@makrotopia.org>");
  187. MODULE_LICENSE("GPL");