pmc.h 8.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298
  1. /* SPDX-License-Identifier: GPL-2.0-or-later */
  2. /*
  3. * drivers/clk/at91/pmc.h
  4. *
  5. * Copyright (C) 2013 Boris BREZILLON <b.brezillon@overkiz.com>
  6. */
  7. #ifndef __PMC_H_
  8. #define __PMC_H_
  9. #include <linux/io.h>
  10. #include <linux/irqdomain.h>
  11. #include <linux/regmap.h>
  12. #include <linux/spinlock.h>
  13. #include <dt-bindings/clock/at91.h>
  14. extern spinlock_t pmc_pcr_lock;
  15. struct pmc_data {
  16. unsigned int ncore;
  17. struct clk_hw **chws;
  18. unsigned int nsystem;
  19. struct clk_hw **shws;
  20. unsigned int nperiph;
  21. struct clk_hw **phws;
  22. unsigned int ngck;
  23. struct clk_hw **ghws;
  24. unsigned int npck;
  25. struct clk_hw **pchws;
  26. struct clk_hw *hwtable[];
  27. };
  28. struct clk_range {
  29. unsigned long min;
  30. unsigned long max;
  31. };
  32. #define CLK_RANGE(MIN, MAX) {.min = MIN, .max = MAX,}
  33. struct clk_master_layout {
  34. u32 offset;
  35. u32 mask;
  36. u8 pres_shift;
  37. };
  38. extern const struct clk_master_layout at91rm9200_master_layout;
  39. extern const struct clk_master_layout at91sam9x5_master_layout;
  40. struct clk_master_characteristics {
  41. struct clk_range output;
  42. u32 divisors[5];
  43. u8 have_div3_pres;
  44. };
  45. struct clk_pll_layout {
  46. u32 pllr_mask;
  47. u32 mul_mask;
  48. u32 frac_mask;
  49. u32 div_mask;
  50. u32 endiv_mask;
  51. u8 mul_shift;
  52. u8 frac_shift;
  53. u8 div_shift;
  54. u8 endiv_shift;
  55. u8 div2;
  56. };
  57. extern const struct clk_pll_layout at91rm9200_pll_layout;
  58. extern const struct clk_pll_layout at91sam9g45_pll_layout;
  59. extern const struct clk_pll_layout at91sam9g20_pllb_layout;
  60. extern const struct clk_pll_layout sama5d3_pll_layout;
  61. struct clk_pll_characteristics {
  62. struct clk_range input;
  63. int num_output;
  64. const struct clk_range *output;
  65. const struct clk_range *core_output;
  66. u16 *icpll;
  67. u8 *out;
  68. u8 upll : 1;
  69. };
  70. struct clk_programmable_layout {
  71. u8 pres_mask;
  72. u8 pres_shift;
  73. u8 css_mask;
  74. u8 have_slck_mck;
  75. u8 is_pres_direct;
  76. };
  77. extern const struct clk_programmable_layout at91rm9200_programmable_layout;
  78. extern const struct clk_programmable_layout at91sam9g45_programmable_layout;
  79. extern const struct clk_programmable_layout at91sam9x5_programmable_layout;
  80. struct clk_pcr_layout {
  81. u32 offset;
  82. u32 cmd;
  83. u32 div_mask;
  84. u32 gckcss_mask;
  85. u32 pid_mask;
  86. };
  87. /**
  88. * struct at91_clk_pms - Power management state for AT91 clock
  89. * @rate: clock rate
  90. * @parent_rate: clock parent rate
  91. * @status: clock status (enabled or disabled)
  92. * @parent: clock parent index
  93. */
  94. struct at91_clk_pms {
  95. unsigned long rate;
  96. unsigned long parent_rate;
  97. unsigned int status;
  98. unsigned int parent;
  99. };
  100. #define field_get(_mask, _reg) (((_reg) & (_mask)) >> (ffs(_mask) - 1))
  101. #define field_prep(_mask, _val) (((_val) << (ffs(_mask) - 1)) & (_mask))
  102. #define ndck(a, s) (a[s - 1].id + 1)
  103. #define nck(a) (a[ARRAY_SIZE(a) - 1].id + 1)
  104. #define PMC_INIT_TABLE(_table, _count) \
  105. do { \
  106. u8 _i; \
  107. for (_i = 0; _i < (_count); _i++) \
  108. (_table)[_i] = _i; \
  109. } while (0)
  110. #define PMC_FILL_TABLE(_to, _from, _count) \
  111. do { \
  112. u8 _i; \
  113. for (_i = 0; _i < (_count); _i++) { \
  114. (_to)[_i] = (_from)[_i]; \
  115. } \
  116. } while (0)
  117. struct pmc_data *pmc_data_allocate(unsigned int ncore, unsigned int nsystem,
  118. unsigned int nperiph, unsigned int ngck,
  119. unsigned int npck);
  120. int of_at91_get_clk_range(struct device_node *np, const char *propname,
  121. struct clk_range *range);
  122. struct clk_hw *of_clk_hw_pmc_get(struct of_phandle_args *clkspec, void *data);
  123. struct clk_hw * __init
  124. at91_clk_register_audio_pll_frac(struct regmap *regmap, const char *name,
  125. const char *parent_name);
  126. struct clk_hw * __init
  127. at91_clk_register_audio_pll_pad(struct regmap *regmap, const char *name,
  128. const char *parent_name);
  129. struct clk_hw * __init
  130. at91_clk_register_audio_pll_pmc(struct regmap *regmap, const char *name,
  131. const char *parent_name);
  132. struct clk_hw * __init
  133. at91_clk_register_generated(struct regmap *regmap, spinlock_t *lock,
  134. const struct clk_pcr_layout *layout,
  135. const char *name, const char **parent_names,
  136. struct clk_hw **parent_hws, u32 *mux_table,
  137. u8 num_parents, u8 id,
  138. const struct clk_range *range, int chg_pid);
  139. struct clk_hw * __init
  140. at91_clk_register_h32mx(struct regmap *regmap, const char *name,
  141. const char *parent_name);
  142. struct clk_hw * __init
  143. at91_clk_i2s_mux_register(struct regmap *regmap, const char *name,
  144. const char * const *parent_names,
  145. unsigned int num_parents, u8 bus_id);
  146. struct clk_hw * __init
  147. at91_clk_register_main_rc_osc(struct regmap *regmap, const char *name,
  148. u32 frequency, u32 accuracy);
  149. struct clk_hw * __init
  150. at91_clk_register_main_osc(struct regmap *regmap, const char *name,
  151. const char *parent_name,
  152. struct clk_parent_data *parent_data, bool bypass);
  153. struct clk_hw * __init
  154. at91_clk_register_rm9200_main(struct regmap *regmap,
  155. const char *name,
  156. const char *parent_name,
  157. struct clk_hw *parent_hw);
  158. struct clk_hw * __init
  159. at91_clk_register_sam9x5_main(struct regmap *regmap, const char *name,
  160. const char **parent_names,
  161. struct clk_hw **parent_hws, int num_parents);
  162. struct clk_hw * __init
  163. at91_clk_register_master_pres(struct regmap *regmap, const char *name,
  164. int num_parents, const char **parent_names,
  165. struct clk_hw **parent_hws,
  166. const struct clk_master_layout *layout,
  167. const struct clk_master_characteristics *characteristics,
  168. spinlock_t *lock);
  169. struct clk_hw * __init
  170. at91_clk_register_master_div(struct regmap *regmap, const char *name,
  171. const char *parent_names, struct clk_hw *parent_hw,
  172. const struct clk_master_layout *layout,
  173. const struct clk_master_characteristics *characteristics,
  174. spinlock_t *lock, u32 flags, u32 safe_div);
  175. struct clk_hw * __init
  176. at91_clk_sama7g5_register_master(struct regmap *regmap,
  177. const char *name, int num_parents,
  178. const char **parent_names,
  179. struct clk_hw **parent_hws, u32 *mux_table,
  180. spinlock_t *lock, u8 id, bool critical,
  181. int chg_pid);
  182. struct clk_hw * __init
  183. at91_clk_register_peripheral(struct regmap *regmap, const char *name,
  184. const char *parent_name, struct clk_hw *parent_hw,
  185. u32 id);
  186. struct clk_hw * __init
  187. at91_clk_register_sam9x5_peripheral(struct regmap *regmap, spinlock_t *lock,
  188. const struct clk_pcr_layout *layout,
  189. const char *name, const char *parent_name,
  190. struct clk_hw *parent_hw,
  191. u32 id, const struct clk_range *range,
  192. int chg_pid, unsigned long flags);
  193. struct clk_hw * __init
  194. at91_clk_register_pll(struct regmap *regmap, const char *name,
  195. const char *parent_name, u8 id,
  196. const struct clk_pll_layout *layout,
  197. const struct clk_pll_characteristics *characteristics);
  198. struct clk_hw * __init
  199. at91_clk_register_plldiv(struct regmap *regmap, const char *name,
  200. const char *parent_name);
  201. struct clk_hw * __init
  202. sam9x60_clk_register_div_pll(struct regmap *regmap, spinlock_t *lock,
  203. const char *name, const char *parent_name,
  204. struct clk_hw *parent_hw, u8 id,
  205. const struct clk_pll_characteristics *characteristics,
  206. const struct clk_pll_layout *layout, u32 flags,
  207. u32 safe_div);
  208. struct clk_hw * __init
  209. sam9x60_clk_register_frac_pll(struct regmap *regmap, spinlock_t *lock,
  210. const char *name, const char *parent_name,
  211. struct clk_hw *parent_hw, u8 id,
  212. const struct clk_pll_characteristics *characteristics,
  213. const struct clk_pll_layout *layout, u32 flags);
  214. struct clk_hw * __init
  215. at91_clk_register_programmable(struct regmap *regmap, const char *name,
  216. const char **parent_names, struct clk_hw **parent_hws,
  217. u8 num_parents, u8 id,
  218. const struct clk_programmable_layout *layout,
  219. u32 *mux_table);
  220. struct clk_hw * __init
  221. at91_clk_register_sam9260_slow(struct regmap *regmap,
  222. const char *name,
  223. const char **parent_names,
  224. int num_parents);
  225. struct clk_hw * __init
  226. at91sam9x5_clk_register_smd(struct regmap *regmap, const char *name,
  227. const char **parent_names, u8 num_parents);
  228. struct clk_hw * __init
  229. at91_clk_register_system(struct regmap *regmap, const char *name,
  230. const char *parent_name, struct clk_hw *parent_hw,
  231. u8 id, unsigned long flags);
  232. struct clk_hw * __init
  233. at91sam9x5_clk_register_usb(struct regmap *regmap, const char *name,
  234. const char **parent_names, u8 num_parents);
  235. struct clk_hw * __init
  236. at91sam9n12_clk_register_usb(struct regmap *regmap, const char *name,
  237. const char *parent_name);
  238. struct clk_hw * __init
  239. sam9x60_clk_register_usb(struct regmap *regmap, const char *name,
  240. const char **parent_names, u8 num_parents);
  241. struct clk_hw * __init
  242. at91rm9200_clk_register_usb(struct regmap *regmap, const char *name,
  243. const char *parent_name, const u32 *divisors);
  244. struct clk_hw * __init
  245. at91_clk_register_utmi(struct regmap *regmap_pmc, struct regmap *regmap_sfr,
  246. const char *name, const char *parent_name,
  247. struct clk_hw *parent_hw);
  248. struct clk_hw * __init
  249. at91_clk_sama7g5_register_utmi(struct regmap *regmap, const char *name,
  250. const char *parent_name, struct clk_hw *parent_hw);
  251. #endif /* __PMC_H_ */