clk-lan966x.c 6.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276
  1. // SPDX-License-Identifier: GPL-2.0-or-later
  2. /*
  3. * Microchip LAN966x SoC Clock driver.
  4. *
  5. * Copyright (C) 2021 Microchip Technology, Inc. and its subsidiaries
  6. *
  7. * Author: Kavyasree Kotagiri <kavyasree.kotagiri@microchip.com>
  8. */
  9. #include <linux/bitfield.h>
  10. #include <linux/clk-provider.h>
  11. #include <linux/io.h>
  12. #include <linux/kernel.h>
  13. #include <linux/module.h>
  14. #include <linux/of.h>
  15. #include <linux/platform_device.h>
  16. #include <linux/slab.h>
  17. #include <dt-bindings/clock/microchip,lan966x.h>
  18. #define GCK_ENA BIT(0)
  19. #define GCK_SRC_SEL GENMASK(9, 8)
  20. #define GCK_PRESCALER GENMASK(23, 16)
  21. #define DIV_MAX 255
  22. static const char *clk_names[N_CLOCKS] = {
  23. "qspi0", "qspi1", "qspi2", "sdmmc0",
  24. "pi", "mcan0", "mcan1", "flexcom0",
  25. "flexcom1", "flexcom2", "flexcom3",
  26. "flexcom4", "timer1", "usb_refclk",
  27. };
  28. struct lan966x_gck {
  29. struct clk_hw hw;
  30. void __iomem *reg;
  31. };
  32. #define to_lan966x_gck(hw) container_of(hw, struct lan966x_gck, hw)
  33. static const struct clk_parent_data lan966x_gck_pdata[] = {
  34. { .fw_name = "cpu", },
  35. { .fw_name = "ddr", },
  36. { .fw_name = "sys", },
  37. };
  38. static struct clk_init_data init = {
  39. .parent_data = lan966x_gck_pdata,
  40. .num_parents = ARRAY_SIZE(lan966x_gck_pdata),
  41. };
  42. struct clk_gate_soc_desc {
  43. const char *name;
  44. int bit_idx;
  45. };
  46. static const struct clk_gate_soc_desc clk_gate_desc[] = {
  47. { "uhphs", 11 },
  48. { "udphs", 10 },
  49. { "mcramc", 9 },
  50. { "hmatrix", 8 },
  51. { }
  52. };
  53. static DEFINE_SPINLOCK(clk_gate_lock);
  54. static void __iomem *base;
  55. static int lan966x_gck_enable(struct clk_hw *hw)
  56. {
  57. struct lan966x_gck *gck = to_lan966x_gck(hw);
  58. u32 val = readl(gck->reg);
  59. val |= GCK_ENA;
  60. writel(val, gck->reg);
  61. return 0;
  62. }
  63. static void lan966x_gck_disable(struct clk_hw *hw)
  64. {
  65. struct lan966x_gck *gck = to_lan966x_gck(hw);
  66. u32 val = readl(gck->reg);
  67. val &= ~GCK_ENA;
  68. writel(val, gck->reg);
  69. }
  70. static int lan966x_gck_set_rate(struct clk_hw *hw,
  71. unsigned long rate,
  72. unsigned long parent_rate)
  73. {
  74. struct lan966x_gck *gck = to_lan966x_gck(hw);
  75. u32 div, val = readl(gck->reg);
  76. if (rate == 0 || parent_rate == 0)
  77. return -EINVAL;
  78. /* Set Prescalar */
  79. div = parent_rate / rate;
  80. val &= ~GCK_PRESCALER;
  81. val |= FIELD_PREP(GCK_PRESCALER, (div - 1));
  82. writel(val, gck->reg);
  83. return 0;
  84. }
  85. static unsigned long lan966x_gck_recalc_rate(struct clk_hw *hw,
  86. unsigned long parent_rate)
  87. {
  88. struct lan966x_gck *gck = to_lan966x_gck(hw);
  89. u32 div, val = readl(gck->reg);
  90. div = FIELD_GET(GCK_PRESCALER, val);
  91. return parent_rate / (div + 1);
  92. }
  93. static int lan966x_gck_determine_rate(struct clk_hw *hw,
  94. struct clk_rate_request *req)
  95. {
  96. struct clk_hw *parent;
  97. int i;
  98. for (i = 0; i < clk_hw_get_num_parents(hw); ++i) {
  99. parent = clk_hw_get_parent_by_index(hw, i);
  100. if (!parent)
  101. continue;
  102. /* Allowed prescaler divider range is 0-255 */
  103. if (clk_hw_get_rate(parent) / req->rate <= DIV_MAX) {
  104. req->best_parent_hw = parent;
  105. req->best_parent_rate = clk_hw_get_rate(parent);
  106. return 0;
  107. }
  108. }
  109. return -EINVAL;
  110. }
  111. static u8 lan966x_gck_get_parent(struct clk_hw *hw)
  112. {
  113. struct lan966x_gck *gck = to_lan966x_gck(hw);
  114. u32 val = readl(gck->reg);
  115. return FIELD_GET(GCK_SRC_SEL, val);
  116. }
  117. static int lan966x_gck_set_parent(struct clk_hw *hw, u8 index)
  118. {
  119. struct lan966x_gck *gck = to_lan966x_gck(hw);
  120. u32 val = readl(gck->reg);
  121. val &= ~GCK_SRC_SEL;
  122. val |= FIELD_PREP(GCK_SRC_SEL, index);
  123. writel(val, gck->reg);
  124. return 0;
  125. }
  126. static const struct clk_ops lan966x_gck_ops = {
  127. .enable = lan966x_gck_enable,
  128. .disable = lan966x_gck_disable,
  129. .set_rate = lan966x_gck_set_rate,
  130. .recalc_rate = lan966x_gck_recalc_rate,
  131. .determine_rate = lan966x_gck_determine_rate,
  132. .set_parent = lan966x_gck_set_parent,
  133. .get_parent = lan966x_gck_get_parent,
  134. };
  135. static struct clk_hw *lan966x_gck_clk_register(struct device *dev, int i)
  136. {
  137. struct lan966x_gck *priv;
  138. int ret;
  139. priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
  140. if (!priv)
  141. return ERR_PTR(-ENOMEM);
  142. priv->reg = base + (i * 4);
  143. priv->hw.init = &init;
  144. ret = devm_clk_hw_register(dev, &priv->hw);
  145. if (ret)
  146. return ERR_PTR(ret);
  147. return &priv->hw;
  148. };
  149. static int lan966x_gate_clk_register(struct device *dev,
  150. struct clk_hw_onecell_data *hw_data,
  151. void __iomem *gate_base)
  152. {
  153. int i;
  154. for (i = GCK_GATE_UHPHS; i < N_CLOCKS; ++i) {
  155. int idx = i - GCK_GATE_UHPHS;
  156. hw_data->hws[i] =
  157. devm_clk_hw_register_gate(dev, clk_gate_desc[idx].name,
  158. "lan966x", 0, gate_base,
  159. clk_gate_desc[idx].bit_idx,
  160. 0, &clk_gate_lock);
  161. if (IS_ERR(hw_data->hws[i]))
  162. return dev_err_probe(dev, PTR_ERR(hw_data->hws[i]),
  163. "failed to register %s clock\n",
  164. clk_gate_desc[idx].name);
  165. }
  166. return 0;
  167. }
  168. static int lan966x_clk_probe(struct platform_device *pdev)
  169. {
  170. struct clk_hw_onecell_data *hw_data;
  171. struct device *dev = &pdev->dev;
  172. void __iomem *gate_base;
  173. struct resource *res;
  174. int i, ret;
  175. hw_data = devm_kzalloc(dev, struct_size(hw_data, hws, N_CLOCKS),
  176. GFP_KERNEL);
  177. if (!hw_data)
  178. return -ENOMEM;
  179. base = devm_platform_ioremap_resource(pdev, 0);
  180. if (IS_ERR(base))
  181. return PTR_ERR(base);
  182. init.ops = &lan966x_gck_ops;
  183. hw_data->num = GCK_GATE_UHPHS;
  184. for (i = 0; i < GCK_GATE_UHPHS; i++) {
  185. init.name = clk_names[i];
  186. hw_data->hws[i] = lan966x_gck_clk_register(dev, i);
  187. if (IS_ERR(hw_data->hws[i])) {
  188. dev_err(dev, "failed to register %s clock\n",
  189. init.name);
  190. return PTR_ERR(hw_data->hws[i]);
  191. }
  192. }
  193. res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
  194. if (res) {
  195. gate_base = devm_ioremap_resource(&pdev->dev, res);
  196. if (IS_ERR(gate_base))
  197. return PTR_ERR(gate_base);
  198. hw_data->num = N_CLOCKS;
  199. ret = lan966x_gate_clk_register(dev, hw_data, gate_base);
  200. if (ret)
  201. return ret;
  202. }
  203. return devm_of_clk_add_hw_provider(dev, of_clk_hw_onecell_get, hw_data);
  204. }
  205. static const struct of_device_id lan966x_clk_dt_ids[] = {
  206. { .compatible = "microchip,lan966x-gck", },
  207. { }
  208. };
  209. MODULE_DEVICE_TABLE(of, lan966x_clk_dt_ids);
  210. static struct platform_driver lan966x_clk_driver = {
  211. .probe = lan966x_clk_probe,
  212. .driver = {
  213. .name = "lan966x-clk",
  214. .of_match_table = lan966x_clk_dt_ids,
  215. },
  216. };
  217. module_platform_driver(lan966x_clk_driver);
  218. MODULE_AUTHOR("Kavyasree Kotagiri <kavyasree.kotagiri@microchip.com>");
  219. MODULE_DESCRIPTION("LAN966X clock driver");
  220. MODULE_LICENSE("GPL v2");