clk-lmk04832.c 43 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * LMK04832 Ultra Low-Noise JESD204B Compliant Clock Jitter Cleaner
  4. * Pin compatible with the LMK0482x family
  5. *
  6. * Datasheet: https://www.ti.com/lit/ds/symlink/lmk04832.pdf
  7. *
  8. * Copyright (c) 2020, Xiphos Systems Corp.
  9. *
  10. */
  11. #include <linux/bitfield.h>
  12. #include <linux/clk.h>
  13. #include <linux/clk-provider.h>
  14. #include <linux/device.h>
  15. #include <linux/gcd.h>
  16. #include <linux/gpio/consumer.h>
  17. #include <linux/module.h>
  18. #include <linux/regmap.h>
  19. #include <linux/spi/spi.h>
  20. /* 0x000 - 0x00d System Functions */
  21. #define LMK04832_REG_RST3W 0x000
  22. #define LMK04832_BIT_RESET BIT(7)
  23. #define LMK04832_BIT_SPI_3WIRE_DIS BIT(4)
  24. #define LMK04832_REG_POWERDOWN 0x002
  25. #define LMK04832_REG_ID_DEV_TYPE 0x003
  26. #define LMK04832_REG_ID_PROD_MSB 0x004
  27. #define LMK04832_REG_ID_PROD_LSB 0x005
  28. #define LMK04832_REG_ID_MASKREV 0x006
  29. #define LMK04832_REG_ID_VNDR_MSB 0x00c
  30. #define LMK04832_REG_ID_VNDR_LSB 0x00d
  31. /* 0x100 - 0x137 Device Clock and SYSREF Clock Output Control */
  32. #define LMK04832_REG_CLKOUT_CTRL0(ch) (0x100 + (ch >> 1) * 8)
  33. #define LMK04832_BIT_DCLK_DIV_LSB GENMASK(7, 0)
  34. #define LMK04832_REG_CLKOUT_CTRL1(ch) (0x101 + (ch >> 1) * 8)
  35. #define LMK04832_BIT_DCLKX_Y_DDLY_LSB GENMASK(7, 0)
  36. #define LMK04832_REG_CLKOUT_CTRL2(ch) (0x102 + (ch >> 1) * 8)
  37. #define LMK04832_BIT_CLKOUTX_Y_PD BIT(7)
  38. #define LMK04832_BIT_DCLKX_Y_DDLY_PD BIT(4)
  39. #define LMK04832_BIT_DCLKX_Y_DDLY_MSB GENMASK(3, 2)
  40. #define LMK04832_BIT_DCLK_DIV_MSB GENMASK(1, 0)
  41. #define LMK04832_REG_CLKOUT_SRC_MUX(ch) (0x103 + (ch % 2) + (ch >> 1) * 8)
  42. #define LMK04832_BIT_CLKOUT_SRC_MUX BIT(5)
  43. #define LMK04832_REG_CLKOUT_CTRL3(ch) (0x103 + (ch >> 1) * 8)
  44. #define LMK04832_BIT_DCLKX_Y_PD BIT(4)
  45. #define LMK04832_BIT_DCLKX_Y_DCC BIT(2)
  46. #define LMK04832_BIT_DCLKX_Y_HS BIT(0)
  47. #define LMK04832_REG_CLKOUT_CTRL4(ch) (0x104 + (ch >> 1) * 8)
  48. #define LMK04832_BIT_SCLK_PD BIT(4)
  49. #define LMK04832_BIT_SCLKX_Y_DIS_MODE GENMASK(3, 2)
  50. #define LMK04832_REG_SCLKX_Y_ADLY(ch) (0x105 + (ch >> 1) * 8)
  51. #define LMK04832_REG_SCLKX_Y_DDLY(ch) (0x106 + (ch >> 1) * 8)
  52. #define LMK04832_BIT_SCLKX_Y_DDLY GENMASK(3, 0)
  53. #define LMK04832_REG_CLKOUT_FMT(ch) (0x107 + (ch >> 1) * 8)
  54. #define LMK04832_BIT_CLKOUT_FMT(ch) (ch % 2 ? 0xf0 : 0x0f)
  55. #define LMK04832_VAL_CLKOUT_FMT_POWERDOWN 0x00
  56. #define LMK04832_VAL_CLKOUT_FMT_LVDS 0x01
  57. #define LMK04832_VAL_CLKOUT_FMT_HSDS6 0x02
  58. #define LMK04832_VAL_CLKOUT_FMT_HSDS8 0x03
  59. #define LMK04832_VAL_CLKOUT_FMT_LVPECL1600 0x04
  60. #define LMK04832_VAL_CLKOUT_FMT_LVPECL2000 0x05
  61. #define LMK04832_VAL_CLKOUT_FMT_LCPECL 0x06
  62. #define LMK04832_VAL_CLKOUT_FMT_CML16 0x07
  63. #define LMK04832_VAL_CLKOUT_FMT_CML24 0x08
  64. #define LMK04832_VAL_CLKOUT_FMT_CML32 0x09
  65. #define LMK04832_VAL_CLKOUT_FMT_CMOS_OFF_INV 0x0a
  66. #define LMK04832_VAL_CLKOUT_FMT_CMOS_NOR_OFF 0x0b
  67. #define LMK04832_VAL_CLKOUT_FMT_CMOS_INV_INV 0x0c
  68. #define LMK04832_VAL_CLKOUT_FMT_CMOS_INV_NOR 0x0d
  69. #define LMK04832_VAL_CLKOUT_FMT_CMOS_NOR_INV 0x0e
  70. #define LMK04832_VAL_CLKOUT_FMT_CMOS_NOR_NOR 0x0f
  71. /* 0x138 - 0x145 SYSREF, SYNC, and Device Config */
  72. #define LMK04832_REG_VCO_OSCOUT 0x138
  73. #define LMK04832_BIT_VCO_MUX GENMASK(6, 5)
  74. #define LMK04832_VAL_VCO_MUX_VCO0 0x00
  75. #define LMK04832_VAL_VCO_MUX_VCO1 0x01
  76. #define LMK04832_VAL_VCO_MUX_EXT 0x02
  77. #define LMK04832_REG_SYSREF_OUT 0x139
  78. #define LMK04832_BIT_SYSREF_REQ_EN BIT(6)
  79. #define LMK04832_BIT_SYSREF_MUX GENMASK(1, 0)
  80. #define LMK04832_VAL_SYSREF_MUX_NORMAL_SYNC 0x00
  81. #define LMK04832_VAL_SYSREF_MUX_RECLK 0x01
  82. #define LMK04832_VAL_SYSREF_MUX_PULSER 0x02
  83. #define LMK04832_VAL_SYSREF_MUX_CONTINUOUS 0x03
  84. #define LMK04832_REG_SYSREF_DIV_MSB 0x13a
  85. #define LMK04832_BIT_SYSREF_DIV_MSB GENMASK(4, 0)
  86. #define LMK04832_REG_SYSREF_DIV_LSB 0x13b
  87. #define LMK04832_REG_SYSREF_DDLY_MSB 0x13c
  88. #define LMK04832_BIT_SYSREF_DDLY_MSB GENMASK(4, 0)
  89. #define LMK04832_REG_SYSREF_DDLY_LSB 0x13d
  90. #define LMK04832_REG_SYSREF_PULSE_CNT 0x13e
  91. #define LMK04832_REG_FB_CTRL 0x13f
  92. #define LMK04832_BIT_PLL2_RCLK_MUX BIT(7)
  93. #define LMK04832_VAL_PLL2_RCLK_MUX_OSCIN 0x00
  94. #define LMK04832_VAL_PLL2_RCLK_MUX_CLKIN 0x01
  95. #define LMK04832_BIT_PLL2_NCLK_MUX BIT(5)
  96. #define LMK04832_VAL_PLL2_NCLK_MUX_PLL2_P 0x00
  97. #define LMK04832_VAL_PLL2_NCLK_MUX_FB_MUX 0x01
  98. #define LMK04832_BIT_FB_MUX_EN BIT(0)
  99. #define LMK04832_REG_MAIN_PD 0x140
  100. #define LMK04832_BIT_PLL1_PD BIT(7)
  101. #define LMK04832_BIT_VCO_LDO_PD BIT(6)
  102. #define LMK04832_BIT_VCO_PD BIT(5)
  103. #define LMK04832_BIT_OSCIN_PD BIT(4)
  104. #define LMK04832_BIT_SYSREF_GBL_PD BIT(3)
  105. #define LMK04832_BIT_SYSREF_PD BIT(2)
  106. #define LMK04832_BIT_SYSREF_DDLY_PD BIT(1)
  107. #define LMK04832_BIT_SYSREF_PLSR_PD BIT(0)
  108. #define LMK04832_REG_SYNC 0x143
  109. #define LMK04832_BIT_SYNC_CLR BIT(7)
  110. #define LMK04832_BIT_SYNC_1SHOT_EN BIT(6)
  111. #define LMK04832_BIT_SYNC_POL BIT(5)
  112. #define LMK04832_BIT_SYNC_EN BIT(4)
  113. #define LMK04832_BIT_SYNC_MODE GENMASK(1, 0)
  114. #define LMK04832_VAL_SYNC_MODE_OFF 0x00
  115. #define LMK04832_VAL_SYNC_MODE_ON 0x01
  116. #define LMK04832_VAL_SYNC_MODE_PULSER_PIN 0x02
  117. #define LMK04832_VAL_SYNC_MODE_PULSER_SPI 0x03
  118. #define LMK04832_REG_SYNC_DIS 0x144
  119. /* 0x146 - 0x14a CLKin Control */
  120. #define LMK04832_REG_CLKIN_SEL0 0x148
  121. #define LMK04832_REG_CLKIN_SEL1 0x149
  122. #define LMK04832_REG_CLKIN_RST 0x14a
  123. #define LMK04832_BIT_SDIO_RDBK_TYPE BIT(6)
  124. #define LMK04832_BIT_CLKIN_SEL_MUX GENMASK(5, 3)
  125. #define LMK04832_VAL_CLKIN_SEL_MUX_SPI_RDBK 0x06
  126. #define LMK04832_BIT_CLKIN_SEL_TYPE GENMASK(2, 0)
  127. #define LMK04832_VAL_CLKIN_SEL_TYPE_OUT 0x03
  128. /* 0x14b - 0x152 Holdover */
  129. /* 0x153 - 0x15f PLL1 Configuration */
  130. #define LMK04832_REG_PLL1_LD 0x15f
  131. #define LMK04832_BIT_PLL1_LD_MUX GENMASK(7, 3)
  132. #define LMK04832_VAL_PLL1_LD_MUX_SPI_RDBK 0x07
  133. #define LMK04832_BIT_PLL1_LD_TYPE GENMASK(2, 0)
  134. #define LMK04832_VAL_PLL1_LD_TYPE_OUT_PP 0x03
  135. /* 0x160 - 0x16e PLL2 Configuration */
  136. #define LMK04832_REG_PLL2_R_MSB 0x160
  137. #define LMK04832_BIT_PLL2_R_MSB GENMASK(3, 0)
  138. #define LMK04832_REG_PLL2_R_LSB 0x161
  139. #define LMK04832_REG_PLL2_MISC 0x162
  140. #define LMK04832_BIT_PLL2_MISC_P GENMASK(7, 5)
  141. #define LMK04832_BIT_PLL2_MISC_REF_2X_EN BIT(0)
  142. #define LMK04832_REG_PLL2_N_CAL_0 0x163
  143. #define LMK04832_BIT_PLL2_N_CAL_0 GENMASK(1, 0)
  144. #define LMK04832_REG_PLL2_N_CAL_1 0x164
  145. #define LMK04832_REG_PLL2_N_CAL_2 0x165
  146. #define LMK04832_REG_PLL2_N_0 0x166
  147. #define LMK04832_BIT_PLL2_N_0 GENMASK(1, 0)
  148. #define LMK04832_REG_PLL2_N_1 0x167
  149. #define LMK04832_REG_PLL2_N_2 0x168
  150. #define LMK04832_REG_PLL2_DLD_CNT_MSB 0x16a
  151. #define LMK04832_REG_PLL2_DLD_CNT_LSB 0x16b
  152. #define LMK04832_REG_PLL2_LD 0x16e
  153. #define LMK04832_BIT_PLL2_LD_MUX GENMASK(7, 3)
  154. #define LMK04832_VAL_PLL2_LD_MUX_PLL2_DLD 0x02
  155. #define LMK04832_BIT_PLL2_LD_TYPE GENMASK(2, 0)
  156. #define LMK04832_VAL_PLL2_LD_TYPE_OUT_PP 0x03
  157. /* 0x16F - 0x555 Misc Registers */
  158. #define LMK04832_REG_PLL2_PD 0x173
  159. #define LMK04832_BIT_PLL2_PRE_PD BIT(6)
  160. #define LMK04832_BIT_PLL2_PD BIT(5)
  161. #define LMK04832_REG_PLL1R_RST 0x177
  162. #define LMK04832_REG_CLR_PLL_LOST 0x182
  163. #define LMK04832_REG_RB_PLL_LD 0x183
  164. #define LMK04832_REG_RB_CLK_DAC_VAL_MSB 0x184
  165. #define LMK04832_REG_RB_DAC_VAL_LSB 0x185
  166. #define LMK04832_REG_RB_HOLDOVER 0x188
  167. #define LMK04832_REG_SPI_LOCK 0x555
  168. enum lmk04832_device_types {
  169. LMK04832,
  170. };
  171. /**
  172. * struct lmk04832_device_info - Holds static device information that is
  173. * specific to the chip revision
  174. *
  175. * @pid: Product Identifier
  176. * @maskrev: IC version identifier
  177. * @num_channels: Number of available output channels (clkout count)
  178. * @vco0_range: {min, max} of the VCO0 operating range (in MHz)
  179. * @vco1_range: {min, max} of the VCO1 operating range (in MHz)
  180. */
  181. struct lmk04832_device_info {
  182. u16 pid;
  183. u8 maskrev;
  184. size_t num_channels;
  185. unsigned int vco0_range[2];
  186. unsigned int vco1_range[2];
  187. };
  188. static const struct lmk04832_device_info lmk04832_device_info[] = {
  189. [LMK04832] = {
  190. .pid = 0x63d1, /* WARNING PROD_ID is inverted in the datasheet */
  191. .maskrev = 0x70,
  192. .num_channels = 14,
  193. .vco0_range = { 2440, 2580 },
  194. .vco1_range = { 2945, 3255 },
  195. },
  196. };
  197. enum lmk04832_rdbk_type {
  198. RDBK_CLKIN_SEL0,
  199. RDBK_CLKIN_SEL1,
  200. RDBK_RESET,
  201. RDBK_PLL1_LD,
  202. };
  203. struct lmk_dclk {
  204. struct lmk04832 *lmk;
  205. struct clk_hw hw;
  206. u8 id;
  207. };
  208. struct lmk_clkout {
  209. struct lmk04832 *lmk;
  210. struct clk_hw hw;
  211. bool sysref;
  212. u32 format;
  213. u8 id;
  214. };
  215. /**
  216. * struct lmk04832 - The LMK04832 device structure
  217. *
  218. * @dev: reference to a struct device, linked to the spi_device
  219. * @regmap: struct regmap instance use to access the chip
  220. * @sync_mode: operational mode for SYNC signal
  221. * @sysref_mux: select SYSREF source
  222. * @sysref_pulse_cnt: number of SYSREF pulses generated while not in continuous
  223. * mode.
  224. * @sysref_ddly: SYSREF digital delay value
  225. * @oscin: PLL2 input clock
  226. * @vco: reference to the internal VCO clock
  227. * @sclk: reference to the internal sysref clock (SCLK)
  228. * @vco_rate: user provided VCO rate
  229. * @reset_gpio: reference to the reset GPIO
  230. * @dclk: list of internal device clock references.
  231. * Each pair of clkout clocks share a single device clock (DCLKX_Y)
  232. * @clkout: list of output clock references
  233. * @clk_data: holds clkout related data like clk_hw* and number of clocks
  234. */
  235. struct lmk04832 {
  236. struct device *dev;
  237. struct regmap *regmap;
  238. unsigned int sync_mode;
  239. unsigned int sysref_mux;
  240. unsigned int sysref_pulse_cnt;
  241. unsigned int sysref_ddly;
  242. struct clk *oscin;
  243. struct clk_hw vco;
  244. struct clk_hw sclk;
  245. unsigned int vco_rate;
  246. struct gpio_desc *reset_gpio;
  247. struct lmk_dclk *dclk;
  248. struct lmk_clkout *clkout;
  249. struct clk_hw_onecell_data *clk_data;
  250. };
  251. static bool lmk04832_regmap_rd_regs(struct device *dev, unsigned int reg)
  252. {
  253. switch (reg) {
  254. case LMK04832_REG_RST3W ... LMK04832_REG_ID_MASKREV:
  255. case LMK04832_REG_ID_VNDR_MSB:
  256. case LMK04832_REG_ID_VNDR_LSB:
  257. case LMK04832_REG_CLKOUT_CTRL0(0) ... LMK04832_REG_PLL2_DLD_CNT_LSB:
  258. case LMK04832_REG_PLL2_LD:
  259. case LMK04832_REG_PLL2_PD:
  260. case LMK04832_REG_PLL1R_RST:
  261. case LMK04832_REG_CLR_PLL_LOST ... LMK04832_REG_RB_DAC_VAL_LSB:
  262. case LMK04832_REG_RB_HOLDOVER:
  263. case LMK04832_REG_SPI_LOCK:
  264. return true;
  265. default:
  266. return false;
  267. };
  268. }
  269. static bool lmk04832_regmap_wr_regs(struct device *dev, unsigned int reg)
  270. {
  271. switch (reg) {
  272. case LMK04832_REG_RST3W:
  273. case LMK04832_REG_POWERDOWN:
  274. return true;
  275. case LMK04832_REG_ID_DEV_TYPE ... LMK04832_REG_ID_MASKREV:
  276. case LMK04832_REG_ID_VNDR_MSB:
  277. case LMK04832_REG_ID_VNDR_LSB:
  278. return false;
  279. case LMK04832_REG_CLKOUT_CTRL0(0) ... LMK04832_REG_PLL2_DLD_CNT_LSB:
  280. case LMK04832_REG_PLL2_LD:
  281. case LMK04832_REG_PLL2_PD:
  282. case LMK04832_REG_PLL1R_RST:
  283. case LMK04832_REG_CLR_PLL_LOST ... LMK04832_REG_RB_DAC_VAL_LSB:
  284. case LMK04832_REG_RB_HOLDOVER:
  285. case LMK04832_REG_SPI_LOCK:
  286. return true;
  287. default:
  288. return false;
  289. };
  290. }
  291. static const struct regmap_config regmap_config = {
  292. .name = "lmk04832",
  293. .reg_bits = 16,
  294. .val_bits = 8,
  295. .use_single_read = 1,
  296. .use_single_write = 1,
  297. .read_flag_mask = 0x80,
  298. .write_flag_mask = 0x00,
  299. .readable_reg = lmk04832_regmap_rd_regs,
  300. .writeable_reg = lmk04832_regmap_wr_regs,
  301. .cache_type = REGCACHE_NONE,
  302. .max_register = LMK04832_REG_SPI_LOCK,
  303. };
  304. static int lmk04832_vco_is_enabled(struct clk_hw *hw)
  305. {
  306. struct lmk04832 *lmk = container_of(hw, struct lmk04832, vco);
  307. unsigned int tmp;
  308. int ret;
  309. ret = regmap_read(lmk->regmap, LMK04832_REG_MAIN_PD, &tmp);
  310. if (ret)
  311. return ret;
  312. return !(FIELD_GET(LMK04832_BIT_OSCIN_PD, tmp) |
  313. FIELD_GET(LMK04832_BIT_VCO_PD, tmp) |
  314. FIELD_GET(LMK04832_BIT_VCO_LDO_PD, tmp));
  315. }
  316. static int lmk04832_vco_prepare(struct clk_hw *hw)
  317. {
  318. struct lmk04832 *lmk = container_of(hw, struct lmk04832, vco);
  319. int ret;
  320. ret = regmap_update_bits(lmk->regmap, LMK04832_REG_PLL2_PD,
  321. LMK04832_BIT_PLL2_PRE_PD |
  322. LMK04832_BIT_PLL2_PD,
  323. 0x00);
  324. if (ret)
  325. return ret;
  326. return regmap_update_bits(lmk->regmap, LMK04832_REG_MAIN_PD,
  327. LMK04832_BIT_VCO_LDO_PD |
  328. LMK04832_BIT_VCO_PD |
  329. LMK04832_BIT_OSCIN_PD, 0x00);
  330. }
  331. static void lmk04832_vco_unprepare(struct clk_hw *hw)
  332. {
  333. struct lmk04832 *lmk = container_of(hw, struct lmk04832, vco);
  334. regmap_update_bits(lmk->regmap, LMK04832_REG_PLL2_PD,
  335. LMK04832_BIT_PLL2_PRE_PD | LMK04832_BIT_PLL2_PD,
  336. 0xff);
  337. /* Don't set LMK04832_BIT_OSCIN_PD since other clocks depend on it */
  338. regmap_update_bits(lmk->regmap, LMK04832_REG_MAIN_PD,
  339. LMK04832_BIT_VCO_LDO_PD | LMK04832_BIT_VCO_PD, 0xff);
  340. }
  341. static unsigned long lmk04832_vco_recalc_rate(struct clk_hw *hw,
  342. unsigned long prate)
  343. {
  344. struct lmk04832 *lmk = container_of(hw, struct lmk04832, vco);
  345. const unsigned int pll2_p[] = {8, 2, 2, 3, 4, 5, 6, 7};
  346. unsigned int pll2_n, p, pll2_r;
  347. unsigned int pll2_misc;
  348. unsigned long vco_rate;
  349. u8 tmp[3];
  350. int ret;
  351. ret = regmap_read(lmk->regmap, LMK04832_REG_PLL2_MISC, &pll2_misc);
  352. if (ret)
  353. return ret;
  354. p = FIELD_GET(LMK04832_BIT_PLL2_MISC_P, pll2_misc);
  355. ret = regmap_bulk_read(lmk->regmap, LMK04832_REG_PLL2_N_0, &tmp, 3);
  356. if (ret)
  357. return ret;
  358. pll2_n = FIELD_PREP(0x030000, tmp[0]) |
  359. FIELD_PREP(0x00ff00, tmp[1]) |
  360. FIELD_PREP(0x0000ff, tmp[2]);
  361. ret = regmap_bulk_read(lmk->regmap, LMK04832_REG_PLL2_R_MSB, &tmp, 2);
  362. if (ret)
  363. return ret;
  364. pll2_r = FIELD_PREP(0x0f00, tmp[0]) |
  365. FIELD_PREP(0x00ff, tmp[1]);
  366. vco_rate = (prate << FIELD_GET(LMK04832_BIT_PLL2_MISC_REF_2X_EN,
  367. pll2_misc)) * pll2_n * pll2_p[p] / pll2_r;
  368. return vco_rate;
  369. }
  370. /**
  371. * lmk04832_check_vco_ranges - Check requested VCO frequency against VCO ranges
  372. *
  373. * @lmk: Reference to the lmk device
  374. * @rate: Desired output rate for the VCO
  375. *
  376. * The LMK04832 has 2 internal VCO, each with independent operating ranges.
  377. * Use the device_info structure to determine which VCO to use based on rate.
  378. *
  379. * Returns: VCO_MUX value or negative errno.
  380. */
  381. static int lmk04832_check_vco_ranges(struct lmk04832 *lmk, unsigned long rate)
  382. {
  383. struct spi_device *spi = to_spi_device(lmk->dev);
  384. const struct lmk04832_device_info *info;
  385. unsigned long mhz = rate / 1000000;
  386. info = &lmk04832_device_info[spi_get_device_id(spi)->driver_data];
  387. if (mhz >= info->vco0_range[0] && mhz <= info->vco0_range[1])
  388. return LMK04832_VAL_VCO_MUX_VCO0;
  389. if (mhz >= info->vco1_range[0] && mhz <= info->vco1_range[1])
  390. return LMK04832_VAL_VCO_MUX_VCO1;
  391. dev_err(lmk->dev, "%lu Hz is out of VCO ranges\n", rate);
  392. return -ERANGE;
  393. }
  394. /**
  395. * lmk04832_calc_pll2_params - Get PLL2 parameters used to set the VCO frequency
  396. *
  397. * @prate: parent rate to the PLL2, usually OSCin
  398. * @rate: Desired output rate for the VCO
  399. * @n: reference to PLL2_N
  400. * @p: reference to PLL2_P
  401. * @r: reference to PLL2_R
  402. *
  403. * This functions assumes LMK04832_BIT_PLL2_MISC_REF_2X_EN is set since it is
  404. * recommended in the datasheet because a higher phase detector frequencies
  405. * makes the design of wider loop bandwidth filters possible.
  406. *
  407. * the VCO rate can be calculated using the following expression:
  408. *
  409. * VCO = OSCin * 2 * PLL2_N * PLL2_P / PLL2_R
  410. *
  411. * Returns: vco rate or negative errno.
  412. */
  413. static long lmk04832_calc_pll2_params(unsigned long prate, unsigned long rate,
  414. unsigned int *n, unsigned int *p,
  415. unsigned int *r)
  416. {
  417. unsigned int pll2_n, pll2_p, pll2_r;
  418. unsigned long num, div;
  419. /* Set PLL2_P to a fixed value to simplify optimizations */
  420. pll2_p = 2;
  421. div = gcd(rate, prate);
  422. num = DIV_ROUND_CLOSEST(rate, div);
  423. pll2_r = DIV_ROUND_CLOSEST(prate, div);
  424. if (num > 4) {
  425. pll2_n = num >> 2;
  426. } else {
  427. pll2_r = pll2_r << 2;
  428. pll2_n = num;
  429. }
  430. if (pll2_n < 1 || pll2_n > 0x03ffff)
  431. return -EINVAL;
  432. if (pll2_r < 1 || pll2_r > 0xfff)
  433. return -EINVAL;
  434. *n = pll2_n;
  435. *p = pll2_p;
  436. *r = pll2_r;
  437. return DIV_ROUND_CLOSEST(prate * 2 * pll2_p * pll2_n, pll2_r);
  438. }
  439. static long lmk04832_vco_round_rate(struct clk_hw *hw, unsigned long rate,
  440. unsigned long *prate)
  441. {
  442. struct lmk04832 *lmk = container_of(hw, struct lmk04832, vco);
  443. unsigned int n, p, r;
  444. long vco_rate;
  445. int ret;
  446. ret = lmk04832_check_vco_ranges(lmk, rate);
  447. if (ret < 0)
  448. return ret;
  449. vco_rate = lmk04832_calc_pll2_params(*prate, rate, &n, &p, &r);
  450. if (vco_rate < 0) {
  451. dev_err(lmk->dev, "PLL2 parameters out of range\n");
  452. return vco_rate;
  453. }
  454. if (rate != vco_rate)
  455. return -EINVAL;
  456. return vco_rate;
  457. }
  458. static int lmk04832_vco_set_rate(struct clk_hw *hw, unsigned long rate,
  459. unsigned long prate)
  460. {
  461. struct lmk04832 *lmk = container_of(hw, struct lmk04832, vco);
  462. unsigned int n, p, r;
  463. long vco_rate;
  464. int vco_mux;
  465. int ret;
  466. vco_mux = lmk04832_check_vco_ranges(lmk, rate);
  467. if (vco_mux < 0)
  468. return vco_mux;
  469. ret = regmap_update_bits(lmk->regmap, LMK04832_REG_VCO_OSCOUT,
  470. LMK04832_BIT_VCO_MUX,
  471. FIELD_PREP(LMK04832_BIT_VCO_MUX, vco_mux));
  472. if (ret)
  473. return ret;
  474. vco_rate = lmk04832_calc_pll2_params(prate, rate, &n, &p, &r);
  475. if (vco_rate < 0) {
  476. dev_err(lmk->dev, "failed to determine PLL2 parameters\n");
  477. return vco_rate;
  478. }
  479. ret = regmap_update_bits(lmk->regmap, LMK04832_REG_PLL2_R_MSB,
  480. LMK04832_BIT_PLL2_R_MSB,
  481. FIELD_GET(0x000700, r));
  482. if (ret)
  483. return ret;
  484. ret = regmap_write(lmk->regmap, LMK04832_REG_PLL2_R_LSB,
  485. FIELD_GET(0x0000ff, r));
  486. if (ret)
  487. return ret;
  488. ret = regmap_update_bits(lmk->regmap, LMK04832_REG_PLL2_MISC,
  489. LMK04832_BIT_PLL2_MISC_P,
  490. FIELD_PREP(LMK04832_BIT_PLL2_MISC_P, p));
  491. if (ret)
  492. return ret;
  493. /*
  494. * PLL2_N registers must be programmed after other PLL2 dividers are
  495. * programmed to ensure proper VCO frequency calibration
  496. */
  497. ret = regmap_write(lmk->regmap, LMK04832_REG_PLL2_N_0,
  498. FIELD_GET(0x030000, n));
  499. if (ret)
  500. return ret;
  501. ret = regmap_write(lmk->regmap, LMK04832_REG_PLL2_N_1,
  502. FIELD_GET(0x00ff00, n));
  503. if (ret)
  504. return ret;
  505. return regmap_write(lmk->regmap, LMK04832_REG_PLL2_N_2,
  506. FIELD_GET(0x0000ff, n));
  507. }
  508. static const struct clk_ops lmk04832_vco_ops = {
  509. .is_enabled = lmk04832_vco_is_enabled,
  510. .prepare = lmk04832_vco_prepare,
  511. .unprepare = lmk04832_vco_unprepare,
  512. .recalc_rate = lmk04832_vco_recalc_rate,
  513. .round_rate = lmk04832_vco_round_rate,
  514. .set_rate = lmk04832_vco_set_rate,
  515. };
  516. /*
  517. * lmk04832_register_vco - Initialize the internal VCO and clock distribution
  518. * path in PLL2 single loop mode.
  519. */
  520. static int lmk04832_register_vco(struct lmk04832 *lmk)
  521. {
  522. const char *parent_names[1];
  523. struct clk_init_data init;
  524. int ret;
  525. init.name = "lmk-vco";
  526. parent_names[0] = __clk_get_name(lmk->oscin);
  527. init.parent_names = parent_names;
  528. init.ops = &lmk04832_vco_ops;
  529. init.num_parents = 1;
  530. ret = regmap_update_bits(lmk->regmap, LMK04832_REG_VCO_OSCOUT,
  531. LMK04832_BIT_VCO_MUX,
  532. FIELD_PREP(LMK04832_BIT_VCO_MUX,
  533. LMK04832_VAL_VCO_MUX_VCO1));
  534. if (ret)
  535. return ret;
  536. ret = regmap_update_bits(lmk->regmap, LMK04832_REG_FB_CTRL,
  537. LMK04832_BIT_PLL2_RCLK_MUX |
  538. LMK04832_BIT_PLL2_NCLK_MUX,
  539. FIELD_PREP(LMK04832_BIT_PLL2_RCLK_MUX,
  540. LMK04832_VAL_PLL2_RCLK_MUX_OSCIN)|
  541. FIELD_PREP(LMK04832_BIT_PLL2_NCLK_MUX,
  542. LMK04832_VAL_PLL2_NCLK_MUX_PLL2_P));
  543. if (ret)
  544. return ret;
  545. ret = regmap_update_bits(lmk->regmap, LMK04832_REG_PLL2_MISC,
  546. LMK04832_BIT_PLL2_MISC_REF_2X_EN,
  547. LMK04832_BIT_PLL2_MISC_REF_2X_EN);
  548. if (ret)
  549. return ret;
  550. ret = regmap_write(lmk->regmap, LMK04832_REG_PLL2_LD,
  551. FIELD_PREP(LMK04832_BIT_PLL2_LD_MUX,
  552. LMK04832_VAL_PLL2_LD_MUX_PLL2_DLD) |
  553. FIELD_PREP(LMK04832_BIT_PLL2_LD_TYPE,
  554. LMK04832_VAL_PLL2_LD_TYPE_OUT_PP));
  555. if (ret)
  556. return ret;
  557. lmk->vco.init = &init;
  558. return devm_clk_hw_register(lmk->dev, &lmk->vco);
  559. }
  560. static int lmk04832_clkout_set_ddly(struct lmk04832 *lmk, int id)
  561. {
  562. const int dclk_div_adj[] = {0, 0, -2, -2, 0, 3, -1, 0};
  563. unsigned int sclkx_y_ddly = 10;
  564. unsigned int dclkx_y_ddly;
  565. unsigned int dclkx_y_div;
  566. unsigned int sysref_ddly;
  567. unsigned int dclkx_y_hs;
  568. unsigned int lsb, msb;
  569. int ret;
  570. ret = regmap_update_bits(lmk->regmap,
  571. LMK04832_REG_CLKOUT_CTRL2(id),
  572. LMK04832_BIT_DCLKX_Y_DDLY_PD,
  573. FIELD_PREP(LMK04832_BIT_DCLKX_Y_DDLY_PD, 0));
  574. if (ret)
  575. return ret;
  576. ret = regmap_read(lmk->regmap, LMK04832_REG_SYSREF_DDLY_LSB, &lsb);
  577. if (ret)
  578. return ret;
  579. ret = regmap_read(lmk->regmap, LMK04832_REG_SYSREF_DDLY_MSB, &msb);
  580. if (ret)
  581. return ret;
  582. sysref_ddly = FIELD_GET(LMK04832_BIT_SYSREF_DDLY_MSB, msb) << 8 | lsb;
  583. ret = regmap_read(lmk->regmap, LMK04832_REG_CLKOUT_CTRL0(id), &lsb);
  584. if (ret)
  585. return ret;
  586. ret = regmap_read(lmk->regmap, LMK04832_REG_CLKOUT_CTRL2(id), &msb);
  587. if (ret)
  588. return ret;
  589. dclkx_y_div = FIELD_GET(LMK04832_BIT_DCLK_DIV_MSB, msb) << 8 | lsb;
  590. ret = regmap_read(lmk->regmap, LMK04832_REG_CLKOUT_CTRL3(id), &lsb);
  591. if (ret)
  592. return ret;
  593. dclkx_y_hs = FIELD_GET(LMK04832_BIT_DCLKX_Y_HS, lsb);
  594. dclkx_y_ddly = sysref_ddly + 1 -
  595. dclk_div_adj[dclkx_y_div < 6 ? dclkx_y_div : 7] -
  596. dclkx_y_hs + sclkx_y_ddly;
  597. if (dclkx_y_ddly < 7 || dclkx_y_ddly > 0x3fff) {
  598. dev_err(lmk->dev, "DCLKX_Y_DDLY out of range (%d)\n",
  599. dclkx_y_ddly);
  600. return -EINVAL;
  601. }
  602. ret = regmap_write(lmk->regmap,
  603. LMK04832_REG_SCLKX_Y_DDLY(id),
  604. FIELD_GET(LMK04832_BIT_SCLKX_Y_DDLY, sclkx_y_ddly));
  605. if (ret)
  606. return ret;
  607. ret = regmap_write(lmk->regmap, LMK04832_REG_CLKOUT_CTRL1(id),
  608. FIELD_GET(0x00ff, dclkx_y_ddly));
  609. if (ret)
  610. return ret;
  611. dev_dbg(lmk->dev, "clkout%02u: sysref_ddly=%u, dclkx_y_ddly=%u, "
  612. "dclk_div_adj=%+d, dclkx_y_hs=%u, sclkx_y_ddly=%u\n",
  613. id, sysref_ddly, dclkx_y_ddly,
  614. dclk_div_adj[dclkx_y_div < 6 ? dclkx_y_div : 7],
  615. dclkx_y_hs, sclkx_y_ddly);
  616. return regmap_update_bits(lmk->regmap, LMK04832_REG_CLKOUT_CTRL2(id),
  617. LMK04832_BIT_DCLKX_Y_DDLY_MSB,
  618. FIELD_GET(0x0300, dclkx_y_ddly));
  619. }
  620. /** lmk04832_sclk_sync - Establish deterministic phase relationship between sclk
  621. * and dclk
  622. *
  623. * @lmk: Reference to the lmk device
  624. *
  625. * The synchronization sequence:
  626. * - in the datasheet https://www.ti.com/lit/ds/symlink/lmk04832.pdf, p.31
  627. * (8.3.3.1 How to enable SYSREF)
  628. * - Ti forum: https://e2e.ti.com/support/clock-and-timing/f/48/t/970972
  629. *
  630. * Returns 0 or negative errno.
  631. */
  632. static int lmk04832_sclk_sync_sequence(struct lmk04832 *lmk)
  633. {
  634. int ret;
  635. int i;
  636. /* 1. (optional) mute all sysref_outputs during synchronization */
  637. /* 2. Enable and write device clock digital delay to applicable clocks */
  638. ret = regmap_update_bits(lmk->regmap, LMK04832_REG_MAIN_PD,
  639. LMK04832_BIT_SYSREF_DDLY_PD,
  640. FIELD_PREP(LMK04832_BIT_SYSREF_DDLY_PD, 0));
  641. if (ret)
  642. return ret;
  643. for (i = 0; i < lmk->clk_data->num; i += 2) {
  644. ret = lmk04832_clkout_set_ddly(lmk, i);
  645. if (ret)
  646. return ret;
  647. }
  648. /*
  649. * 3. Configure SYNC_MODE to SYNC_PIN and SYSREF_MUX to Normal SYNC,
  650. * and clear SYSREF_REQ_EN (see 6.)
  651. */
  652. ret = regmap_update_bits(lmk->regmap, LMK04832_REG_SYSREF_OUT,
  653. LMK04832_BIT_SYSREF_REQ_EN |
  654. LMK04832_BIT_SYSREF_MUX,
  655. FIELD_PREP(LMK04832_BIT_SYSREF_REQ_EN, 0) |
  656. FIELD_PREP(LMK04832_BIT_SYSREF_MUX,
  657. LMK04832_VAL_SYSREF_MUX_NORMAL_SYNC));
  658. if (ret)
  659. return ret;
  660. ret = regmap_update_bits(lmk->regmap, LMK04832_REG_SYNC,
  661. LMK04832_BIT_SYNC_MODE,
  662. FIELD_PREP(LMK04832_BIT_SYNC_MODE,
  663. LMK04832_VAL_SYNC_MODE_ON));
  664. if (ret)
  665. return ret;
  666. /* 4. Clear SYNXC_DISx or applicable clocks and clear SYNC_DISSYSREF */
  667. ret = regmap_write(lmk->regmap, LMK04832_REG_SYNC_DIS, 0x00);
  668. if (ret)
  669. return ret;
  670. /*
  671. * 5. If SCLKX_Y_DDLY != 0, Set SYSREF_CLR=1 for at least 15 clock
  672. * distribution path cycles (VCO cycles), then back to 0. In
  673. * PLL2-only use case, this will be complete in less than one SPI
  674. * transaction. If SYSREF local digital delay is not used, this step
  675. * can be skipped.
  676. */
  677. ret = regmap_update_bits(lmk->regmap, LMK04832_REG_SYNC,
  678. LMK04832_BIT_SYNC_CLR,
  679. FIELD_PREP(LMK04832_BIT_SYNC_CLR, 0x01));
  680. if (ret)
  681. return ret;
  682. ret = regmap_update_bits(lmk->regmap, LMK04832_REG_SYNC,
  683. LMK04832_BIT_SYNC_CLR,
  684. FIELD_PREP(LMK04832_BIT_SYNC_CLR, 0x00));
  685. if (ret)
  686. return ret;
  687. /*
  688. * 6. Toggle SYNC_POL state between inverted and not inverted.
  689. * If you use an external signal on the SYNC pin instead of toggling
  690. * SYNC_POL, make sure that SYSREF_REQ_EN=0 so that the SYSREF_MUX
  691. * does not shift into continuous SYSREF mode.
  692. */
  693. ret = regmap_update_bits(lmk->regmap, LMK04832_REG_SYNC,
  694. LMK04832_BIT_SYNC_POL,
  695. FIELD_PREP(LMK04832_BIT_SYNC_POL, 0x01));
  696. if (ret)
  697. return ret;
  698. ret = regmap_update_bits(lmk->regmap, LMK04832_REG_SYNC,
  699. LMK04832_BIT_SYNC_POL,
  700. FIELD_PREP(LMK04832_BIT_SYNC_POL, 0x00));
  701. if (ret)
  702. return ret;
  703. /* 7. Set all SYNC_DISx=1, including SYNC_DISSYSREF */
  704. ret = regmap_write(lmk->regmap, LMK04832_REG_SYNC_DIS, 0xff);
  705. if (ret)
  706. return ret;
  707. /* 8. Restore state of SYNC_MODE and SYSREF_MUX to desired values */
  708. ret = regmap_update_bits(lmk->regmap, LMK04832_REG_SYSREF_OUT,
  709. LMK04832_BIT_SYSREF_MUX,
  710. FIELD_PREP(LMK04832_BIT_SYSREF_MUX,
  711. lmk->sysref_mux));
  712. if (ret)
  713. return ret;
  714. ret = regmap_update_bits(lmk->regmap, LMK04832_REG_SYNC,
  715. LMK04832_BIT_SYNC_MODE,
  716. FIELD_PREP(LMK04832_BIT_SYNC_MODE,
  717. lmk->sync_mode));
  718. if (ret)
  719. return ret;
  720. /*
  721. * 9. (optional) if SCLKx_y_DIS_MODE was used to mute SYSREF outputs
  722. * during the SYNC event, restore SCLKx_y_DIS_MODE=0 for active state,
  723. * or set SYSREF_GBL_PD=0 if SCLKx_y_DIS_MODE is set to a conditional
  724. * option.
  725. */
  726. /*
  727. * 10. (optional) To reduce power consumption, after the synchronization
  728. * event is complete, DCLKx_y_DDLY_PD=1 and SYSREF_DDLY_PD=1 disable the
  729. * digital delay counters (which are only used immediately after the
  730. * SYNC pulse to delay the output by some number of VCO counts).
  731. */
  732. return ret;
  733. }
  734. static int lmk04832_sclk_is_enabled(struct clk_hw *hw)
  735. {
  736. struct lmk04832 *lmk = container_of(hw, struct lmk04832, sclk);
  737. unsigned int tmp;
  738. int ret;
  739. ret = regmap_read(lmk->regmap, LMK04832_REG_MAIN_PD, &tmp);
  740. if (ret)
  741. return ret;
  742. return FIELD_GET(LMK04832_BIT_SYSREF_PD, tmp);
  743. }
  744. static int lmk04832_sclk_prepare(struct clk_hw *hw)
  745. {
  746. struct lmk04832 *lmk = container_of(hw, struct lmk04832, sclk);
  747. return regmap_update_bits(lmk->regmap, LMK04832_REG_MAIN_PD,
  748. LMK04832_BIT_SYSREF_PD, 0x00);
  749. }
  750. static void lmk04832_sclk_unprepare(struct clk_hw *hw)
  751. {
  752. struct lmk04832 *lmk = container_of(hw, struct lmk04832, sclk);
  753. regmap_update_bits(lmk->regmap, LMK04832_REG_MAIN_PD,
  754. LMK04832_BIT_SYSREF_PD, LMK04832_BIT_SYSREF_PD);
  755. }
  756. static unsigned long lmk04832_sclk_recalc_rate(struct clk_hw *hw,
  757. unsigned long prate)
  758. {
  759. struct lmk04832 *lmk = container_of(hw, struct lmk04832, sclk);
  760. unsigned int sysref_div;
  761. u8 tmp[2];
  762. int ret;
  763. ret = regmap_bulk_read(lmk->regmap, LMK04832_REG_SYSREF_DIV_MSB, &tmp, 2);
  764. if (ret)
  765. return ret;
  766. sysref_div = FIELD_GET(LMK04832_BIT_SYSREF_DIV_MSB, tmp[0]) << 8 |
  767. tmp[1];
  768. return DIV_ROUND_CLOSEST(prate, sysref_div);
  769. }
  770. static long lmk04832_sclk_round_rate(struct clk_hw *hw, unsigned long rate,
  771. unsigned long *prate)
  772. {
  773. struct lmk04832 *lmk = container_of(hw, struct lmk04832, sclk);
  774. unsigned long sclk_rate;
  775. unsigned int sysref_div;
  776. sysref_div = DIV_ROUND_CLOSEST(*prate, rate);
  777. sclk_rate = DIV_ROUND_CLOSEST(*prate, sysref_div);
  778. if (sysref_div < 0x07 || sysref_div > 0x1fff) {
  779. dev_err(lmk->dev, "SYSREF divider out of range\n");
  780. return -EINVAL;
  781. }
  782. if (rate != sclk_rate)
  783. return -EINVAL;
  784. return sclk_rate;
  785. }
  786. static int lmk04832_sclk_set_rate(struct clk_hw *hw, unsigned long rate,
  787. unsigned long prate)
  788. {
  789. struct lmk04832 *lmk = container_of(hw, struct lmk04832, sclk);
  790. unsigned int sysref_div;
  791. int ret;
  792. sysref_div = DIV_ROUND_CLOSEST(prate, rate);
  793. if (sysref_div < 0x07 || sysref_div > 0x1fff) {
  794. dev_err(lmk->dev, "SYSREF divider out of range\n");
  795. return -EINVAL;
  796. }
  797. ret = regmap_write(lmk->regmap, LMK04832_REG_SYSREF_DIV_MSB,
  798. FIELD_GET(0x1f00, sysref_div));
  799. if (ret)
  800. return ret;
  801. ret = regmap_write(lmk->regmap, LMK04832_REG_SYSREF_DIV_LSB,
  802. FIELD_GET(0x00ff, sysref_div));
  803. if (ret)
  804. return ret;
  805. ret = lmk04832_sclk_sync_sequence(lmk);
  806. if (ret)
  807. dev_err(lmk->dev, "SYNC sequence failed\n");
  808. return ret;
  809. }
  810. static const struct clk_ops lmk04832_sclk_ops = {
  811. .is_enabled = lmk04832_sclk_is_enabled,
  812. .prepare = lmk04832_sclk_prepare,
  813. .unprepare = lmk04832_sclk_unprepare,
  814. .recalc_rate = lmk04832_sclk_recalc_rate,
  815. .round_rate = lmk04832_sclk_round_rate,
  816. .set_rate = lmk04832_sclk_set_rate,
  817. };
  818. static int lmk04832_register_sclk(struct lmk04832 *lmk)
  819. {
  820. const char *parent_names[1];
  821. struct clk_init_data init;
  822. int ret;
  823. init.name = "lmk-sclk";
  824. parent_names[0] = clk_hw_get_name(&lmk->vco);
  825. init.parent_names = parent_names;
  826. init.ops = &lmk04832_sclk_ops;
  827. init.flags = CLK_SET_RATE_PARENT;
  828. init.num_parents = 1;
  829. ret = regmap_update_bits(lmk->regmap, LMK04832_REG_SYSREF_OUT,
  830. LMK04832_BIT_SYSREF_MUX,
  831. FIELD_PREP(LMK04832_BIT_SYSREF_MUX,
  832. lmk->sysref_mux));
  833. if (ret)
  834. return ret;
  835. ret = regmap_write(lmk->regmap, LMK04832_REG_SYSREF_DDLY_LSB,
  836. FIELD_GET(0x00ff, lmk->sysref_ddly));
  837. if (ret)
  838. return ret;
  839. ret = regmap_write(lmk->regmap, LMK04832_REG_SYSREF_DDLY_MSB,
  840. FIELD_GET(0x1f00, lmk->sysref_ddly));
  841. if (ret)
  842. return ret;
  843. ret = regmap_write(lmk->regmap, LMK04832_REG_SYSREF_PULSE_CNT,
  844. ilog2(lmk->sysref_pulse_cnt));
  845. if (ret)
  846. return ret;
  847. ret = regmap_update_bits(lmk->regmap, LMK04832_REG_MAIN_PD,
  848. LMK04832_BIT_SYSREF_DDLY_PD |
  849. LMK04832_BIT_SYSREF_PLSR_PD,
  850. FIELD_PREP(LMK04832_BIT_SYSREF_DDLY_PD, 0) |
  851. FIELD_PREP(LMK04832_BIT_SYSREF_PLSR_PD, 0));
  852. if (ret)
  853. return ret;
  854. ret = regmap_write(lmk->regmap, LMK04832_REG_SYNC,
  855. FIELD_PREP(LMK04832_BIT_SYNC_POL, 0) |
  856. FIELD_PREP(LMK04832_BIT_SYNC_EN, 1) |
  857. FIELD_PREP(LMK04832_BIT_SYNC_MODE, lmk->sync_mode));
  858. if (ret)
  859. return ret;
  860. ret = regmap_write(lmk->regmap, LMK04832_REG_SYNC_DIS, 0xff);
  861. if (ret)
  862. return ret;
  863. lmk->sclk.init = &init;
  864. return devm_clk_hw_register(lmk->dev, &lmk->sclk);
  865. }
  866. static int lmk04832_dclk_is_enabled(struct clk_hw *hw)
  867. {
  868. struct lmk_dclk *dclk = container_of(hw, struct lmk_dclk, hw);
  869. struct lmk04832 *lmk = dclk->lmk;
  870. unsigned int tmp;
  871. int ret;
  872. ret = regmap_read(lmk->regmap, LMK04832_REG_CLKOUT_CTRL3(dclk->id),
  873. &tmp);
  874. if (ret)
  875. return ret;
  876. return !FIELD_GET(LMK04832_BIT_DCLKX_Y_PD, tmp);
  877. }
  878. static int lmk04832_dclk_prepare(struct clk_hw *hw)
  879. {
  880. struct lmk_dclk *dclk = container_of(hw, struct lmk_dclk, hw);
  881. struct lmk04832 *lmk = dclk->lmk;
  882. return regmap_update_bits(lmk->regmap,
  883. LMK04832_REG_CLKOUT_CTRL3(dclk->id),
  884. LMK04832_BIT_DCLKX_Y_PD, 0x00);
  885. }
  886. static void lmk04832_dclk_unprepare(struct clk_hw *hw)
  887. {
  888. struct lmk_dclk *dclk = container_of(hw, struct lmk_dclk, hw);
  889. struct lmk04832 *lmk = dclk->lmk;
  890. regmap_update_bits(lmk->regmap,
  891. LMK04832_REG_CLKOUT_CTRL3(dclk->id),
  892. LMK04832_BIT_DCLKX_Y_PD, 0xff);
  893. }
  894. static unsigned long lmk04832_dclk_recalc_rate(struct clk_hw *hw,
  895. unsigned long prate)
  896. {
  897. struct lmk_dclk *dclk = container_of(hw, struct lmk_dclk, hw);
  898. struct lmk04832 *lmk = dclk->lmk;
  899. unsigned int dclk_div;
  900. unsigned int lsb, msb;
  901. unsigned long rate;
  902. int ret;
  903. ret = regmap_read(lmk->regmap, LMK04832_REG_CLKOUT_CTRL0(dclk->id),
  904. &lsb);
  905. if (ret)
  906. return ret;
  907. ret = regmap_read(lmk->regmap, LMK04832_REG_CLKOUT_CTRL2(dclk->id),
  908. &msb);
  909. if (ret)
  910. return ret;
  911. dclk_div = FIELD_GET(LMK04832_BIT_DCLK_DIV_MSB, msb) << 8 | lsb;
  912. rate = DIV_ROUND_CLOSEST(prate, dclk_div);
  913. return rate;
  914. }
  915. static long lmk04832_dclk_round_rate(struct clk_hw *hw, unsigned long rate,
  916. unsigned long *prate)
  917. {
  918. struct lmk_dclk *dclk = container_of(hw, struct lmk_dclk, hw);
  919. struct lmk04832 *lmk = dclk->lmk;
  920. unsigned long dclk_rate;
  921. unsigned int dclk_div;
  922. dclk_div = DIV_ROUND_CLOSEST(*prate, rate);
  923. dclk_rate = DIV_ROUND_CLOSEST(*prate, dclk_div);
  924. if (dclk_div < 1 || dclk_div > 0x3ff) {
  925. dev_err(lmk->dev, "%s_div out of range\n", clk_hw_get_name(hw));
  926. return -EINVAL;
  927. }
  928. if (rate != dclk_rate)
  929. return -EINVAL;
  930. return dclk_rate;
  931. }
  932. static int lmk04832_dclk_set_rate(struct clk_hw *hw, unsigned long rate,
  933. unsigned long prate)
  934. {
  935. struct lmk_dclk *dclk = container_of(hw, struct lmk_dclk, hw);
  936. struct lmk04832 *lmk = dclk->lmk;
  937. unsigned int dclk_div;
  938. int ret;
  939. dclk_div = DIV_ROUND_CLOSEST(prate, rate);
  940. if (dclk_div > 0x3ff) {
  941. dev_err(lmk->dev, "%s_div out of range\n", clk_hw_get_name(hw));
  942. return -EINVAL;
  943. }
  944. /* Enable Duty Cycle Correction */
  945. if (dclk_div == 1) {
  946. ret = regmap_update_bits(lmk->regmap,
  947. LMK04832_REG_CLKOUT_CTRL3(dclk->id),
  948. LMK04832_BIT_DCLKX_Y_DCC,
  949. FIELD_PREP(LMK04832_BIT_DCLKX_Y_DCC, 1));
  950. if (ret)
  951. return ret;
  952. }
  953. /*
  954. * While using Divide-by-2 or Divide-by-3 for DCLK_X_Y_DIV, SYNC
  955. * procedure requires to first program Divide-by-4 and then back to
  956. * Divide-by-2 or Divide-by-3 before doing SYNC.
  957. */
  958. if (dclk_div == 2 || dclk_div == 3) {
  959. ret = regmap_update_bits(lmk->regmap,
  960. LMK04832_REG_CLKOUT_CTRL2(dclk->id),
  961. LMK04832_BIT_DCLK_DIV_MSB, 0x00);
  962. if (ret)
  963. return ret;
  964. ret = regmap_write(lmk->regmap,
  965. LMK04832_REG_CLKOUT_CTRL0(dclk->id), 0x04);
  966. if (ret)
  967. return ret;
  968. }
  969. ret = regmap_write(lmk->regmap, LMK04832_REG_CLKOUT_CTRL0(dclk->id),
  970. FIELD_GET(0x0ff, dclk_div));
  971. if (ret)
  972. return ret;
  973. ret = regmap_update_bits(lmk->regmap,
  974. LMK04832_REG_CLKOUT_CTRL2(dclk->id),
  975. LMK04832_BIT_DCLK_DIV_MSB,
  976. FIELD_GET(0x300, dclk_div));
  977. if (ret)
  978. return ret;
  979. ret = lmk04832_sclk_sync_sequence(lmk);
  980. if (ret)
  981. dev_err(lmk->dev, "SYNC sequence failed\n");
  982. return ret;
  983. }
  984. static const struct clk_ops lmk04832_dclk_ops = {
  985. .is_enabled = lmk04832_dclk_is_enabled,
  986. .prepare = lmk04832_dclk_prepare,
  987. .unprepare = lmk04832_dclk_unprepare,
  988. .recalc_rate = lmk04832_dclk_recalc_rate,
  989. .round_rate = lmk04832_dclk_round_rate,
  990. .set_rate = lmk04832_dclk_set_rate,
  991. };
  992. static int lmk04832_clkout_is_enabled(struct clk_hw *hw)
  993. {
  994. struct lmk_clkout *clkout = container_of(hw, struct lmk_clkout, hw);
  995. struct lmk04832 *lmk = clkout->lmk;
  996. unsigned int clkoutx_y_pd;
  997. unsigned int sclkx_y_pd;
  998. unsigned int tmp;
  999. u32 enabled;
  1000. int ret;
  1001. u8 fmt;
  1002. ret = regmap_read(lmk->regmap, LMK04832_REG_CLKOUT_CTRL2(clkout->id),
  1003. &clkoutx_y_pd);
  1004. if (ret)
  1005. return ret;
  1006. enabled = !FIELD_GET(LMK04832_BIT_CLKOUTX_Y_PD, clkoutx_y_pd);
  1007. ret = regmap_read(lmk->regmap, LMK04832_REG_CLKOUT_SRC_MUX(clkout->id),
  1008. &tmp);
  1009. if (ret)
  1010. return ret;
  1011. if (FIELD_GET(LMK04832_BIT_CLKOUT_SRC_MUX, tmp)) {
  1012. ret = regmap_read(lmk->regmap,
  1013. LMK04832_REG_CLKOUT_CTRL4(clkout->id),
  1014. &sclkx_y_pd);
  1015. if (ret)
  1016. return ret;
  1017. enabled = enabled && !FIELD_GET(LMK04832_BIT_SCLK_PD, sclkx_y_pd);
  1018. }
  1019. ret = regmap_read(lmk->regmap, LMK04832_REG_CLKOUT_FMT(clkout->id),
  1020. &tmp);
  1021. if (ret)
  1022. return ret;
  1023. if (clkout->id % 2)
  1024. fmt = FIELD_GET(0xf0, tmp);
  1025. else
  1026. fmt = FIELD_GET(0x0f, tmp);
  1027. return enabled && !fmt;
  1028. }
  1029. static int lmk04832_clkout_prepare(struct clk_hw *hw)
  1030. {
  1031. struct lmk_clkout *clkout = container_of(hw, struct lmk_clkout, hw);
  1032. struct lmk04832 *lmk = clkout->lmk;
  1033. unsigned int tmp;
  1034. int ret;
  1035. if (clkout->format == LMK04832_VAL_CLKOUT_FMT_POWERDOWN)
  1036. dev_err(lmk->dev, "prepared %s but format is powerdown\n",
  1037. clk_hw_get_name(hw));
  1038. ret = regmap_update_bits(lmk->regmap,
  1039. LMK04832_REG_CLKOUT_CTRL2(clkout->id),
  1040. LMK04832_BIT_CLKOUTX_Y_PD, 0x00);
  1041. if (ret)
  1042. return ret;
  1043. ret = regmap_read(lmk->regmap, LMK04832_REG_CLKOUT_SRC_MUX(clkout->id),
  1044. &tmp);
  1045. if (ret)
  1046. return ret;
  1047. if (FIELD_GET(LMK04832_BIT_CLKOUT_SRC_MUX, tmp)) {
  1048. ret = regmap_update_bits(lmk->regmap,
  1049. LMK04832_REG_CLKOUT_CTRL4(clkout->id),
  1050. LMK04832_BIT_SCLK_PD, 0x00);
  1051. if (ret)
  1052. return ret;
  1053. }
  1054. return regmap_update_bits(lmk->regmap,
  1055. LMK04832_REG_CLKOUT_FMT(clkout->id),
  1056. LMK04832_BIT_CLKOUT_FMT(clkout->id),
  1057. clkout->format << 4 * (clkout->id % 2));
  1058. }
  1059. static void lmk04832_clkout_unprepare(struct clk_hw *hw)
  1060. {
  1061. struct lmk_clkout *clkout = container_of(hw, struct lmk_clkout, hw);
  1062. struct lmk04832 *lmk = clkout->lmk;
  1063. regmap_update_bits(lmk->regmap, LMK04832_REG_CLKOUT_FMT(clkout->id),
  1064. LMK04832_BIT_CLKOUT_FMT(clkout->id),
  1065. 0x00);
  1066. }
  1067. static int lmk04832_clkout_set_parent(struct clk_hw *hw, uint8_t index)
  1068. {
  1069. struct lmk_clkout *clkout = container_of(hw, struct lmk_clkout, hw);
  1070. struct lmk04832 *lmk = clkout->lmk;
  1071. return regmap_update_bits(lmk->regmap,
  1072. LMK04832_REG_CLKOUT_SRC_MUX(clkout->id),
  1073. LMK04832_BIT_CLKOUT_SRC_MUX,
  1074. FIELD_PREP(LMK04832_BIT_CLKOUT_SRC_MUX,
  1075. index));
  1076. }
  1077. static uint8_t lmk04832_clkout_get_parent(struct clk_hw *hw)
  1078. {
  1079. struct lmk_clkout *clkout = container_of(hw, struct lmk_clkout, hw);
  1080. struct lmk04832 *lmk = clkout->lmk;
  1081. unsigned int tmp;
  1082. int ret;
  1083. ret = regmap_read(lmk->regmap, LMK04832_REG_CLKOUT_SRC_MUX(clkout->id),
  1084. &tmp);
  1085. if (ret)
  1086. return ret;
  1087. return FIELD_GET(LMK04832_BIT_CLKOUT_SRC_MUX, tmp);
  1088. }
  1089. static const struct clk_ops lmk04832_clkout_ops = {
  1090. .is_enabled = lmk04832_clkout_is_enabled,
  1091. .prepare = lmk04832_clkout_prepare,
  1092. .unprepare = lmk04832_clkout_unprepare,
  1093. .determine_rate = __clk_mux_determine_rate,
  1094. .set_parent = lmk04832_clkout_set_parent,
  1095. .get_parent = lmk04832_clkout_get_parent,
  1096. };
  1097. static int lmk04832_register_clkout(struct lmk04832 *lmk, const int num)
  1098. {
  1099. char name[] = "lmk-clkoutXX";
  1100. char dclk_name[] = "lmk-dclkXX_YY";
  1101. const char *parent_names[2];
  1102. struct clk_init_data init;
  1103. int dclk_num = num / 2;
  1104. int ret;
  1105. if (num % 2 == 0) {
  1106. sprintf(dclk_name, "lmk-dclk%02d_%02d", num, num + 1);
  1107. init.name = dclk_name;
  1108. parent_names[0] = clk_hw_get_name(&lmk->vco);
  1109. init.parent_names = parent_names;
  1110. init.ops = &lmk04832_dclk_ops;
  1111. init.flags = CLK_SET_RATE_PARENT;
  1112. init.num_parents = 1;
  1113. lmk->dclk[dclk_num].id = num;
  1114. lmk->dclk[dclk_num].lmk = lmk;
  1115. lmk->dclk[dclk_num].hw.init = &init;
  1116. ret = devm_clk_hw_register(lmk->dev, &lmk->dclk[dclk_num].hw);
  1117. if (ret)
  1118. return ret;
  1119. } else {
  1120. sprintf(dclk_name, "lmk-dclk%02d_%02d", num - 1, num);
  1121. }
  1122. if (of_property_read_string_index(lmk->dev->of_node,
  1123. "clock-output-names",
  1124. num, &init.name)) {
  1125. sprintf(name, "lmk-clkout%02d", num);
  1126. init.name = name;
  1127. }
  1128. parent_names[0] = dclk_name;
  1129. parent_names[1] = clk_hw_get_name(&lmk->sclk);
  1130. init.parent_names = parent_names;
  1131. init.ops = &lmk04832_clkout_ops;
  1132. init.flags = CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT;
  1133. init.num_parents = ARRAY_SIZE(parent_names);
  1134. lmk->clkout[num].id = num;
  1135. lmk->clkout[num].lmk = lmk;
  1136. lmk->clkout[num].hw.init = &init;
  1137. lmk->clk_data->hws[num] = &lmk->clkout[num].hw;
  1138. /* Set initial parent */
  1139. regmap_update_bits(lmk->regmap,
  1140. LMK04832_REG_CLKOUT_SRC_MUX(num),
  1141. LMK04832_BIT_CLKOUT_SRC_MUX,
  1142. FIELD_PREP(LMK04832_BIT_CLKOUT_SRC_MUX,
  1143. lmk->clkout[num].sysref));
  1144. return devm_clk_hw_register(lmk->dev, &lmk->clkout[num].hw);
  1145. }
  1146. static int lmk04832_set_spi_rdbk(const struct lmk04832 *lmk, const int rdbk_pin)
  1147. {
  1148. int reg;
  1149. int ret;
  1150. int val = FIELD_PREP(LMK04832_BIT_CLKIN_SEL_MUX,
  1151. LMK04832_VAL_CLKIN_SEL_MUX_SPI_RDBK) |
  1152. FIELD_PREP(LMK04832_BIT_CLKIN_SEL_TYPE,
  1153. LMK04832_VAL_CLKIN_SEL_TYPE_OUT);
  1154. dev_info(lmk->dev, "setting up 4-wire mode\n");
  1155. ret = regmap_write(lmk->regmap, LMK04832_REG_RST3W,
  1156. LMK04832_BIT_SPI_3WIRE_DIS);
  1157. if (ret)
  1158. return ret;
  1159. switch (rdbk_pin) {
  1160. case RDBK_CLKIN_SEL0:
  1161. reg = LMK04832_REG_CLKIN_SEL0;
  1162. break;
  1163. case RDBK_CLKIN_SEL1:
  1164. reg = LMK04832_REG_CLKIN_SEL1;
  1165. break;
  1166. case RDBK_RESET:
  1167. reg = LMK04832_REG_CLKIN_RST;
  1168. break;
  1169. case RDBK_PLL1_LD:
  1170. reg = LMK04832_REG_PLL1_LD;
  1171. val = FIELD_PREP(LMK04832_BIT_PLL1_LD_MUX,
  1172. LMK04832_VAL_PLL1_LD_MUX_SPI_RDBK) |
  1173. FIELD_PREP(LMK04832_BIT_PLL1_LD_TYPE,
  1174. LMK04832_VAL_PLL1_LD_TYPE_OUT_PP);
  1175. break;
  1176. default:
  1177. return -EINVAL;
  1178. }
  1179. return regmap_write(lmk->regmap, reg, val);
  1180. }
  1181. static int lmk04832_probe(struct spi_device *spi)
  1182. {
  1183. const struct lmk04832_device_info *info;
  1184. int rdbk_pin = RDBK_CLKIN_SEL1;
  1185. struct device_node *child;
  1186. struct lmk04832 *lmk;
  1187. u8 tmp[3];
  1188. int ret;
  1189. int i;
  1190. info = &lmk04832_device_info[spi_get_device_id(spi)->driver_data];
  1191. lmk = devm_kzalloc(&spi->dev, sizeof(struct lmk04832), GFP_KERNEL);
  1192. if (!lmk)
  1193. return -ENOMEM;
  1194. lmk->dev = &spi->dev;
  1195. lmk->oscin = devm_clk_get_enabled(lmk->dev, "oscin");
  1196. if (IS_ERR(lmk->oscin)) {
  1197. dev_err(lmk->dev, "failed to get oscin clock\n");
  1198. return PTR_ERR(lmk->oscin);
  1199. }
  1200. lmk->reset_gpio = devm_gpiod_get_optional(&spi->dev, "reset",
  1201. GPIOD_OUT_LOW);
  1202. lmk->dclk = devm_kcalloc(lmk->dev, info->num_channels >> 1,
  1203. sizeof(struct lmk_dclk), GFP_KERNEL);
  1204. if (!lmk->dclk) {
  1205. ret = -ENOMEM;
  1206. return ret;
  1207. }
  1208. lmk->clkout = devm_kcalloc(lmk->dev, info->num_channels,
  1209. sizeof(*lmk->clkout), GFP_KERNEL);
  1210. if (!lmk->clkout) {
  1211. ret = -ENOMEM;
  1212. return ret;
  1213. }
  1214. lmk->clk_data = devm_kzalloc(lmk->dev, struct_size(lmk->clk_data, hws,
  1215. info->num_channels),
  1216. GFP_KERNEL);
  1217. if (!lmk->clk_data) {
  1218. ret = -ENOMEM;
  1219. return ret;
  1220. }
  1221. device_property_read_u32(lmk->dev, "ti,vco-hz", &lmk->vco_rate);
  1222. lmk->sysref_ddly = 8;
  1223. device_property_read_u32(lmk->dev, "ti,sysref-ddly", &lmk->sysref_ddly);
  1224. lmk->sysref_mux = LMK04832_VAL_SYSREF_MUX_CONTINUOUS;
  1225. device_property_read_u32(lmk->dev, "ti,sysref-mux",
  1226. &lmk->sysref_mux);
  1227. lmk->sync_mode = LMK04832_VAL_SYNC_MODE_OFF;
  1228. device_property_read_u32(lmk->dev, "ti,sync-mode",
  1229. &lmk->sync_mode);
  1230. lmk->sysref_pulse_cnt = 4;
  1231. device_property_read_u32(lmk->dev, "ti,sysref-pulse-count",
  1232. &lmk->sysref_pulse_cnt);
  1233. for_each_child_of_node(lmk->dev->of_node, child) {
  1234. int reg;
  1235. ret = of_property_read_u32(child, "reg", &reg);
  1236. if (ret) {
  1237. dev_err(lmk->dev, "missing reg property in child: %s\n",
  1238. child->full_name);
  1239. of_node_put(child);
  1240. return ret;
  1241. }
  1242. of_property_read_u32(child, "ti,clkout-fmt",
  1243. &lmk->clkout[reg].format);
  1244. if (lmk->clkout[reg].format >= 0x0a && reg % 2 == 0
  1245. && reg != 8 && reg != 10)
  1246. dev_err(lmk->dev, "invalid format for clkout%02d\n",
  1247. reg);
  1248. lmk->clkout[reg].sysref =
  1249. of_property_read_bool(child, "ti,clkout-sysref");
  1250. }
  1251. lmk->regmap = devm_regmap_init_spi(spi, &regmap_config);
  1252. if (IS_ERR(lmk->regmap)) {
  1253. dev_err(lmk->dev, "%s: regmap allocation failed: %ld\n",
  1254. __func__, PTR_ERR(lmk->regmap));
  1255. ret = PTR_ERR(lmk->regmap);
  1256. return ret;
  1257. }
  1258. regmap_write(lmk->regmap, LMK04832_REG_RST3W, LMK04832_BIT_RESET);
  1259. if (!(spi->mode & SPI_3WIRE)) {
  1260. device_property_read_u32(lmk->dev, "ti,spi-4wire-rdbk",
  1261. &rdbk_pin);
  1262. ret = lmk04832_set_spi_rdbk(lmk, rdbk_pin);
  1263. if (ret)
  1264. return ret;
  1265. }
  1266. regmap_bulk_read(lmk->regmap, LMK04832_REG_ID_PROD_MSB, &tmp, 3);
  1267. if ((tmp[0] << 8 | tmp[1]) != info->pid || tmp[2] != info->maskrev) {
  1268. dev_err(lmk->dev, "unsupported device type: pid 0x%04x, maskrev 0x%02x\n",
  1269. tmp[0] << 8 | tmp[1], tmp[2]);
  1270. ret = -EINVAL;
  1271. return ret;
  1272. }
  1273. ret = lmk04832_register_vco(lmk);
  1274. if (ret) {
  1275. dev_err(lmk->dev, "failed to init device clock path\n");
  1276. return ret;
  1277. }
  1278. if (lmk->vco_rate) {
  1279. dev_info(lmk->dev, "setting VCO rate to %u Hz\n", lmk->vco_rate);
  1280. ret = clk_set_rate(lmk->vco.clk, lmk->vco_rate);
  1281. if (ret) {
  1282. dev_err(lmk->dev, "failed to set VCO rate\n");
  1283. return ret;
  1284. }
  1285. }
  1286. ret = lmk04832_register_sclk(lmk);
  1287. if (ret) {
  1288. dev_err(lmk->dev, "failed to init SYNC/SYSREF clock path\n");
  1289. return ret;
  1290. }
  1291. for (i = 0; i < info->num_channels; i++) {
  1292. ret = lmk04832_register_clkout(lmk, i);
  1293. if (ret) {
  1294. dev_err(lmk->dev, "failed to register clk %d\n", i);
  1295. return ret;
  1296. }
  1297. }
  1298. lmk->clk_data->num = info->num_channels;
  1299. ret = devm_of_clk_add_hw_provider(lmk->dev, of_clk_hw_onecell_get,
  1300. lmk->clk_data);
  1301. if (ret) {
  1302. dev_err(lmk->dev, "failed to add provider (%d)\n", ret);
  1303. return ret;
  1304. }
  1305. spi_set_drvdata(spi, lmk);
  1306. return 0;
  1307. }
  1308. static const struct spi_device_id lmk04832_id[] = {
  1309. { "lmk04832", LMK04832 },
  1310. {}
  1311. };
  1312. MODULE_DEVICE_TABLE(spi, lmk04832_id);
  1313. static const struct of_device_id lmk04832_of_id[] = {
  1314. { .compatible = "ti,lmk04832" },
  1315. {}
  1316. };
  1317. MODULE_DEVICE_TABLE(of, lmk04832_of_id);
  1318. static struct spi_driver lmk04832_driver = {
  1319. .driver = {
  1320. .name = "lmk04832",
  1321. .of_match_table = lmk04832_of_id,
  1322. },
  1323. .probe = lmk04832_probe,
  1324. .id_table = lmk04832_id,
  1325. };
  1326. module_spi_driver(lmk04832_driver);
  1327. MODULE_AUTHOR("Liam Beguin <lvb@xiphos.com>");
  1328. MODULE_DESCRIPTION("Texas Instruments LMK04832");
  1329. MODULE_LICENSE("GPL v2");